











TPS2553-Q1

SLVSBD0B - NOVEMBER 2012-REVISED JUNE 2020

# TPS2553-Q1 Precision Adjustable Current-Limited Power-Distribution Switches

### **Features**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- Up to 1.5-A Maximum Load Current
- ±6% Current-Limit Accuracy at 1.7 A (Typical)
- Meets Universal Serial Bus (USB) Current-Limiting Requirements
- Backwards Compatible With TPS2550/51 and TPS2551-Q1
- Adjustable Current-Limit, 75 mA-1300 mA (Typical)
- Constant-Current Version
- Fast Overcurrent Response 2-µs (Typical)
- 85-mΩ High-Side MOSFET
- Reverse Input-Output Voltage Protection
- Operating Range: 2.5 V to 6.5 V
- Built-in Soft-Start
- 15 kV ESD Protection per IEC 61000-4-2 (With External Capacitance)
- See the TI Switch Portfolio

## 2 Applications

- Automotive ECU Supply Rail Power Distribution and Switching
- Automotive ECU Supply Rail Precision Current Limiting
- Power Distribution and Switching
- **Precision Current Limiting**
- USB Ports and Hubs

## 3 Description

The TPS2553-Q1 power-distribution switch intended for applications where precision current limiting is required or heavy capacitive loads and short circuits are encountered. It provides up to 1.5 A of continuous load current. This device offers a programmable current-limit threshold between 75 mA and 1.7 A (typical) via an external resistor. Currentlimit accuracy as tight as ±6% can be achieved at the higher current-limit settings. The power-switch rise and fall times are controlled to minimize current surges during turn on and off.

The TPS2553-Q1 device limits the output current to a safe level by using a constant-current mode when the output load exceeds the current-limit threshold. An internal reverse-voltage comparator disables the power switch when the output voltage is driven higher than the input to protect devices on the input side of the switch. The FAULT output asserts low during overcurrent and reverse-voltage conditions.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------|------------|-------------------|--|
| TPS2553-Q1  | SOT-23 (6) | 2.90 mm × 1.60 mm |  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

## Typical Application as USB Power Switch





## **Table of Contents**

| 1 | Features 1                             | 9  | Application and Implementation                                     |                        |
|---|----------------------------------------|----|--------------------------------------------------------------------|------------------------|
| 2 | Applications 1                         |    | 9.1 Application Information                                        |                        |
| 3 | Description 1                          |    | 9.2 Typical Applications                                           | 16                     |
| 4 | Revision History2                      | 10 | Power Supply Recommendations                                       | 23                     |
| 5 | Pin Configuration and Functions 3      |    | 10.1 USB Self-Powered (SPH) and Bus-Powered (B                     |                        |
| 6 | Specifications                         |    | 10.2 USB Low-Power Bus-Powered and High-Powe Bus-Powered Functions | er<br><mark>2</mark> 3 |
|   | 6.2 ESD Ratings 4                      | 11 | Layout                                                             | 23                     |
|   | 6.3 Recommended Operating Conditions 4 |    | 11.1 Layout Guidelines                                             |                        |
|   | 6.4 Thermal Information 5              |    | 11.2 Layout Example                                                |                        |
|   | 6.5 Electrical Characteristics 5       |    | 11.3 Power Dissipation and Junction Temperature                    |                        |
|   | 6.6 Typical Characteristics            | 12 |                                                                    |                        |
| 7 | Parameter Measurement Information 10   |    | 12.1 Device Support                                                |                        |
| 8 | Detailed Description 11                |    | 12.2 Support Resource                                              | 25                     |
|   | 8.1 Overview 11                        |    | 12.3 Trademarks                                                    |                        |
|   | 8.2 Functional Block Diagram 11        |    | 12.4 Electrostatic Discharge Caution                               |                        |
|   | 8.3 Feature Description                |    | 12.5 Glossary                                                      |                        |
|   | 8.4 Device Functional Modes            | 13 | •                                                                  |                        |
|   |                                        |    |                                                                    |                        |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | Changes from Revision A (March 2016) to Revision B                                                                                                                                                                                                                                  |      |  |  |  |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|
| •  | Changed Figure 1, Figure 2, and Figure 3 Images to show correct EN-assertion logic levels                                                                                                                                                                                           | 7    |  |  |  |  |
| Cł | hanges from Original (November 2012) to Revision A                                                                                                                                                                                                                                  | Page |  |  |  |  |
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |  |  |  |  |
| •  | Deleted (TPS2553-Q1)                                                                                                                                                                                                                                                                | 1    |  |  |  |  |
| •  | Deleted DBV package reference                                                                                                                                                                                                                                                       |      |  |  |  |  |
| •  | Deleted UL Listed bullet                                                                                                                                                                                                                                                            |      |  |  |  |  |
| •  | Changed first two sentences of Description                                                                                                                                                                                                                                          | 1    |  |  |  |  |
| •  | Deleted Power Pad reference from document                                                                                                                                                                                                                                           | 1    |  |  |  |  |
| •  | Updated EN row from Pin Functions table                                                                                                                                                                                                                                             |      |  |  |  |  |
| •  | Deleted General Switch Catalog and Ordering Information tables                                                                                                                                                                                                                      | 3    |  |  |  |  |
| •  | Deleted all references to EN                                                                                                                                                                                                                                                        | 4    |  |  |  |  |
| •  | Changed wording of paragraph to include response to and release of signaling fault conditions                                                                                                                                                                                       |      |  |  |  |  |
| •  | Changed paragraph wording to clarify recommended resistor range                                                                                                                                                                                                                     |      |  |  |  |  |
| •  | Deleted Latch-Off Operation from title                                                                                                                                                                                                                                              |      |  |  |  |  |
|    | Added USB to powered hubs and powered functions                                                                                                                                                                                                                                     |      |  |  |  |  |
|    | Added USB to titles                                                                                                                                                                                                                                                                 |      |  |  |  |  |



# **5 Pin Configuration and Functions**



**Pin Functions** 

|       | PIN | TYPE | DESCRIPTION                                                                                                             |
|-------|-----|------|-------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. | ITPE | DESCRIPTION                                                                                                             |
| EN    | 3   | 1    | Enable input, logic high turns on power switch                                                                          |
| FAULT | 4   | 0    | Active-low open-drain output, asserted during overcurrent, overtemperature, or reverse-voltage conditions.              |
| GND   | 2   | GND  | Ground connection                                                                                                       |
| ILIM  | 5   | 0    | External resistor used to set current-limit threshold; recommended 15 k $\Omega$ ≤ R <sub>ILIM</sub> ≤ 232 k $\Omega$ . |
| IN    | 1   | PWR  | Input voltage; connect a 0.1 $\mu\text{F}$ or greater ceramic capacitor from IN to GND as close to the IC as possible.  |
| OUT   | 6   | 0    | Power-switch output                                                                                                     |

Copyright © 2012–2020, Texas Instruments Incorporated



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted (1)(2)

|                  |                                           | MIN                | MAX | UNIT |
|------------------|-------------------------------------------|--------------------|-----|------|
|                  | Voltage range on IN, OUT, EN, ILIM, FAULT | -0.3               | 7   | V    |
|                  | Voltage range from IN to OUT              | -7                 | 7   | V    |
| Io               | Continuous output current                 | Internally Limited |     |      |
|                  | Continuous FAULT sink current             |                    | 25  | mA   |
|                  | ILIM source current                       |                    | 1   | mA   |
| $T_{J}$          | Maximum junction temperature              | -40                | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                       | -65                | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                            |                                                         |                                                | VALUE | UNIT |
|----------------------------|---------------------------------------------------------|------------------------------------------------|-------|------|
| M. Electrostelle discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000                                          |       |      |
|                            | Charged-device model (CDM), per AEC Q100-011            |                                                | V     |      |
| V(ESD)                     | V <sub>(ESD)</sub> Electrostatic discharge              | IEC 61000-4-2 contact discharge (2)            | ±8000 | V    |
|                            |                                                         | IEC 61000-4-2 air-gap discharge <sup>(2)</sup> |       |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                                       |                                  |  | MIN | MAX  | UNIT |  |
|-------------------|-------------------------------------------------------|----------------------------------|--|-----|------|------|--|
| $V_{IN}$          | Input voltage, IN                                     |                                  |  |     | 6.5  | V    |  |
| $V_{EN}$          | Enable voltage                                        |                                  |  | 0   | 6.5  | V    |  |
| $V_{IH}$          | High-level input voltage on EN                        |                                  |  | 1.1 |      | V    |  |
| $V_{IL}$          | Low-level input voltage on EN                         |                                  |  |     | 0.66 | V    |  |
|                   | Continuous sutnut surrent OUT                         | -40 °C ≤ T <sub>J</sub> ≤ 125 °C |  | 0   | 1.2  | A    |  |
| I <sub>OUT</sub>  | Continuous output current, OUT                        | –40 °C ≤ T <sub>J</sub> ≤ 105 °C |  | 0   | 1.5  |      |  |
| R <sub>ILIM</sub> | Current-limit threshold resistor range                | (nominal 1%) from ILIM to GND    |  | 15  | 232  | kΩ   |  |
| Io                | Continuous FAULT sink current                         |                                  |  | 0   | 10   | mA   |  |
|                   | Input de-coupling capacitance, IN to GND              |                                  |  | 0.1 |      | μF   |  |
| _                 | Operating virtual junction                            | I <sub>OUT</sub> ≤ 1.2 A         |  | -40 | 125  | °C   |  |
| TJ                | Operating virtual junction temperature <sup>(1)</sup> | I <sub>OUT</sub> ≤ 1.5 A         |  | -40 | 105  | - J. |  |

(1) See *Thermal Information* and *Power Dissipation and Junction Temperature* sections for details on how to calculate maximum junction temperature for specific applications and packages.

<sup>2)</sup> Voltages are referenced to GND unless otherwise noted.

<sup>2)</sup> Surges per EN61000-4-2. 1999 applied to output terminals of EVM. These are passing test levels, not failure threshold.



#### 6.4 Thermal Information

|                        |                                              | TPS2553-Q1   |      |
|------------------------|----------------------------------------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | UNIT |
|                        |                                              | 6 PINS       |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 182.6        | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 122.2        | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 29.4         | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 20.8         | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 28.9         | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | n/a          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

over recommended operating conditions,  $V_{EN} = V_{IN}$ ,  $R_{EALILT} = 10 \text{ k}\Omega$  (unless otherwise noted)

|                     | PARAMETER                                                                         | TEST                                            | MIN                                | TYP  | MAX  | UNIT |    |
|---------------------|-----------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------|------|------|------|----|
| POWER               | SWITCH                                                                            |                                                 |                                    |      |      |      |    |
|                     |                                                                                   | DBV package, T <sub>A</sub> = 25                | 5°C                                |      | 85   | 95   | -  |
| r <sub>DS(on)</sub> | resistance                                                                        | DBV package, -40°C                              | ≤T <sub>A</sub> ≤125°C             |      |      | 135  | mΩ |
|                     | D:                                                                                | V <sub>IN</sub> = 6.5 V                         |                                    |      | 1.1  | 1.5  |    |
| t <sub>r</sub>      | Rise time, output                                                                 | V <sub>IN</sub> = 2.5 V                         | $C_L = 1 \mu F, R_L = 100 \Omega,$ |      | 0.7  | 1    | Ì  |
|                     | - n.e.                                                                            | V <sub>IN</sub> = 6.5 V                         | (see Figure 19)                    | 0.2  |      | 0.5  | ms |
| t <sub>f</sub>      | Fall time, output                                                                 | V <sub>IN</sub> = 2.5 V                         |                                    | 0.2  |      | 0.5  | Ì  |
| ENABLE              | INPUT EN OR EN                                                                    | I.                                              |                                    |      |      |      |    |
|                     | Enable pin turn on/off threshold                                                  |                                                 |                                    | 0.66 |      | 1.1  | V  |
| I <sub>EN</sub>     | Input current                                                                     | $V_{EN} = 0 \text{ V or } 6.5 \text{ V}, V_{E}$ | N = 0 V or 6.5 V                   | -0.5 |      | 0.5  | μΑ |
| t <sub>on</sub>     | Turnon time                                                                       | 0 1 5 5 100 0                                   |                                    |      | 3    | ms   |    |
| t <sub>off</sub>    | Turnoff time                                                                      | $C_L = 1 \mu F, R_L = 100 \Omega$               |                                    |      | 3    | ms   |    |
| CURREN              | IT-LIMIT                                                                          | I.                                              | 1                                  |      |      |      |    |
|                     |                                                                                   | $R_{ILIM} = 15 k\Omega$                         | –40°C ≤T <sub>A</sub> ≤105°C       | 1610 | 1700 | 1800 |    |
|                     | Current-limit threshold                                                           | R <sub>ILIM</sub> = 20 kΩ                       | T <sub>A</sub> = 25°C              | 1215 | 1295 | 1375 | mA |
|                     | (Maximum DC output                                                                |                                                 | –40°C ≤T <sub>A</sub> ≤125°C       | 1200 | 1295 | 1375 |    |
| los                 | current I <sub>OUT</sub> delivered to load) and Short-circuit                     | $R_{ILIM} = 49.9 \text{ k}\Omega$               | T <sub>A</sub> = 25°C              | 490  | 520  | 550  |    |
|                     | current, OUT connected to                                                         |                                                 | -40°C ≤T <sub>A</sub> ≤125°C       | 475  | 520  | 565  |    |
|                     | GND                                                                               | R <sub>ILIM</sub> = 210 kΩ                      |                                    | 100  | 130  | 150  | Ì  |
|                     |                                                                                   | ILIM shorted to IN                              | 50                                 | 75   | 100  |      |    |
| t <sub>IOS</sub>    | Response time to short circuit                                                    | V <sub>IN</sub> = 5 V (see Figure 20)           |                                    |      | 2    |      | μS |
| REVERS              | E-VOLTAGE PROTECTION                                                              |                                                 |                                    |      |      |      |    |
|                     | Reverse-voltage<br>comparator trip point<br>(V <sub>OUT</sub> – V <sub>IN</sub> ) |                                                 |                                    | 95   | 135  | 190  | mV |
|                     | Time from reverse-voltage condition to MOSFET turn off                            | V <sub>IN</sub> = 5 V                           |                                    | 3    | 5    | 7    | ms |

<sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.



# **Electrical Characteristics (continued)**

over recommended operating conditions,  $V_{EN} = V_{IN}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  (unless otherwise noted)

|                     | PARAMETER                                   | TEST COI                                                       | MIN                              | TYP | MAX  | UNIT |    |
|---------------------|---------------------------------------------|----------------------------------------------------------------|----------------------------------|-----|------|------|----|
| SUPPLY              | CURRENT                                     |                                                                |                                  |     |      |      |    |
| I <sub>IN_off</sub> | Supply current, low-level output            | V <sub>IN</sub> = 6.5 V, No load on OUT, V <sub>EN</sub> = 0 V |                                  |     | 0.1  | 1    | μА |
| 1                   | Supply current, high-level                  | V <sub>IN</sub> = 6.5 V, No load on                            | $R_{ILIM} = 20 \text{ k}\Omega$  |     | 120  | 140  | μА |
| I <sub>IN_on</sub>  | output                                      | OÜT                                                            | $R_{ILIM} = 210 \text{ k}\Omega$ |     | 100  | 120  | μА |
| I <sub>REV</sub>    | Reverse leakage current                     | V <sub>OUT</sub> = 6.5 V, V <sub>IN</sub> = 0 V                | T <sub>A</sub> = 25 °C           |     | 0.01 | 1    | μА |
| UNDERV              | OLTAGE LOCKOUT                              |                                                                |                                  |     |      |      |    |
| UVLO                | Low-level input voltage, IN                 | V <sub>IN</sub> rising                                         |                                  |     | 2.35 | 2.45 | ٧  |
|                     | Hysteresis, IN                              | T <sub>A</sub> = 25 °C                                         |                                  |     | 25   |      | mV |
| FAULT F             | LAG                                         | •                                                              | •                                |     |      |      |    |
| V <sub>OL</sub>     | Output low voltage, FAULT                   | I <sub>/FAULT</sub> = 1 mA                                     |                                  |     |      | 180  | mV |
|                     | Off-state leakage                           | V <sub>/FAULT</sub> = 6.5 V                                    |                                  |     |      | 1    | μΑ |
|                     |                                             | FAULT assertion or de-as-<br>condition                         | 5                                | 8   | 11   | ms   |    |
|                     | FAULT deglitch                              | FAULT assertion or de-as-<br>voltage condition                 | sertion due to reverse-          | 2   | 4    | 6    | ms |
| THERMA              | AL SHUTDOWN                                 | •                                                              | •                                |     |      |      |    |
|                     | Thermal shutdown threshold                  |                                                                |                                  | 155 |      |      | °C |
|                     | Thermal shutdown threshold in current-limit |                                                                |                                  | 135 |      |      | °C |
|                     | Hysteresis                                  |                                                                |                                  |     | 10   |      | °C |

Submit Documentation Feedback

Copyright © 2012–2020, Texas Instruments Incorporated



## 6.6 Typical Characteristics



Copyright © 2012–2020, Texas Instruments Incorporated

## TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**





## 7 Parameter Measurement Information





**VOLTAGE WAVEFORMS** 

Figure 19. Test Circuit and Voltage Waveforms



Figure 20. Response Time to Short Circuit Waveform



Figure 21. Output Voltage vs Current-Limit Threshold



## 8 Detailed Description

#### 8.1 Overview

The TPS2553-Q1 device is a current-limited, N-channel MOSFET, power-distribution switch for use in applications where short circuits or heavy capacitive loads will be encountered. The device may provide up to 1.5 A of continuous load current. This device allows the user to program the current-limit threshold between 75 mA and 1.7 A (typical) via an external resistor. Additional device shutdown features include overtemperature protection and reverse-voltage protection. The device incorporates an internal charge pump and gate drive circuitry necessary to drive the N-channel MOSFET. The charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.5 V and requires little supply current. The driver controls the gate voltage of the power switch. The driver incorporates circuitry that controls the rise and fall times of the output voltage to limit large current and voltage surges and provides built-in soft-start functionality. The TPS2553-Q1 device enters constant-current mode when the load exceeds the current-limit threshold.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Overcurrent Conditions

The TPS2553-Q1 device responds to overcurrent conditions by limiting the output current to the I<sub>OS</sub> levels shown in Figure 22. When the device detects an overcurrent condition, the device maintains a constant output current and reduces the output voltage accordingly. Two possible overload conditions can occur.

The first condition is when a short circuit or partial short circuit is present when the device is powered-up or enabled. The output voltage is held near zero potential with respect to ground and the TPS2553-Q1 device ramps the output current to  $I_{OS}$ . The TPS2553-Q1 device will limit the current to  $I_{OS}$  until the overload condition is removed or the device begins to thermal cycle. The device will remain off until power is cycled or the device enable is toggled.

The second condition is when a short circuit, partial short circuit, or transient overload occurs while the device is enabled and powered on. The device responds to the overcurrent condition within time  $t_{IOS}$  (see Figure 20). The current-sense amplifier is overdriven during this time and momentarily disables the internal current-limit MOSFET. The current-sense amplifier recovers and limits the output current to  $I_{OS}$ . Similar to the previous case, the TPS2553-Q1 device will limit the current to  $I_{OS}$  until the overload condition is removed or the device begins to thermal cycle.

Copyright © 2012–2020, Texas Instruments Incorporated



### **Feature Description (continued)**

The TPS2553-Q1 device thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the previous cases. The device turns off when the junction temperature exceeds 135°C (typical) while in current-limit. The device remains off until the junction temperature cools 10°C (typical) and then restarts. The TPS2553-Q1 device cycles on and off until the overload is removed (see Figure 5 and Figure 7).

#### 8.3.2 Reverse-Voltage Protection

The reverse-voltage protection feature turns off the N-channel MOSFET whenever the output voltage exceeds the input voltage by 135 mV (typical) for 4-ms (typical). A reverse current of  $(V_{OUT} - V_{IN})/r_{DS(on)})$  will be present when this occurs. This prevents damage to devices on the input side of the TPS2553-Q1 device by preventing significant current from sinking into the input capacitance. The TPS2553-Q1 device allows the N-channel MOSFET to turn on once the output voltage goes below the input voltage for the same 4-ms deglitch time.

## 8.3.3 FAULT Response

The FAULT open-drain output is asserted (active low) during an overcurrent, overtemperature, or reverse-voltage condition. The TPS2553-Q1 device asserts the FAULT signal until the fault condition is removed and the device resumes normal operation. The TPS2553-Q1 device is designed to eliminate false FAULT reporting by using an internal delay *deglitch* circuit for overcurrent (7.5-ms typical) and reverse-voltage (4-ms typical) conditions without the need for external circuitry. This ensures that FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays the response to and release of signaling fault conditions. Overtemperature conditions are not deglitched and assert the FAULT signal immediately.

#### 8.3.4 Undervoltage Lockout (UVLO)

The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turnon threshold. Built-in hysteresis prevents unwanted on and off cycling due to input voltage drop from large current surges.

#### 8.3.5 Enable (EN)

The logic enable controls the power switch, bias for the charge pump, driver, and other circuits to reduce the supply current. The supply current is reduced to less than  $1-\mu A$  when a logic low is present on EN. A logic high input on EN enables the driver, control circuits, and power switch. The enable input is compatible with both TTL and CMOS logic levels.

### 8.3.6 Thermal Sense

The TPS2553-Q1 device has a self-protection feature using two independent thermal sensing circuits that monitor the operating temperature of the power switch. It disables the operation if the temperature exceeds recommended operating conditions. The TPS2553-Q1 device operates in constant-current mode during an overcurrent condition, which increases the voltage drop across the power-switch. The power dissipation in the package is proportional to the voltage drop across the power switch, which increases the junction temperature during an overcurrent condition. The first thermal sensor turns off the power switch when the die temperature exceeds 135°C (minimum) and the part is in current-limit. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled approximately 10 °C.

The TPS2553-Q1 device also has a second ambient thermal sensor. The ambient thermal sensor turns off the power-switch when the die temperature exceeds 155°C (minimum) regardless of whether the power switch is in current-limit and will turn on the power switch after the device has cooled approximately 10 °C. The TPS2553-Q1 device continues to cycle off and on until the fault is removed.

The open-drain fault reporting output FAULT is asserted (active low) immediately during an overtemperature shutdown condition.

#### 8.4 Device Functional Modes

The device has two functional modes of operation controlled by EN. When there is a logic high on EN, the device is in the normal mode of operation and the power switch is on. When EN is logic low, the device is in a low-power mode where the power switch is off and the supply current is reduced to less than  $1-\mu A$ .



### 8.5 Programming

#### 8.5.1 Programming the Current-Limit Threshold

The overcurrent threshold is user programmable via an external resistor. The TPS2553-Q1 device uses an internal regulation loop to provide a regulated voltage on the ILIM pin. The current-limit threshold is proportional to the current sourced out of ILIM. The recommended resistor range for  $R_{\rm ILIM}$  is 15 k $\Omega$   $\leq$   $R_{\rm ILIM}$   $\leq$  232 k $\Omega$  to ensure stability of the internal regulation loop. The resistor tolerance should be 1% or better. Many applications require that the minimum current-limit is above a certain current level or that the maximum current-limit is below a certain current level, so it is important to consider the tolerance of the overcurrent threshold when selecting a value for  $R_{\rm ILIM}$ . The following equations and Figure 22 can be used to calculate the resulting overcurrent threshold for a given external resistor value ( $R_{\rm ILIM}$ ). Figure 22 includes current-limit tolerance due to variations caused by temperature and process. However, the equations do not account for tolerance due to external resistor variation, so it is important to account for this tolerance when selecting  $R_{\rm ILIM}$ . The traces routing the  $R_{\rm ILIM}$  resistor to the TPS2553-Q1 device should be as short as possible to reduce parasitic effects on the current-limit accuracy.

R<sub>ILIM</sub> can be selected to provide a current-limit threshold that occurs 1) above a minimum load current or 2) below a maximum load current.

To design above a minimum current-limit threshold, find the intersection of  $R_{ILIM}$  and the maximum desired load current on the  $I_{OS(min)}$  curve and choose a value of  $R_{ILIM}$  below this value. Programming the current-limit above a minimum threshold is important to ensure start up into full load or heavy capacitive loads. The resulting maximum current-limit threshold is the intersection of the selected value of  $R_{ILIM}$  and the  $I_{OS(max)}$  curve.

To design below a maximum current-limit threshold, find the intersection of  $R_{ILIM}$  and the maximum desired load current on the  $I_{OS(max)}$  curve and choose a value of  $R_{ILIM}$  above this value. Programming the current-limit below a maximum threshold is important to avoid current-limiting upstream power supplies causing the input voltage bus to droop. The resulting minimum current-limit threshold is the intersection of the selected value of  $R_{ILIM}$  and the  $I_{OS(min)}$  curve.

Current-Limit Threshold Equations (IOS):

$$\begin{split} I_{OSmax}(mA) &= \frac{22980V}{R_{ILIM}^{0.94}k\Omega} \\ I_{OSnom}(mA) &= \frac{23950V}{R_{ILIM}^{0.977}k\Omega} \\ I_{OSmin}(mA) &= \frac{25230V}{R_{ILIM}^{1.016}k\Omega} \end{split}$$

where 
$$15 \text{ k}\Omega \le R_{\text{ILIM}} \le 232 \text{ k}\Omega$$
. (1)

While the maximum recommended value of RILIM is 232  $k\Omega$ , there is one additional configuration that allows for a lower current-limit threshold. The ILIM pin may be connected directly to IN to provide a 75 mA (typical) current-limit threshold. Additional low-ESR ceramic capacitance may be necessary from IN to GND in this configuration to prevent unwanted noise from coupling into the sensitive ILIM circuitry.



## **Programming (continued)**



Figure 22. Current-Limit Threshold vs R<sub>ILIM</sub>

Submit Documentation Feedback

Copyright © 2012–2020, Texas Instruments Incorporated



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The following sections describe applications for the TPS2553-Q1 device. General application information is provided as well as several specific application examples with detail design descriptions.

#### 9.1.1 Constant-Current and Impact on Output Voltage

During normal operation the constant-current device (TPS2553-Q1) has a load current that is less than the current-limit threshold and the device is not limiting current. During normal operation the N-channel MOSFET is fully enhanced, and  $V_{OUT} = V_{IN} - (I_{OUT} \times r_{DS(on)})$ . The voltage drop across the MOSFET is relatively small compared to  $V_{IN}$ , and  $V_{OUT} \approx V_{IN}$ .

During the initial onset of an overcurrent event, the constant-current device (TPS2553-Q1) limits current to the programmed current-limit threshold set by  $R_{ILIM}$  by operating the N-channel MOSFET in the linear mode. During current-limit operation, the N-channel MOSFET is no longer fully-enhanced and the resistance of the device increases. This allows the device to effectively regulate the current to the current-limit threshold. The effect of increasing the resistance of the MOSFET is that the voltage drop across the device is no longer negligible ( $V_{IN} \neq V_{OUT}$ ), and  $V_{OUT}$  decreases. The amount that  $V_{OUT}$  decreases is proportional to the magnitude of the overload condition. The expected  $V_{OUT}$  can be calculated by  $I_{OS} \times R_{LOAD}$ , where  $I_{OS}$  is the current-limit threshold and  $R_{LOAD}$  is the magnitude of the overload condition. For example, if  $I_{OS}$  is programmed to 1-A and a 1- $\Omega$  overload condition is applied, the resulting  $V_{OUT}$  is 1 V.

The constant-current device (TPS2553-Q1) operates during the initial onset of an overcurrent event, if the overcurrent event lasts longer than the internal delay *deglitch* circuit (7.5-ms typical). The constant-current device (TPS2553-Q1) asserts the FAULT flag after the deglitch period and continues to regulate the current to the current-limit threshold indefinitely. In practical circuits, the power dissipation in the package will increase the die temperature above the overtemperature shutdown threshold (135°C minimum), and the device will turn off until the die temperature decreases by the hysteresis of the thermal shutdown circuit (10°C typical). The device will turn on and continue to thermal cycle until the overload condition is removed. The constant-current devices resume normal operation once the overload condition is removed.

#### 9.1.2 Accounting for Resistor Tolerance

The tolerance of the resistor selected for  $R_{\rm ILIM}$  will impact the current-limit threshold tolerance, which is important in many applications. The analysis in the following examples focuses only on the TPS2553-Q1 device performance and assumed an exact resistor value. However, resistors sold in quantity are not exact and are bounded by an upper and lower tolerance centered around a nominal resistance. The additional  $R_{\rm ILIM}$  resistance tolerance directly affects the current-limit threshold accuracy at a system level. Table 1 shows a process that accounts for worst-case resistor tolerance assuming 1% resistor values. Step one follows the selection process outlined in the following application examples. Step two determines the upper and lower resistance bounds of the selected resistor. Step three uses the upper and lower resistor bounds in the  $I_{OS}$  equations to calculate the threshold limits. It is important to use tighter tolerance resistors, for example, 0.5% or 0.1%, when precision current-limiting is desired.



## **Application Information (continued)**

Table 1. Common R<sub>ILIM</sub> Resistor Selections

| DESIRED NOMINAL    | IDEAL CLOSEST |                        | RESISTOR T     | TOLERANCE       |                 | ACTUAL LIMITS   | 3               |
|--------------------|---------------|------------------------|----------------|-----------------|-----------------|-----------------|-----------------|
| CURRENT-LIMIT (mA) | RESISTOR (kΩ) | 1%<br>RESISTOR<br>(kΩ) | 1% LOW<br>(kΩ) | 1% HIGH<br>(kΩ) | IOS MIN<br>(mA) | IOS NOM<br>(mA) | IOS MAX<br>(mA) |
| 75                 |               | SHORT I                | LIM to IN      |                 | 50              | 75              | 100             |
| 120                | 226.1         | 226                    | 223.7          | 228.3           | 101.3           | 120             | 142.1           |
| 200                | 134           | 133                    | 131.7          | 134.3           | 173.7           | 201.5           | 233.9           |
| 300                | 88.5          | 88.7                   | 87.8           | 89.6            | 262.1           | 299.4           | 342.3           |
| 400                | 65.9          | 66.5                   | 65.8           | 67.2            | 351.2           | 396.7           | 448.7           |
| 500                | 52.5          | 52.3                   | 51.8           | 52.8            | 448.3           | 501.6           | 562.4           |
| 600                | 43.5          | 43.2                   | 42.8           | 43.6            | 544.3           | 604.6           | 673.1           |
| 700                | 37.2          | 37.4                   | 37             | 37.8            | 630.2           | 696             | 770.8           |
| 800                | 32.4          | 32.4                   | 32.1           | 32.7            | 729.1           | 8.008           | 882.1           |
| 900                | 28.7          | 28.7                   | 28.4           | 29              | 824.7           | 901.5           | 988.7           |
| 1000               | 25.8          | 26.1                   | 25.8           | 26.4            | 908.3           | 989.1           | 1081            |
| 1100               | 23.4          | 23.2                   | 23             | 23.4            | 1023.7          | 1109.7          | 1207.5          |
| 1200               | 21.4          | 21.5                   | 21.3           | 21.7            | 1106            | 1195.4          | 1297.1          |
| 1300               | 19.7          | 19.6                   | 19.4           | 19.8            | 1215.1          | 1308.5          | 1414.9          |
| 1400               | 18.3          | 18.2                   | 18             | 18.4            | 1310.1          | 1406.7          | 1517            |
| 1500               | 17            | 16.9                   | 16.7           | 17.1            | 1412.5          | 1512.4          | 1626.4          |
| 1600               | 16            | 15.8                   | 15.6           | 16              | 1512.5          | 1615.2          | 1732.7          |
| 1700               | 15            | 15                     | 14.9           | 15.2            | 1594.5          | 1699.3          | 1819.4          |

#### 9.1.3 Input and Output Capacitance

Input and output capacitance improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a  $0.1~\mu F$  or greater ceramic bypass capacitor between IN and GND is recommended to be as close to the device as possible for local noise de-coupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be needed on the input to reduce voltage overshoot from exceeding the absolute maximum voltage of the device during heavy-transient conditions. This is especially important during bench testing when long, inductive cables are used to connect the evaluation board to the bench power-supply.

TI recommends placing a high-value electrolytic capacitor on the output pin when large transient currents are expected on the output.

## 9.2 Typical Applications

#### 9.2.1 Application 1: Designing Above a Minimum Current-Limit

Some applications require that current-limiting cannot occur below a certain threshold.



## **Typical Applications (continued)**



Figure 23. Application Example Designing Above Minimum Current-Limit

#### 9.2.1.1 Design Requirements

For this example, use the parameters shown in Table 2.

**Table 2. Design Requirements** 

| PARAMETER                     | VALUE   |
|-------------------------------|---------|
| Input voltage                 | 5 V     |
| Output voltage                | 5 V     |
| Above a minimum current limit | 1000 mA |

## 9.2.1.2 Detailed Design Procedure

For this example, assume that 1 A must be delivered to the load so that the minimum desired current-limit threshold is 1000 mA. Use the  $I_{OS}$  equations and Figure 22 to select  $R_{ILIM}$ .

$$\begin{split} I_{OSmin}(mA) &= 1000mA \\ I_{OSmin}(mA) &= \frac{25230V}{R_{ILIM}^{1.016}k\Omega} \\ R_{ILIM}(k\Omega) &= \left(\frac{25230V}{I_{OSmin}mA}\right)^{\frac{1}{1.016}} \\ R_{ILIM}(k\Omega) &= 24k\Omega \end{split}$$

Select the closest 1% resistor less than the calculated value:  $R_{ILIM} = 23.7 \text{ k}\Omega$ . This sets the minimum current-limit threshold at 1 A . Use the  $I_{OS}$  equations, Figure 22, and the previously calculated value for  $R_{ILIM}$  to calculate the maximum resulting current-limit threshold.

$$\begin{split} R_{\text{ILIM}}(k\Omega) &= 23.7 k\Omega \\ I_{\text{OSmax}}(mA) &= \frac{22980 \text{V}}{R_{\text{ILIM}}^{0.94} k\Omega} \\ I_{\text{OSmax}}(mA) &= \frac{22980 \text{V}}{23.7^{0.94} k\Omega} \\ I_{\text{OSmax}}(mA) &= 1172.4 \text{mA} \end{split}$$

The resulting maximum current-limit threshold is 1172.4 mA with a 23.7 k $\Omega$  resistor.



#### 9.2.1.3 Application Curves



#### 9.2.2 Application 2: Designing Below a Maximum Current-Limit

Some applications require that current-limiting must occur below a certain threshold.



Figure 26. Application Example Designing Below Minimum Current-Limit

## 9.2.2.1 Design Requirements

For this example, use the parameters shown in Table 3.

**Table 3. Design Requirements** 

| PARAMETER                     | VALUE  |
|-------------------------------|--------|
| Input voltage                 | 5 V    |
| Output voltage                | 5 V    |
| Below a maximum current limit | 500 mA |



#### 9.2.2.2 Detailed Design Procedure

For this example, assume that the desired upper current-limit threshold must be below 500 mA to protect an upstream power supply. Use the  $I_{OS}$  equations and Figure 22 to select  $R_{ILIM}$ .

$$\begin{split} I_{OSmax}(mA) &= 500mA \\ I_{OSmax}(mA) &= \frac{22980V}{R_{ILIM}^{0.94}k\Omega} \\ R_{ILIM}(k\Omega) &= \left(\frac{22980V}{I_{OSmax}mA}\right)^{\frac{1}{0.94}} \\ R_{ILIM}(k\Omega) &= 58.7k\Omega \end{split}$$

Select the closest 1% resistor greater than the calculated value:  $R_{ILIM}$  = 59 k $\Omega$ . This sets the maximum current-limit threshold at 500 mA . Use the I<sub>OS</sub> equations, Figure 22, and the previously calculated value for R<sub>ILIM</sub> to calculate the minimum resulting current-limit threshold.

$$\begin{split} R_{\text{ILIM}}(k\Omega) &= 59k\Omega \\ I_{\text{OSmin}}(mA) &= \frac{25230V}{R_{\text{ILIM}}^{1.016}k\Omega} \\ I_{\text{OSmin}}(mA) &= \frac{25230V}{59^{1.016}k\Omega} \\ I_{\text{OSmin}}(mA) &= 400.6mA \end{split}$$
 (5)

The resulting minimum current-limit threshold is 400.6 mA with a 59 k $\Omega$  resistor.

#### 9.2.3 Application 3: Auto-Retry Functionality

Some applications require that an overcurrent condition disables the part momentarily during a fault condition and re-enables after a pre-set time. This auto-retry functionality can be implemented with an external resistor and capacitor. During a fault condition, FAULT pulls low disabling the part. The part is disabled when EN is pulled low, and FAULT goes to high impedance allowing C<sub>RETRY</sub> to begin charging. The part re-enables when the voltage on EN reaches the turnon threshold, and the auto-retry time is determined by the resistor/capacitor time constant. The part will continue to cycle in this manner until the fault condition is removed.



Figure 27. Auto-Retry Functionality

Some applications require auto-retry functionality and the ability to enable and disable with an external logic signal. The figure below shows how an external logic signal can drive EN through R<sub>FAULT</sub> and maintain auto-retry functionality. The resistor/capacitor time constant determines the auto-retry time-out period.

Copyright © 2012–2020, Texas Instruments Incorporated





Figure 28. Auto-Retry Functionality With External EN Signal

#### 9.2.3.1 Design Requirements

For this example, use the parameters shown in Table 4.

Table 4. Design Requirements

| PARAMETER                     | VALUE   |  |  |  |
|-------------------------------|---------|--|--|--|
| Input voltage                 | 5 V     |  |  |  |
| Output voltage                | 5 V     |  |  |  |
| Above a minimum current limit | 1000 mA |  |  |  |
| Auto-retry time-out period    | 10 ms   |  |  |  |

#### 9.2.3.2 Detailed Design Procedure

#### 9.2.4 Application 4: Two-Level Current-Limit Circuit

Some applications require different current-limit thresholds depending on external system conditions. Figure 29 shows an implementation for an externally controlled, two-level current-limit circuit. The current-limit threshold is set by the total resistance from ILIM to GND (see *Programming the Current-Limit Threshold*). A logic-level input enables and disables MOSFET Q1 and changes the current-limit threshold by modifying the total resistance from ILIM to GND. Additional MOSFET/resistor combinations can be used in parallel to Q1/R2 to increase the number of additional current-limit levels.

#### NOTE

ILIM should never be driven directly with an external signal.





Figure 29. Two-Level Current-Limit Circuit

### 9.2.4.1 Design Requirements

For this example, use the parameters shown in Table 5.

PARAMETER

Input voltage

Output voltage

5 V

Above minimum current limit 1

Above minimum current limit 2

950 mA

**Table 5. Design Requirements** 

## 9.2.4.2 Detailed Design Procedure

See *Programming the Current-Limit Threshold* for the current-limit setting. Using those calculations, the current limit 1 may be set using R1. Using the same calculations, current limit 2 may be set by calculating the parallel resistance of R1 in parallel with Q1 and R2.

## 9.2.5 Application 5: Typical Application as USB Power Switch

This is a typical application as a USB power switch.



Figure 30. Typical Application as USB Power Switch

## 9.2.5.1 Design Requirements

For this example, use the parameters shown in Table 6.

**Table 6. Design Requirements** 

| PARAMETER                     | VALUE  |
|-------------------------------|--------|
| Input voltage                 | 5 V    |
| Output voltage                | 5 V    |
| Above a minimum current limit | 500 mA |



USB can be implemented in several ways regardless of the type of USB device being developed. Several power-distribution features must be implemented.

- · Self-powered hubs (SPHs) must:
  - current-limit downstream ports
  - Report overcurrent conditions
- BPHs must:
  - Enable and disable power to downstream ports
  - Power up at <100 mA</li>
  - Limit inrush current ( $<44~\Omega$  and 10  $\mu$ F)
- Functions must:
  - Limit inrush currents
  - Power up at <100 mA</li>

The feature set of the TPS2553-Q1 device meets each of these requirements. The integrated current-limiting and overcurrent reporting is required by self-powered hubs. The logic-level enable and controlled rise times meet the need of both input and output ports on USB-powered hubs and the input ports for USB-powered functions.

#### 9.2.5.2 Detailed Design Procedure

#### 9.2.5.2.1 Universal Serial Bus (USB) Power-Distribution Requirements

One application for this device is for current-limiting in universal serial bus (USB) applications. The original USB interface was a 12-Mb/s or 1.5-Mb/s, multiplexed serial bus designed for low-to-medium bandwidth PC peripherals (for example: keyboards, printers, scanners, and mice). As the demand for more bandwidth increased, the USB 2.0 standard was introduced increasing the maximum data rate to 480-Mb/s. The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution.

USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply. The USB specification classifies two different classes of devices depending on its maximum current draw. A device classified as low-power can draw up to 100 mA as defined by the standard. A device classified as high-power can draw up to 500 mA. It is important that the minimum current-limit threshold of the current-limiting power-switch exceed the maximum current-limit draw of the intended application. The latest USB standard should always be referenced when considering the current-limit threshold.

The USB specification defines two types of devices as hubs and functions. A USB hub is a device that contains multiple ports for different USB devices to connect and can be a self-powered hub (SPH) or bus-powered hub (BPH). A function is a USB device that is able to transmit or receive data or control information over the bus. A USB function can be embedded in a USB hub. A USB function can be one of three types included in the list below.

- Low-power, bus-powered function
- · High-power, bus-powered function
- Self-powered function

SPHs and BPHs distribute data and power to downstream functions. The TPS2553-Q1 device has higher current capability than required for a single USB port allowing it to power multiple downstream ports.

See *Programming the Current-Limit Threshold* for the current limit setting. Using those calculations, the current limit may be set using R<sub>ILIM</sub>. For this application, the current limit has been set above 1000 mA to allow for addition loading from the USB port.



## 10 Power Supply Recommendations

The following sections describe the power supply recommendations for the TPS2553-Q1 device.

## 10.1 USB Self-Powered (SPH) and Bus-Powered (BPH) Hubs

A SPH has a local power supply that powers embedded functions and downstream ports. This power supply must provide between 4.75 V to 5.25 V to downstream facing devices under full-load and no-load conditions. SPHs are required to have current-limit protection and must report overcurrent conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs.

A BPH obtains all power from an upstream port and often contains an embedded function. It must power up with less than 100 mA. The BPH usually has one embedded function, and power is always available to the controller of the hub. If the embedded function and hub require more than 100 mA on power up, the power to the embedded function may need to be kept off until enumeration is completed. This is accomplished by removing power or by shutting off the clock to the embedded function. Power switching the embedded function is not necessary if the aggregate power draw for the function and controller is less than 100 mA. The total current drawn by the bus-powered device is the sum of the current to the controller, the embedded function, and the downstream ports, and it is limited to 500 mA from an upstream port.

#### 10.2 USB Low-Power Bus-Powered and High-Power Bus-Powered Functions

Both low-power and high-power bus-powered functions obtain all power from upstream ports. Low-power functions always draw less than 100 mA; high-power functions must draw less than 100 mA at power up and can draw up to 500 mA after enumeration. If the load of the function is more than the parallel combination of 44  $\Omega$ and 10 µF at power up, the device must implement inrush current-limiting.

## 11 Layout

## 11.1 Layout Guidelines

- Place the 100-nF bypass capacitor between the IN and GND as close as possible ensuring a low-impedance trace.
- Place a high-value electrolytic capacitor and a 100-nF bypass capacitor between OUT and GND. The bypass capacitor is recommended when large transient currents are expected on the output. This trace should be low-impedance to the load.
- Place the resistor for the current limit. The traces routing the RILIM resistor to the device should be as short as possible to reduce parasitic effects on the current limit accuracy.

## 11.2 Layout Example



Figure 31. Layout Recommendation

Product Folder Links: TPS2553-Q1

Copyright © 2012-2020, Texas Instruments Incorporated Submit Documentation Feedback



## 11.3 Power Dissipation and Junction Temperature

The low on-resistance of the N-channel MOSFET allows small surface-mount packages to pass large currents. It is good design practice to estimate power dissipation and junction temperature. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system level factors in addition to individual component analysis.

Begin by determining the  $r_{DS(on)}$  of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from the typical characteristics graph. Using this value, the power dissipation can be calculated by:

$$P_D = r_{DS(on)} \times I_{OUT}^2$$

#### where

- P<sub>D</sub> = Total power dissipation (W)
- $r_{DS(on)}$  = Power switch on-resistance ( $\Omega$ )

This step calculates the total power dissipation of the N-channel MOSFET.

Finally, calculate the junction temperature:

$$T_J = P_D \times \theta_{JA} + T_A$$

#### where

- T<sub>A</sub> = Ambient temperature (°C)
- $\theta_{JA}$  = Thermal resistance (°C/W)
- $P_D = \text{Total power dissipation (W)}$  (7)

Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using the "refined"  $r_{DS(on)}$  from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance  $\theta_{JA}$ , and thermal resistance is highly dependent on the individual package and board layout. The *Thermal Information* provides example thermal resistance for specific packages and board layouts.



## 12 Device and Documentation Support

## 12.1 Device Support

See the TPS2553-Q1 product tools folder on TI.com for a PSpice model and evaluation module.

### 12.2 Support Resource

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS2553QDBVRQ1   | ACTIVE | SOT-23       | DBV                | 6 | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | PYEQ                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS2553-Q1:



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

• Catalog: TPS2553

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 29-Apr-2020

## TAPE AND REEL INFORMATION





|    |    | Dimension designed to accommodate the component width     |
|----|----|-----------------------------------------------------------|
|    |    | Dimension designed to accommodate the component length    |
| K  | (0 | Dimension designed to accommodate the component thickness |
| ٧  | Λ  | Overall width of the carrier tape                         |
| ΓP | 21 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2553QDBVRQ1 | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Apr-2020



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2553QDBVRQ1 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated