#### **SDLS076**

## SN54195, SN54LS195A, SN54S195, SN74195, SN74LS195A, SN74S195 4-BIT PARALLEL-ACCESS SHIFT REGISTERS

MARCH 1974-REVISED MARCH 1988

Synchronous Parallel Load

- Positive-Edge-Triggered Clocking
- Parallel Inputs and Outputs from Each Flip-Flop
- Direct Overriding Clear
- J and K Inputs to First Stage
- · Complementary Outputs from Last Stage
- For Use in High Performance;
   Accumulators/Processors
   Serial-to-Parallel, Parallel-to-Serial
   Converters

#### description

These 4-bit registers feature parallel inputs, parallel outputs,  $J \cdot \overline{K}$  serial inputs, shift/load (SH/ $\overline{LD}$ ) control input, and a direct overriding clear. All inputs are buffered to lower the input drive requirements. The register has two modes of operation:

Parallel (broadside) load Shift (in the direction Q<sub>A</sub> toward Q<sub>D</sub>)

Parallel loading is accomplished by applying the four bits of data and taking  $SH/\overline{LD}$  low. The data is loaded into the associated flip-flop and appears at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited.

Shifting is accomplished synchronously when SH/ $\overline{\text{LD}}$  is high. Serial data for this mode is entered at the J- $\overline{\text{K}}$  inputs. These inputs permit the first stage to perform as a J- $\overline{\text{K}}$ , D-, or T-type flip-flop as shown in the function table.

The high-performance '\$195, with a 105-megahertz typical maximum shift-frequency, is particularly attractive for very-high-speed data processing systems. In most cases existing systems can be upgraded merely by using this Schottky-clamped shift register.

SN54195, SN54LS195A, SN54S195... J OR W PACKAGE SN74195... N PACKAGE SN74LS195A, SN74S195... D OR N PACKAGE



SN54LS195, SN54S195...FK PACKAGE (TOP VIEW)



NC - No internal connection

| TYPE    | TYPICAL<br>MAXIMUM CLOCK<br>FREQUENCY | TYPICAL<br>POWER<br>DISSIPATION |
|---------|---------------------------------------|---------------------------------|
| 195     | 39 MHz                                | 195 mW                          |
| 'LS195A | 39 MHz                                | 70 mW                           |
| '\$195  | 105 MHz                               | 350 mW                          |

#### **FUNCTION TABLE**

|       |        | INP    | UTS |      |    |     |            |    | ł               | 0                 | UTPU              | TS                   |                          |
|-------|--------|--------|-----|------|----|-----|------------|----|-----------------|-------------------|-------------------|----------------------|--------------------------|
| CLEAR | SHIFT/ | 01 00K | SER | IIAL | P, | 4RA | <b>LLI</b> | EL |                 |                   |                   |                      | <u> </u>                 |
| CLEAR | LOAD   | CLOCK  | J   | ĸ    | Α  | В   | С          | D  | QA              | Q <sub>B</sub>    | QC                | σū                   | QD                       |
| L     | х      | ×      | ×   | ×    | ×  | х   | Х          | Х  | L               |                   | L                 | L                    | Н                        |
| н     | L      | t      | х   | x    | a  | ь   | C          | đ  | а               | b                 | c                 | d                    | đ                        |
| ј н   | н      | L      | х   | Х    | х  | Х   | Х          | Х  | QAO             | GB0               | $\alpha_{CO}$     | $a_{D0}$             | $\bar{\alpha}_{D0}$      |
| Н     | н      | Ť      | L   | н    | X  | Х   | Х          | х  | QAD             | $\alpha_{A0}$     | $\sigma_{Bn}$     | $\alpha_{Cn}$        | $\overline{\Omega}_{Cn}$ |
| Н     | H      | 1      | L   | L    | х  | Х   | Х          | X  | L               | $\alpha_{An}$     | $\mathbf{Q}_{Bn}$ | $\alpha_{Cn}$        | ā <sub>€n</sub>          |
| н     | н      | 1      | н   | н    | х  | Х   | Х          | Х  | н               | $\alpha_{An}$     | $Q_{Bn}$          | $\alpha_{\text{Cn}}$ | $\bar{\alpha}_{Cn}$      |
| н     | н      | ' †    | H   | ᆫ    | х  | X   | х          | х  | ā <sub>An</sub> | $\mathbf{Q}_{An}$ | $\alpha_{Bn}$     | $Q_{Cn}$             | $\bar{a}_{Cn}$           |

H = high level (steady state)

L = low level (steady state)

X = irrelevant (any input, including transitions)

† = transition from low to high level

a, b, c, d = the level of steady-state input at A, B, C, or D, respectively

 $Q_{A0}, Q_{B0}, Q_{C0}, Q_{D0}$  = the level of  $Q_{A}, Q_{B}, Q_{C}$  or  $Q_{D}$ , respectively, before the indicated steady state input conditions

were established  $Q_{An}, Q_{Bn}, Q_{Cn} =$  the level of  $Q_{A}, Q_{B}$ , or  $Q_{C}$ , respectively, before the most-

recent transition of the clock

PRODUCTION DATA documents contain information current as of publication data. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





## typical clear, shift, and load sequences



#### logic symbols†



 $^{7}$ These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers are for D, J, N, and W packages.

# SN54195, SN54LS195A, SN54S195, SN74195, SN74LS195A, SN74S195 4-BIT PARALLEL-ACCESS SHIFT REGISTERS

# Schematics of inputs and outputs Figurial Part of Each Input Typical of All outputs VCC INPUT Clock input: Req = 4 kΩ NOM All other inputs: Req = 6 kΩ NOM





## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      |          |  |  | <br> | <br>. : |   |  |   |  |         | . 7 V    |
|---------------------------------------|----------|--|--|------|---------|---|--|---|--|---------|----------|
| Input voltage                         | <i>.</i> |  |  | <br> | <br>    |   |  | - |  |         | . 5.5 V  |
| Operating free-air temperature range: | SN54195  |  |  | <br> | <br>    |   |  |   |  | -55°C1  | to 125°C |
|                                       | SN74195  |  |  |      | <br>    | _ |  |   |  | . 0°C   | to 70°C  |
| Storage temperature range             |          |  |  |      |         |   |  |   |  | -65°C t | o 150°C  |

NOTE 1: Voltage values are with respect to network ground terminal.

#### recommended operating conditions

|                                                       |                          |     | SN5419 | 5    |      | SN7419 | 5    |      |
|-------------------------------------------------------|--------------------------|-----|--------|------|------|--------|------|------|
|                                                       |                          | MIN | NOM    | MAX  | MIN  | NOM    | MAX  | UNIT |
| Supply voltage, VCC                                   |                          | 4.5 | 5      | 5.5  | 4.75 | 5      | 5.25 | ٧    |
| High-level output current, IOH                        |                          |     |        | -800 |      |        | -800 | μА   |
| Low-level output current, IQL                         |                          |     |        | 16   |      |        | 16   | mA   |
| Clock frequency, f <sub>clock</sub>                   |                          | 0   |        | 30   | 0    |        | 30   | MHz  |
| Width of clock input pulse, tw(clock)                 |                          | 16  |        |      | 16   |        |      | пѕ   |
| Width of clear input pulse, tw(clear)                 |                          | 12  |        |      | 12   |        |      | us   |
|                                                       | Shift/load               | 25  |        |      | 25   |        |      |      |
| Setup time, t <sub>su</sub> (see Figure 1)            | Serial and parallel data | 20  |        |      | 20   |        |      | ns   |
|                                                       | Clear inactive-state     | 25  |        |      | 25   |        |      |      |
| Shift/load release time, trelease (see Figure 1)      |                          |     |        | 10   |      |        | 10   | n\$  |
| Serial and parallel data hold time, th (see Figure 1) |                          | 0   |        |      | 0    |        |      | ns   |
| Operating free-air temperature, TA                    |                          | -55 |        | 125  | 0    |        | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|      | PARAMETER                              | TEST CONDITIONS <sup>†</sup>                                                                      | MIN     | TYP‡        | MAX  | UNIT |
|------|----------------------------------------|---------------------------------------------------------------------------------------------------|---------|-------------|------|------|
| ViH  | High-level input voltage               |                                                                                                   | 2       |             |      | V    |
| VIL  | Low-level input voltage                |                                                                                                   | 7       | •           | 0,8  | V    |
| VIK  | Input clamp voltage                    | V <sub>CC</sub> = MIN, I <sub>I</sub> = -12 mA                                                    |         |             | -1.5 | V    |
| νон  | High-level output voltage              | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -800  | A 2.4   | 3.4         |      | V    |
| VOL  | Low-level output voltage               | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, I <sub>QL</sub> = 16 mA |         | 0.2         | 0.4  | V    |
| 11   | Input current at maximum input voltage | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 V                                                     |         |             | 1    | mA   |
| ЧН   | High-level input current               | V <sub>CC</sub> = MAX, V <sub>1</sub> = 2.4 V                                                     |         |             | 40   | μА   |
| IIL  | Low-level input current                | VCC = MAX, VI = 0.4 V                                                                             |         | <del></del> | -1.6 | mA   |
| loc  | Short-circuit output current§          | VCC = MAX SN54                                                                                    | 9520    |             | -57  |      |
| los_ | Short-chedit bothot continu            | VCC - WAX SN74                                                                                    | 95 – 18 |             | -57  | mA   |
| lcc  | Supply current                         | VCC = MAX, See Note 2                                                                             |         | 39          | 63   | mA   |

 $<sup>^\</sup>dagger$  For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions,

#### switching characteristics, VCC = 5 V, TA = 25°C

|        | PARAMETER                                                   | TEST CONDITIONS                                 | MIN | TYP | MAX | UNIT |
|--------|-------------------------------------------------------------|-------------------------------------------------|-----|-----|-----|------|
| fmax   | Maximum clock frequency                                     | C <sub>1</sub> = 15 pF,                         | 30  | 39  |     | MHz  |
| TPHL 1 | Propagation delay time, high-to-low-level output from clear |                                                 |     | 19  | 30  | Π5   |
| tPLH   | Propagation delay time, low-to-high-level output from clock | R <sub>L</sub> = 400 $\Omega$ ,<br>See Figure 1 |     | 14  | 22  | ns   |
| tPHL   | Propagation delay time, high-to-low-level output from clock | Jee Figure 1                                    |     | 17  | 26  | ns   |



 $<sup>^{\</sup>ddagger}$ All typical values are at  $V_{CC}$  = 5 V,  $T_{A}$  = 25°C.

 $<sup>\</sup>S$  Not more than one output should be shorted at a time,

NOTE 2: With all outputs open, shift/load grounded, and 4.5 V applied to the J. K, and data inputs. I<sub>CC</sub> is measured by applying a momentary ground, followed by 4.5 V, to clear and then applying a momentary ground, followed by 4.5 V, to clock.

## SN54LS195A, SN74LS195A 4-BIT PARALLEL-ACCESS SHIFT REGISTERS

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      | . <i></i>  |  |  |  |  |  |  |  | 7 V            |
|---------------------------------------|------------|--|--|--|--|--|--|--|----------------|
| Input voltage                         |            |  |  |  |  |  |  |  | 7 V            |
| Operating free-air temperature range: | SN54LS195A |  |  |  |  |  |  |  | -55°C to 125°C |
|                                       | SN74LS195A |  |  |  |  |  |  |  | . 0°C to 70°C  |
| Storage temperature range             |            |  |  |  |  |  |  |  | -65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.

#### recommended operating conditions

| <del></del>                                           |                                       | Si  | V54LS1 | 95A          | SN   | 174LS1 | 95A  |      |
|-------------------------------------------------------|---------------------------------------|-----|--------|--------------|------|--------|------|------|
|                                                       |                                       | MIN | NOM    | MAX          | MIN  | NOM    | MAX  | UNIT |
| Supply voltage, VCC                                   | · · · · · · · · · · · · · · · · · · · | 4.5 | 5      | 5,5          | 4.75 | 5      | 5.25 | V    |
| High-level output current, IOH                        |                                       |     |        | <b>-40</b> 0 |      |        | -400 | μA   |
| Low-level output current, IOL                         |                                       | 1   |        | 4            |      |        | 8    | mA   |
| Clock frequency, fclock                               |                                       | 0   |        | 30           | 0    |        | 30   | MHz  |
| Width of clock or clear pulse, tw(clock)              |                                       | 16  |        |              | 16   |        |      | ns   |
| Width of clear input pulse, tw(clear)                 |                                       | 12  |        |              | 12   |        |      | ns   |
|                                                       | Shift/load                            | 25  |        |              | 25   |        |      |      |
| Setup time, t <sub>SU</sub> (see Figure 1)            | Serial and parallel data              | 15  |        |              | 15   |        |      | ns   |
|                                                       | Clear inactive-state                  | 25  |        |              | 25   |        |      |      |
| Shift/load release time, trelease (see Figure 1)      |                                       |     |        | 10           |      |        | 20   | ns   |
| Serial and parallel data hold time, th (see Figure 1) |                                       | 0   |        |              | 0    |        |      | ns   |
| Operating free-air temperature, TA                    | · · · · · · · · · · · · · · · · · · · | -55 |        | 125          | 0    |        | 70   | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | DAD ALLETED                            | ļ                                                                | T COMPLEM                                        | auct                   | SN  | 54LS19           | 5A   | SN  | 74LS19 | 5A          |      |
|------------------|----------------------------------------|------------------------------------------------------------------|--------------------------------------------------|------------------------|-----|------------------|------|-----|--------|-------------|------|
|                  | PARAMETER                              | 163                                                              | ST CONDITIO                                      | . GAIC                 | MIN | TYP <sup>‡</sup> | MAX  | MIN | TYP‡   | MAX         | UNIT |
| VIH              | High-level input voltage               |                                                                  |                                                  |                        | 2   |                  | _    | 2   |        |             | V    |
| VIL              | Low-level input voltage                |                                                                  |                                                  |                        |     |                  | 0.7  |     |        | 8.0         | V    |
| VIK              | Input clamp voltage                    | V <sub>CC</sub> = MIN,                                           | lj = -18 mA                                      | ·                      | T   |                  | -1.5 |     |        | <b>−1.5</b> | V    |
| Vон              | High-level output voltage              | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -400 | μΑ                     | 2.5 | 3.4              |      | 2.7 | 3.4    |             | ٧.   |
| 1.               |                                        | VCC = MIN,                                                       | V <sub>IH</sub> = 2 V,                           | I <sub>OL</sub> = 4 mA | 7   | 0.25             | 0.4  |     | 0.25   | 0.4         | V    |
| VOL              | Low-level output voltage               | VIL = VIL max                                                    |                                                  | IOL = 8 mA             |     |                  |      |     | 0.35   | 0.5         | ,    |
| I <sub>I</sub>   | Input current at maximum input voltage | V <sub>CC</sub> = MAX.                                           | V1 = 7 V                                         | •                      |     |                  | 0.1  |     |        | 0.1         | mA   |
| 44               | High-level input current               | VCC = MAX.                                                       | V <sub>1</sub> = 2.7 V                           |                        |     |                  | 20   |     |        | 20          | μА   |
| 1 <sub>1</sub> L | Low-level input current                | VCC - MAX,                                                       | V <sub>I</sub> = 0.4 V                           |                        |     |                  | -0.4 |     |        | -0.4        | mA   |
| los              | Short-circuit output current §         | V <sub>CC</sub> = MAX                                            |                                                  |                        | -20 |                  | -100 | -20 |        | -100        | mΑ   |
| CC               | Supply current                         | VCC = MAX.                                                       | See Note 2                                       |                        |     | 14               | 21   |     | 14     | 21          | mA   |

<sup>&</sup>lt;sup>1</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

## switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER                                                        | TEST CONDITIONS         | MIN | TYP | MAX | UNIT |
|------------------------------------------------------------------|-------------------------|-----|-----|-----|------|
| 1 <sub>max</sub> Maximum clack frequency                         | C <sub>1</sub> = 15 pF, | 30  | 39  |     | MHz  |
| tpHL Propagation delay time, high-to-low-level output from clear |                         |     | 19  | 30  | ns   |
| tpLH Propagation delay time, low-to-high-level output from clock | See Figure 1            |     | 14  | 22  | ns   |
| tPHL Propagation delay time, high-to-low-level output from clock | Jee rigate r            | [   | 17  | 26  | ns   |



<sup>\*</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 C.

Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second,

NOTE 2: With all outputs open, shift/load grounded, and 4.5 V applied to the J. K, and data inputs, I<sub>CC</sub> is measured by applying a momentary ground, followed by 4.5 V, to clear and then applying a momentary ground, followed by 4.5 V, to clear and then applying a momentary ground.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1) .    |          |  |  |   |  |  |  |  |   |  | 7             | ٧  |
|---------------------------------------|----------|--|--|---|--|--|--|--|---|--|---------------|----|
| Input voltage                         |          |  |  |   |  |  |  |  |   |  |               |    |
| Operating free-air temperature range: | SN54S195 |  |  | - |  |  |  |  |   |  | -55°C to 125° | ,C |
|                                       |          |  |  |   |  |  |  |  |   |  | . 0°C to 70   |    |
| Storage temperature range             |          |  |  |   |  |  |  |  | _ |  | -65°C to 150' | Ċ  |

NOTE 1: Voltage values are with respect to network ground terminal.

#### recommended operating conditions

|                                                       |                          | S   | N54S19 | 95  | 5    | N74S19 | 95   |      |
|-------------------------------------------------------|--------------------------|-----|--------|-----|------|--------|------|------|
|                                                       |                          | MIN | NOM    | MAX | MIN  | NOM    | MAX  | UNIT |
| Supply voltage, VCC                                   |                          | 4.5 | 5      | 5.5 | 4.75 | 5      | 5.25 | V    |
| High-level output current, IOH                        | <del></del>              |     |        | -1  |      |        | -1   | mΑ   |
| Low-level output current, IOL                         |                          | 1   |        | 20  |      |        | 20   | mA   |
| Clock frequency, f <sub>clock</sub>                   |                          | 0   |        | 70  | 0    |        | 70   | MHz  |
| Width of clock input puise, tw(clock)                 |                          | 7   |        |     | 7    |        |      | ПŞ   |
| Width of clear input pulse, tw(clear)                 |                          | 12  |        |     | 12   |        |      | ns   |
|                                                       | Shift/load               | 11  |        |     | 11   |        |      |      |
| Setup time, t <sub>su</sub> (see Figure 1)            | Serial and parallel data | 5   |        |     | 5    |        |      | ns   |
|                                                       | Clear inactive-state     | 9   |        |     | 9    |        |      |      |
| Shift/load release time, trelease (see Figure 1)      | _                        | 1   |        | 2   |      |        | 6    | ns   |
| Serial and parallel data hold time, th (see Figure 1) |                          | 3   |        |     | 3    |        |      | ns   |
| Operating free-air temperature, TA                    |                          | -55 |        | 125 | 0    |        | 70   | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                              | T =                      | MIN                     | TYP‡     | MAX | UNIT |      |    |
|-----------------|----------------------------------------|--------------------------|-------------------------|----------|-----|------|------|----|
| V <sub>IH</sub> | High-level input voltage               |                          |                         |          | 2   |      |      | V  |
| VIL             | Low-level input voltage                |                          |                         |          |     |      | 8.0  | ٧  |
| ViK             | Input clamp voltage                    | VCC = MIN,               | I <sub>I</sub> = -18 mA |          |     |      | -1.2 | V  |
| Voн             | High-level output voltage              | V <sub>CC</sub> = MIN,   | V <sub>IH</sub> = 2 V,  | SN54S195 | 2.5 | 3.4  |      | v  |
|                 |                                        | V <sub>IL</sub> = 0.8 V, | IOH = -1 mA             | SN74S195 | 2.7 | 3.4  |      | v  |
| VOL             | Low-level output voltage               | V <sub>CC</sub> = MIN,   | V <sub>IH</sub> = 2 V,  |          |     |      | 0.5  | ٧  |
|                 |                                        | VIL = 0.8 V.             | 1 <sub>OL</sub> = 20 mA |          | ŀ   |      | 0.5  |    |
| 1 <sub>1</sub>  | Input current at maximum input voltage | V <sub>CC</sub> - MAX,   | V <sub>1</sub> = 5.5 V  |          |     |      | 1    | mA |
| ин              | High-level input current               | V <sub>CC</sub> = MAX,   | V <sub>I</sub> = 2.7 V  |          |     |      | 50   | μА |
| IIL             | Low-level input current                | V <sub>CC</sub> = MAX.   | V <sub>I</sub> = 0.5 V  |          |     |      | -2   | mΑ |
| los             | Short-circuit output current §         | V <sub>CC</sub> = MAX    |                         |          | -40 |      | -100 | mΑ |
|                 |                                        | V <sub>CC</sub> = MAX,   | See Nee 2               | SN54S195 |     | 70   | 99   |    |
| icc             | Supply current                         |                          | See Note 2              | SN74S195 |     | 70   | 109  | mΑ |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

#### switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER                                                        | TEST CONDITIONS         | MIN | TYP  | MAX  | UNIT |
|------------------------------------------------------------------|-------------------------|-----|------|------|------|
| f <sub>max</sub> Maximum clock frequency                         | C <sub>1</sub> = 15 pF, | 70  | 105  |      | MHz  |
| tpht Propagation delay time, high-to-low-level output from clear |                         |     | 12.5 | 18.5 | ns   |
| tPLH Propagation delay time, low-to-high-level output from clock | See Figure 1            |     | 8    | 12   | N5   |
| tpHL Propagation delay time, high-to-low-level output from clock | Des l'igure i           |     | 11   | 16.5 | D5   |



 $<sup>\</sup>ddagger$ All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_{A} = 25^{\circ}\text{C}$ .

Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 2: With all outputs open, shift/load grounded, and 4.5 V applied to the J. K, and data inputs, I<sub>CC</sub> is measured by applying a momentary ground, followed by 4.5 V, to clear, and then applying a momentary ground, followed by 4.5 V, to clock.

#### PARAMETER MEASUREMENT INFORMATION



## LOAD FOR OUTPUT UNDER TEST



NOTES: A. The clock pulse generator has the following characteristics:  $Z_{\text{out}} \approx 50~\Omega$  and PRR  $\leq$  1 MHz. For '195,  $t_{\text{f}} \leqslant$  7 ns and  $t_{\text{f}} \leqslant$  7 ns, For 'LS195A,  $t_{\text{f}} \leqslant$  15 ns and  $t_{\text{f}} \leqslant$  6 ns. For 'S195,  $t_{\text{f}} \approx$  2.5 ns and  $t_{\text{f}} =$  2.5 ns. When testing  $f_{\text{max}}$ , vary the clock PRR.

- B. C<sub>1</sub> includes probe and jig capacitance.
- C. All diodes are 1N3064 or equivalent.
- D. A clear pulse is applied prior to each test.
- E. For '195 and 'S195,  $V_{ref} = 1.5 \text{ V}$ ; for 'LS195A,  $V_{ref} = 1.3 \text{ V}$ .

  F. Propagation delay times (tplH and tpHL) are measured at  $t_{n+1}$ . Proper shifting of data is verified at  $t_{n+4}$  with a functional test.
- G. J and K inputs are tested the same as data A, B, C, and D inputs except that shift/load input remains high.
- H.  $t_n$  = bit time before clocking transition.
  - t<sub>n+1</sub> = bit time after one clocking transition.
  - t<sub>n+4</sub> = bit time after four clocking transitions.

FIGURE 1-SWITCHING TIMES

www.ti.com

11-Mar-2023

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| JM38510/30602B2A | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30602B2A    | Samples |
| JM38510/30602BEA | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30602BEA    | Samples |
| JM38510/30602BEA | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30602BEA    | Samples |
| M38510/30602B2A  | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30602B2A    | Samples |
| M38510/30602B2A  | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30602B2A    | Samples |
| M38510/30602BEA  | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30602BEA    | Samples |
| M38510/30602BEA  | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30602BEA    | Samples |
| SN54LS195AJ      | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SN54LS195AJ             | Samples |
| SN54LS195AJ      | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SN54LS195AJ             | Samples |
| SNJ54LS195AJ     | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SNJ54LS195AJ            | Samples |
| SNJ54LS195AJ     | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SNJ54LS195AJ            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



# PACKAGE OPTION ADDENDUM

www.ti.com 11-Mar-2023

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| JM38510/30602B2A | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| M38510/30602B2A  | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |

8.89 x 8.89, 1.27 mm pitch

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated