

# 2 GHz to 67 GHz, 500 MHz Bandwidth Envelope Detector

## Data Sheet **[ADL6012](https://www.analog.com/ADL6012?doc=ADL6012.pdf)**

### <span id="page-0-0"></span>**FEATURES**

**Over 500 MHz wide envelope bandwidth Fast response times 0.6 ns output rise time 1.3 ns fall time from 10 dBm to no RF input 0.5 ns output propagation delay (rising edge) 1.3 ns propagation delay at 10 dBm (falling edge) Broadband 50 Ω input impedance Flat frequency response with minimal slope variation ±1 dB error up to 43.5 GHz Input range of −25 dBm to +15 dBm up to 43.5 GHz Quasi differential 100 Ω output interface suitable to drive 100 Ω differential load Adjustable output common-mode voltage Flexible supply voltage: 3.15 V to 5.25 V 3 mm × 2 mm, 10-lead LFCSP** 

### <span id="page-0-1"></span>**APPLICATIONS**

**Envelope tracking Microwave point to point links Microwave instrumentation Military radios Pulse radar receivers Wideband power amplifier linearization** 

### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The ADL6012 is a versatile, broadband envelope detector that operates from 2 GHz to 67 GHz. The combination of a wide, 500 MHz envelope bandwidth and a fast, 0.6 ns rise time makes the device suitable for a wide range of applications, including wideband envelope tracking, transmitter local oscillator (LO) leakage corrections, and high resolution pulse (radar) detection.

The response of the ADL6012 is stable over a wide frequency range and features excellent temperature stability. Enabled by propriety technology, the device independently detects the positive and the negative envelopes of the RF input. Even order distortion at the RF input due to nonlinear source loading is also reduced when compared to classic diode detector architectures.

The quasi differential output interface formed by the VENV+ and VENV− pins has a matched, 100 Ω differential output impedance designed to drive a 100 Ω differential load and up to 2 pF of capacitance to ground on each output. The output interface provides the detected and amplified positive and negative envelopes, which are level shifted using an externally applied voltage to the VOCM interface. This configuration simplifies interfacing to a high speed analog-to-digital converter (ADC).

The ADL6012 is specified for operation from −55°C to +125°C, and is available in a 10-lead,  $3 \text{ mm} \times 2 \text{ mm}$  LFCSP.



<span id="page-0-2"></span>

**Rev. 0 [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADL6012.pdf&product=ADL6012&rev=0)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.** ©2020 Analog Devices, Inc. All rights reserved. **[Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

## **TABLE OF CONTENTS**



## 

## <span id="page-1-0"></span>**REVISION HISTORY**

5/2020-Revision 0: Initial Version

## <span id="page-2-0"></span>**SPECIFICATIONS**

VPOS = 5.0 V, ENBL = 5.0 V, VOCM = 2.5 V, case temperature (Tc) = 25°C, continuous wave (CW) input, 50 Ω source impedance, input power ( $P_{IN}$ ) = 10 dBm, RF frequency ( $f_{RF}$ ) = 18 GHz, unless otherwise noted. Envelope outputs are with a differential, open load, unless otherwise noted. See [Figure 68](#page-22-2) for the schematic.





<span id="page-4-0"></span>

<sup>1</sup> Output drift over temperature is relative to 25°C, calculated by Equation 4 in th[e Applications Information](#page-22-0) section.

<sup>2</sup> Detector gain is the slope of the best fit straight line obtained by linear regression on the input peak voltage range from 0.2 V to 1.6 V vs. the differential envelope output voltage. Output intercept is the calculated differential envelope output voltage when the input is 0 V, based on the best fit line from linear regression.

 $^3$  Envelope bandwidth relative gain is the delta, in dB, of the VENV $\pm$  differential output measured relative to 100 MHz.

<sup>4</sup> Output rise time is the time required to change the voltage at the output pin from 10% to 90% of the final value. The input power is stepped from a no RF input to 10 dBm. <sup>5</sup> Output fall time is the time required to change the voltage at the output pin from 90% to 10% of the initial value. The input power is stepped from a specified power level to a no RF input.

<sup>6</sup> Propagation delay is the delay from a 50% change in RFIN to a 50% change in the output voltage.

 $^7$  Refer t[o Figure 50](#page-14-0) and th[e Applications Information s](#page-22-0)ection to set the output common-mode voltage.

 $^8$  ENBL turn on time is from a 50% change in the voltage on the ENBL pin to 90% of the settled envelope output.

<sup>9</sup> ENBL turn off time is from a 50% change in the voltage on the ENBL pin to a shut off condition in the supply current.

## <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

### **Table 2.**



<sup>1</sup> Guaranteed by design. Not production tested.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### <span id="page-5-1"></span>**THERMAL RESISTANCE**

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

θ<sub>JA</sub> is the junction to ambient thermal impedance, and θ<sub>JC</sub> is the junction to case (exposed pad) thermal impedance.

### **Table 3. Thermal Resistance**



<sup>1</sup> Thermal impedance simulated value is based on no airflow with the exposed

pad soldered to a 4-layer JEDEC board.<br><sup>2</sup> θ<sub>JC</sub> is the thermal impedance from junction to the exposed pad on the underside of the package.

### <span id="page-5-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



### **Table 4. Pin Function Descriptions**



## <span id="page-7-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Differential VENV± Output Voltage vs. Input Power (PIN) for Various Temperatures at 2 GHz



Figure 4. Differential VENV± Output Voltage vs. PIN for Various Temperatures at 5.8 GHz



Figure 5. Differential VENV± Output Voltage vs. PIN for Various Temperatures at 10 GHz



Figure 6. Differential VENV $\pm$  Output Voltage vs. P<sub>IN</sub> for Various Temperatures at 18 GHz



Figure 7. Differential VENV± Output Voltage vs. P<sub>IN</sub> for Various Temperatures at 28 GHz



Figure 8. Differential VENV± Output Voltage vs. P<sub>IN</sub> for Various Temperatures at 38 GHz



Figure 9. Differential VENV± Output Voltage vs. PIN for Various Temperatures at 40 GHz



Figure 10. Differential VENV± Output Voltage vs. PIN for Various Temperatures at 43.5 GHz



Figure 11. Differential VENV± Output Voltage vs. PIN for Various Temperatures at 52 GHz



Figure 12. Differential VENV± Output Voltage vs. PIN for Various Temperatures at 60 GHz



Figure 13. Differential VENV± Output Voltage vs. PIN for Various Temperatures at 67 GHz



Figure 14. Differential VENV± Output Voltage and Error vs. VPEAK for Various Temperatures at 2 GHz



Figure 15. Differential VENV<sup>+</sup> Output Voltage and Error vs. V<sub>PEAK</sub> for Various Temperatures at 5.8 GHz



Figure 16. Differential VENV± Output Voltage and Error vs. VPEAK for Various Temperatures at 10 GHz



Figure 17. Differential VENV± Output Voltage and Error vs. VPEAK for Various Temperatures at 18 GHz



Figure 18. Differential VENV± Output Voltage and Error vs. VPEAK for Various Temperatures at 28 GHz



Figure 19. Differential VENV± Output Voltage and Error vs. VPEAK for Various Temperatures at 38 GHz



Figure 20. Differential VENV± Output Voltage and Error vs. VPEAK for Various Temperatures at 40 GHz



Figure 21. Differential VENV± Output Voltage and Error vs. VPEAK for Various Temperatures at 43.5 GHz



Figure 22. Differential VENV± Output Voltage and Error vs. V<sub>PEAK</sub> for Various Temperatures at 52 GHz



Figure 23. Differential VENV $\pm$  Output Voltage and Error vs. V<sub>PEAK</sub> for Various Temperatures at 60 GHz



Figure 24. Differential VENV± Output Voltage and Error vs. VPEAK for Various Temperatures at 67 GHz



<span id="page-10-0"></span>Figure 25. Normalized Temperature Drift Error to 25°C vs. P<sub>IN</sub> for Various Temperatures at 2 GHz



Figure 26. Normalized Temperature Drift Error to 25°C vs. P<sub>IN</sub> for Various Temperatures at 5.8 GHz



Figure 27. Normalized Temperature Drift Error to 25°C vs. PIN for Various Temperatures at 10 GHz



Figure 28. Normalized Temperature Drift Error to 25°C vs. PIN for Various Temperatures at 18 GHz



Figure 29. Normalized Temperature Drift Error to 25°C vs. PIN for Various Temperatures at 28 GHz



Figure 30. Normalized Temperature Drift Error to 25°C vs. PIN for Various Temperatures at 38 GHz



Figure 31. Normalized Temperature Drift Error to 25°C vs. PIN for Various Temperatures at 40 GHz



Figure 32. Normalized Temperature Drift Error to 25°C vs. PIN for Various Temperatures at 43.5 GHz



Figure 33. Normalized Temperature Drift Error to 25°C vs. PIN for Various Temperatures at 52 GHz



Figure 34. Normalized Temperature Drift Error to 25°C vs. PIN for Various Temperatures at 60 GHz



<span id="page-12-0"></span>Figure 35. Normalized Temperature Drift Error to 25°C vs. PIN for Various Temperatures at 67 GHz



Figure 36. Differential VENV± Output Voltage vs. PIN for Various Supply Voltages







Figure 38. Supply Current vs. PIN for Various Temperatures at 18 GHz

### Rev. 0 | Page 13 of 24



Figure 39. Envelope Output Error vs. VPOS at Different RF Input Power Levels



Figure 40. Differential VENV± Output vs. VPOS at Different RF Input Power Levels



Figure 41. RF Feedthrough Insertion Loss (S21) from RFIN to VENV+



Figure 42. Input Return Loss (S11) vs. Input Frequency with Input Connector and PCB Trace Embedded







Figure 44. RF Input Pulse Response, Carrier = 4 GHz



Figure 45. Envelope Bandwidth of VENV± vs. VENV± Frequency and Amplitude Modulation (AM) Depth



Figure 46. Differential VENV± Output Voltage vs. Output Current for Different RF Input Power Levels



Figure 47. Differential VENV± Output Voltage vs. Input Frequency at Different RF Input Power Levels



<span id="page-14-1"></span>Figure 48. AM Response on VENV± Outputs, Carrier = 4 GHz, Envelope = 20MHz



<span id="page-14-2"></span>Figure 49. Pulse Response on VENV± Outputs, Carrier = 5.8 GHz



<span id="page-14-0"></span>Figure 50. VENV± Output vs. VOCM, No RF Input



Figure 51. Detector Gain vs. Input Frequency



Figure 52. Power Supply Rejection Ratio (PSRR) vs. Frequency, 200 mV p-p at the VPOS Pin (Se[e Figure 58](#page-17-0) for the PSRR Measurement Setup)



Figure 53. Output Spectral Noise Density vs. Frequency, RFIN = 3 GHz



Figure 54. Differential Envelope Output vs. Input Power at Various Frequencies at 25°C

## <span id="page-16-0"></span>MEASUREMENT SETUPS



Figure 55. Amplitude Modulation Envelope Bandwidth Measurement Setup



Figure 56. Test Setup for Pulse Response



Figure 57. Setup to Measure Differential Envelope Output Voltage vs. Input Power



<span id="page-17-0"></span>Figure 58. Setup for PSRR Measurement

## <span id="page-18-0"></span>THEORY OF OPERATION

The ADL6012 uses Schottky diodes in a two path detector topology. One path responds during the positive half cycles of the input, and the other responds during the negative half cycles of the input, achieving full wave signal detection. This arrangement presents a constant input impedance throughout the full RF cycle, preventing the reflection of even order harmonic distortion components back toward the source. This reflection is a well known phenomenon of widely used, traditional, single-Schottky diode detectors. Detector response time at lower RF frequencies is also improved with symmetrical detection.

The diodes are arranged on the chip to minimize the effect of chip stresses and temperature variations. The diodes are biased by small, keep alive currents chosen in a trade-off between the inherently low sensitivity of a diode detector and the need to preserve envelope bandwidth. Therefore, the corner frequency of the front-end, low-pass filtering is a weak function of the input level. At low input levels, the −3 dB corner frequency is at approximately 2 GHz.

DC voltages at the RFIN pin (Pin 3) are blocked by an on-chip capacitor. The two RFCM ground pins, Pin 2 and Pin 4, on either side of RFIN form part of an RF coplanar waveguide (CPWG) launch into the detector. The RFCM pins must be connected to the signal ground. Give careful attention to the design of the PCB in this area.

The output stage impedance is 100  $\Omega$  differential with propagation delay under 1 ns, and an envelope bandwidth over 500 MHz. The differential outputs, VENV+ and VENV− (Pin 8 and Pin 9, respectively) provide the high speed envelope information for both the positive and negative cycles of the RF input signal.

## <span id="page-18-1"></span>**BASIC CONNECTIONS**

The basic connections are shown in [Figure 59.](#page-18-3) A dc supply of nominally 3.3 V to 5 V is required. The bypass capacitors (C2 and C3) provide supply decoupling for the device. Place these capacitors as close as possible to VPOS (Pin 5). The exposed pad is internally connected to the IC ground and must be soldered down to a low impedance ground on the PCB. OCOM (Pin 6) is the output common. Connect OCOM to a low impedance ground plane together with the exposed pad. DCPL (Pin 10) is connected to an internal bias node. Place a 0.1 µF capacitor to ground for the best common-mode noise rejection.



## <span id="page-18-3"></span><span id="page-18-2"></span>**RF INPUT**

The RFIN single-ended input is internally terminated and internally ac-coupled. No external matching is required up to 67 GHz. The simplified input stage is shown i[n Figure 60.](#page-18-4) The input trace can be directly routed with CPWG with ground on both sides of the signal trace shown in [Figure 65](#page-20-4) an[d Figure 66.](#page-20-5)  Broadband response is achieved with small vias on both sides of the signal trace and microwave dielectric material. The trace width, gap, and dielectric thickness for the CPWG is designed to the characteristic impedance of 50  $\Omega$  to ensure the broadband matching is achieved for the best frequency flatness.

The RFCM pins are the ground return to the RF input. It is critical that these pins are connected to the low impedance ground plane, and serve as ground for the CPWG.



<span id="page-18-4"></span>Figure 60. Input Stage

### <span id="page-19-0"></span>**ENVELOPE OUTPUT INTERFACE**

The differential envelope outputs, VENV+ and VENV−, provide the envelope information of the input signal. The ADL6012 is designed to drive 100  $\Omega$  differential or a 50  $\Omega$  load on each VENV± output when ac-coupled. It is important that the VENV $\pm$  outputs are not dc-coupled to 50  $\Omega$  load referenced to ground, which results in excessive dc current flow to the load that may exceed the output drive capability, depending on the output common-mode voltage level. The ADL6012 is suitable for AM and pulse modulation detection. Se[e Figure](#page-14-1) 48 and [Figure 49](#page-14-2) for the typical AM and pulse output response, respectively. The device features an extremely fast response time of approximately 1 ns or less.

For applications that require fast response to RF input levels or pulsed RF detection, connect the envelope outputs to transmission lines with a differential characteristic impedance of 100  $\Omega$ , terminated with a 100  $\Omega$  differential load, so that the outputs are impedance matched with no reflections from the load[. Figure 61](#page-19-2) shows the simplified ADL6012 output stage interfaced to a 100 Ω load with impedance controlled transmission lines.

The output impedance of the ADL6012 drives a differential 100  $\Omega$ load. The differential VENV± output dc voltage is divided down by the ratio of the load and output impedance. For example, with a differential 100  $\Omega$  output load, the differential output voltage is halved from the open load voltage. Se[e Figure 62](#page-19-3) for the differential envelope output voltage vs. the input power with various output loads.

<span id="page-19-2"></span>

<span id="page-19-3"></span>Figure 62. Differential Envelope Output vs. Input Power for Different Output Loads

The ADL6012 envelope outputs can also be ac-coupled for pulsed detection applications, as shown i[n Figure 63.](#page-19-4) AC coupling allows different common-mode voltages to be interfaced to the ADC. For example, the VENV+ and VENV− outputs can be used to detect pulses in radar applications. Se[e Figure 49](#page-14-2) for the typical envelope pulse response.



Figure 63. Simplified Pulsed Measurement Application

### <span id="page-19-4"></span><span id="page-19-1"></span>**COMMON-MODE VOLTAGE INTERFACE**

VOCM (Pin 7) is the input that controls the common-mode voltage output to the VENV± pins. VOCM sets the output common-mode voltage and is internally biased to VPOS/2. An external voltage source can be used for setting a different output common-mode voltage to accommodate the next stage input common-mode voltage range, as shown i[n Figure 64.](#page-19-5) The reference voltage from the ADC is used as the voltage source to accurately drive the VOCM pin. The range for VOCM is 0.9 V to VPOS/2. In addition, this pin is used to level shift the VENV± outputs so that both the positive and negative envelope information is accurately represented.



Figure 64. External Voltage Source Setting VOCM

<span id="page-19-5"></span>Differential envelope outputs provide the lowest distortion and lower noise. The advantages of differential outputs include lower offset error, faster output response, higher common-mode noise rejection, and less feedthrough. Place a 0.1 µF bypass capacitor from VOCM to GND to minimize common-mode noise.

## <span id="page-20-0"></span>**ENABLE INTERFACE**

ENBL (Pin 1) provides the ability to enable or disable the device to conserve power. Connect ENBL to VPOS or above 1.5 V to enable the device. Connect ENBL to ground or below 0.5 V to disable the device. Do not exceed VPOS by 0.3 V or below ground by more than 0.3 V. Leaving the ENBL pin open turns off the device.

Faster turn on time can be achieved using a smaller capacitor value on the VOCM pin. The capacitor must be large enough to minimize the common-mode noise.

### <span id="page-20-1"></span>**DECOUPLING INTERFACE**

DCPL (Pin 10) is connected to the internal bias node. DCPL provides the stable output common-mode voltage. Connect a 0.1 µF capacitor from the DCPL pin to ground for the best common-mode noise performance.

### <span id="page-20-2"></span>**PCB LAYOUT RECOMMENDATIONS**

Parasitic elements of the PCB, such as coupling and radiation, limit accuracy at very high frequencies. Ensure low loss power transmission from the connector to the internal circuit of the ADL6012. Microstrip and CPWG are popular forms of transmission lines because of their ease of fabrication and low cost (see [Figure 65](#page-20-4) an[d Figure 66\)](#page-20-5). In the ADL6012 evaluation board [\(ADL6012-EVALZ\)](https://www.analog.com/EVAL-ADL6012?doc=ADL6012.pdf), a grounded CPWG (GCPWG) minimizes radiation effects and provides the maximum bandwidth by using two rows of grounding vias on both sides of the signal trace.



<span id="page-20-4"></span>Figure 65. CPWG Interface Design to RFIN for RO4003 Material (Not to Scale)

[Figure 66](#page-20-5) shows the CPWG structure of the PCB layout. Microwave material RO4003 with 8 mil thickness is used in the [ADL6012-EVALZ](https://www.analog.com/EVAL-ADL6012?doc=ADL6012.pdf) between the RF signal and ground layer.



<span id="page-20-5"></span>Figure 66. Suggested RF Input Layout

### <span id="page-20-3"></span>**SYSTEM CALIBRATION AND MEASUREMENT ERROR**

To achieve the highest detection accuracy, perform calibration at the board level because output voltages vary from device to device. Each device can be calibrated with two or more points in the linear region of the transfer function by applying CW input at different levels. The slope and intercept can be calculated as described in this section. Linear regression over the calibration range is recommended for best accuracy.

Board level calibration is a simple method to improve the accuracy of the envelope detection. With a minimum of two point or more calibration, the entire detection range of the device can be calibrated to the highest accuracy possible.

The measured ADL6012 transfer function at 18 GHz is shown i[n Figure 67](#page-20-6) and the envelope output and linearity conformance error vs. the input peak voltage at various temperatures from −40°C to +125°C. Error over temperature is relative to the room 25°C curve.



<span id="page-20-6"></span>Figure 67. Differential VENV± Output Voltage and Error vs. Input Peak Voltage at 18 GHz

The following equations are used to calculate the slope and intercept of each device, which is used in calibration to improve the detection accuracy:

$$
Slope = (V_{OUT2} - V_{OUT1})/(V_{PEAK2} - V_{PEAK1})
$$
\n(1)

$$
Intercept = V_{OUT1} - (Slope \times V_{PEAK1}) \tag{2}
$$

The error conformance is calculated as follows:

$$
Error = 20 \times \log((V_{OUT} - Intercept)/(Slope \times V_{PEAK})) \tag{3}
$$

where:

 $V_{OUT2}$  is the output voltage with  $V_{PEAK2}$  input.

 $V<sub>OUT1</sub>$  is the output voltage with  $V<sub>PEAK1</sub>$  input.

 $V<sub>OUT</sub>$  is the differential envelope output voltage at different input levels.

VPEAK1 and VPEAK2 are input peak voltages at two different input levels.

 $V_{PEAK}$  is the peak voltage input.

The ADL6012 offers extremely stable temperature performance across frequencies. Se[e Figure 25](#page-10-0) t[o Figure 35](#page-12-0) for the temperature drift error from −55°C to +125°C. The typical temperature drift is less than 1 dB of error over the entire detection range of the device from 2 GHz to 67 GHz. This makes the device well suited for applications operating over a wide temperature range. Temperature drift error relative to 25°C is calculated as follows:

Temperature Drift Error (dB) = 
$$
(V_{OUT (TEMPERATURE)} - V_{OUT (AT Z5°C)})/(dV_{OUT}/dP_{IN})
$$
 (4)

where:

V<sub>OUT</sub> is the differential envelope output.

 $dV_{\rm \scriptstyle OUT}/dP_{\rm \scriptstyle IN}$  is the derivative of the transfer function of the differential VENV± output at 25°C vs. the input power.

16086-072

## <span id="page-22-0"></span>APPLICATIONS INFORMATION **EVALUATION BOARD**

<span id="page-22-1"></span>Th[e ADL6012-EVALZ](https://www.analog.com/ADL6012-EVALZ?doc=ADL6012.pdf) is a fully populated, 4-layer, Rogers 4003A and FR4-based evaluation board. For normal operation, the board requires a 3.3 V to 5 V power supply. Connect the power supply to the VPOS and GND test loops. Apply the RF input to RFIN at the 1.85 mm connector. The differential envelope output signal is ac-coupled and is available on the connectors

labelled VENV+ and VENV−. The dc envelope output voltage and the output common-mode voltage can be measured at the test points labeled VENV+\_TP and VENV-TP. The output common-mode voltage can be set externally by the VOCM turret. See the [ADL6012-EVALZ](https://www.analog.com/ADL6012-EVALZ?doc=ADL6012.pdf) user guide for additional information on the eval board.



Figure 68. Evaluation Board Schematic (Rev. C)

<span id="page-22-2"></span>

## <span id="page-23-0"></span>OUTLINE DIMENSIONS



### <span id="page-23-1"></span>**ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

**©2020 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D16086-5/20(0)** 



www.analog.com