SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 - Wide Bandwidth . . . 10 MHz - High Output Drive - I<sub>OH</sub> . . . 57 mA at V<sub>DD</sub> 1.5 V - I<sub>OL</sub> . . . 55 mA at 0.5 V - High Slew Rate - SR+ . . . 16 V/μs - SR-...19 V/μs - Wide Supply Range . . . 4.5 V to 16 V - Supply Current . . . 1.9 mA/Channel - Ultralow Power Shutdown Mode I<sub>DD</sub> . . . 125 μA/Channel - Low Input Noise Voltage . . . 7 nV√Hz - Input Offset Voltage . . . 60 μV - Ultra-Small Packages - 8 or 10 Pin MSOP (TLC070/1/2/3) #### description The first members of Tl's new BiMOS general-purpose operational amplifier family are the TLC07x. The BiMOS family concept is simple: provide an upgrade path for BiFET users who are moving away from dual-supply to single-supply systems and demand higher AC and dc performance. With performance rated from 4.5 V to 16 V across commercial (0°C to 70°C) and an extended industrial temperature range (−40°C to 125°C), BiMOS suits a wide range of audio, automotive, industrial and instrumentation applications. Familiar features like offset nulling pins, and new features like MSOP PowerPAD™ packages and shutdown modes, enable higher levels of performance in a variety of applications. Developed in TI's patented LBC3 BiCMOS process, the new BiMOS amplifiers combine a very high input impedance low-noise CMOS front end with a high-drive bipolar output stage, thus providing the optimum performance features of both. AC performance improvements over the TL07x BiFET predecessors include a bandwidth of 10 MHz (an increase of 300%) and voltage noise of 7 nV/ $\sqrt{\rm Hz}$ (an improvement of 60%). DC improvements include a factor of 4 reduction in input offset voltage down to 1.5 mV (maximum) in the standard grade, and a power supply rejection improvement of greater than 40 dB to 130 dB. Added to this list of impressive features is the ability to drive $\pm 50$ -mA loads comfortably from an ultrasmall-footprint MSOP PowerPAD package, which positions the TLC07x as the ideal high-performance general-purpose operational amplifier family. #### **FAMILY PACKAGE TABLE** | DEVICE | NO. OF | PACKAGE TYPES | | | | SHUTDOWN | UNIVERSAL | |--------|----------|---------------|------|------|-------|----------|-------------------------------------| | DEVICE | CHANNELS | MSOP | PDIP | SOIC | TSSOP | SHUIDOWN | EVM BOARD | | TLC070 | 1 | 8 | 8 | 8 | | Yes | | | TLC071 | 1 | 8 | 8 | 8 | _ | | | | TLC072 | 2 | 8 | 8 | 8 | _ | _ | Refer to the EVM<br>Selection Guide | | TLC073 | 2 | 10 | 14 | 14 | _ | Yes | (Lit# SLOU060) | | TLC074 | 4 | _ | 14 | 14 | 20 | _ | , | | TLC075 | 4 | _ | 16 | 16 | 20 | Yes | | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### TLC070 and TLC071 AVAILABLE OPTIONS | | PACKAGED DEVICES | | | | | | | |----------------|-----------------------------------|-------------------------------------|--------------------|------------------------|--|--|--| | T <sub>A</sub> | SMALL OUTLINE<br>(D) <sup>†</sup> | SMALL OUTLINE<br>(DGN) <sup>†</sup> | SYMBOL | PLASTIC DIP<br>(P) | | | | | 0°C to 70°C | TLC070CD<br>TLC071CD | TLC070CDGN<br>TLC071CDGN | xxTIACS<br>xxTIACU | TLC070CP<br>TLC071CP | | | | | -40°C to 125°C | TLC070ID<br>TLC071ID | TLC070IDGN<br>TLC071IDGN | xxTIACT<br>xxTIACV | TLC070IP<br>TLC071IP | | | | | -40 G to 125°C | TLC070AID<br>TLC071AID | _<br>_<br>_ | _ | TLC070AIP<br>TLC071AIP | | | | <sup>†</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLC070CDR). #### **TLC072 and TLC073 AVAILABLE OPTIONS** | | | | PAC | KAGED DEVICES | S | _ | _ | |----------------|-----------------------------|------------|--------------|----------------|--------------|---------------|---------------| | T <sub>A</sub> | SMALL | | MS | ОР | PLASTIC | PLASTIC | | | | OUTLINE<br>(D) <sup>†</sup> | (DGN)† | SYMBOL‡ | (DGQ)† | SYMBOL‡ | DIP<br>(N) | DIP<br>(P) | | 0°C to 70°C | TLC072CD<br>TLC073CD | TLC072CDGN | xxTIADV<br>— | <br>TLC073CDGQ | —<br>xxTIADX | TLC073CN | TLC072CP | | −40°C to 125°C | TLC072ID<br>TLC073ID | TLC072IDGN | xxTIADW<br>— | TLC073IDGQ | —<br>xxTIADY | —<br>TLC073IN | TLC072IP<br>— | | -40 C to 125°C | TLC072AID<br>TLC073AID | | _<br>_ | | _<br>_ | <br>TLC073AIN | TLC072AIP | <sup>†</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLC072CDR). #### **TLC074 and TLC075 AVAILABLE OPTIONS** | | PACKAGED DEVICES | | | | | | |----------------|------------------|-------------|--------------------|--|--|--| | TA | SMALL OUTLINE | PLASTIC DIP | TSSOP | | | | | | (D) <sup>†</sup> | (N) | (PWP) <sup>†</sup> | | | | | 0°C to 70°C | TLC074CD | TLC074CN | TLC074CPWP | | | | | | TLC075CD | TLC075CN | TLC075CPWP | | | | | -40°C to 125°C | TLC074ID | TLC074IN | TLC074IPWP | | | | | | TLC075ID | TLC075IN | TLC075IPWP | | | | | -40 C to 125 C | TLC074AID | TLC074AIN | TLC074AIPWP | | | | | | TLC075AID | TLC075AIN | TLC075AIPWP | | | | <sup>&</sup>lt;sup>†</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLC074CDR). <sup>&</sup>lt;sup>‡</sup> xx represents the device date code. SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### **TLC07x PACKAGE PIN OUTS** NC - No internal connection #### **TYPICAL PIN 1 INDICATORS** SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup> | Supply voltage, V <sub>DD</sub> (see Note 1) | 17 V | |-----------------------------------------------------------------|----------------| | Differential input voltage range, V <sub>ID</sub> | | | Continuous total power dissipation | | | Operating free-air temperature range, T <sub>A</sub> : C suffix | 0°C to 70°C | | I suffix | 40°C to 125°C | | Maximum junction temperature, T <sub>J</sub> | 150°C | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>&</sup>lt;sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values, except differential voltages, are with respect to GND. #### **DISSIPATION RATING TABLE** | PACKAGE | θJC<br>(°C/W) | θ <sub>JA</sub><br>(°C/W) | T <sub>A</sub> ≤ 25°C<br>POWER RATING | |------------|---------------|---------------------------|---------------------------------------| | D (8) | 38.3 | 176 | 710 mW | | D (14) | 26.9 | 122.3 | 1022 mW | | D (16) | 25.7 | 114.7 | 1090 mW | | DGN (8) | 4.7 | 52.7 | 2.37 W | | DGQ (10) | 4.7 | 52.3 | 2.39 W | | N (14, 16) | 32 | 78 | 1600 mW | | P (8) | 41 | 104 | 1200 mW | | PWP (20) | 1.40 | 26.1 | 4.79 W | #### recommended operating conditions | | | MIN | MAX | UNIT | | |------------------------------------------------------------------------------------------|-----------------|------|----------------------|------|--| | 0 1 11 11 | Single supply | 4.5 | 16 | | | | Supply voltage, V <sub>DD</sub> | Split supply | V | | | | | Common-mode input voltage, V <sub>ICR</sub> | | +0.5 | V <sub>DD</sub> -0.8 | V | | | | V <sub>IH</sub> | 2 | | V | | | Shutdown on/on voltage level* | V <sub>OL</sub> | | 0.8 | V | | | Shutdown on/off voltage level <sup>‡</sup> Derating free-air temperature, T <sub>A</sub> | C-suffix | 0 | 70 | -00 | | | | I-suffix | -40 | 125 | °C | | <sup>&</sup>lt;sup>‡</sup> Relative to the voltage on the GND terminal of the device. SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 ### electrical characteristics at specified free-air temperature, $V_{\text{DD}}$ = 5 V (unless otherwise noted) | | PARAMETER | TEST CONI | DITIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------|--------------------------------------------|---------------------------|------------------|------------------|------|------|---------------------------------------| | | | | TLC070/1/2/3, | 25°C | | 390 | 1900 | | | V | las I official all | V <sub>DD</sub> = 5 V, | TLC074/5 | Full range | | | 3000 | μV | | $V_{IO}$ | Input offset voltage | $V_{IC} = 2.5 V$ , | TLC070/1/2/3A, | 25°C | | 390 | 1400 | | | | | $V_0 = 2.5 V$ , | TLC074/5A | Full range | | | 2000 | | | $\alpha_{VIO}$ | Temperature coefficient of input offset voltage | R <sub>S</sub> = 50 Ω | | | | 1.2 | | μV/°C | | | | | | 25°C | | 0.7 | 50 | | | I <sub>IO</sub> | Input offset current | V <sub>DD</sub> = 5 V, | TLC07XC | Full reases | | | 100 | pА | | | | $V_{IC} = 2.5 \text{ V},$ | TLC07XI | Full range | | | 700 | | | | | $V_0 = 2.5 V$ , | | 25°C | | 1.5 | 50 | | | I <sub>IB</sub> | Input bias current | $R_S = 50 \Omega$ | TLC07XC | F!! | | | 100 | pА | | | | | TLC07XI | Full range | | | 700 | | | ., | / Common mode input veltage | B 500 | | 25°C | 0.5<br>to<br>4.2 | | | , | | V <sub>ICR</sub> | Common-mode input voltage | $R_S = 50 \Omega$ | | Full range | 0.5<br>to<br>4.2 | | | · | | | | | l | 25°C | 4.1 | 4.3 | | | | | | | $I_{OH} = -1 \text{ mA}$ | Full range | 3.9 | | | | | | | V <sub>IC</sub> = 2.5 V | | 25°C | 3.7 | 4 | | | | | | | $I_{OH} = -20 \text{ mA}$ | Full range | 3.5 | | | | | $V_{OH}$ | High-level output voltage | | I <sub>OH</sub> = -35 mA | 25°C | 3.4 | 3.8 | | V | | | | | | Full range | 3.2 | | | - | | | | | I <sub>OH</sub> = -50 mA | 25°C | 3.2 | 3.6 | | | | | | | | -40°C to<br>85°C | 3 | | | | | | | | I <sub>OL</sub> = 1 mA | 25°C | | 0.18 | 0.25 | | | | | | -OL - 1 11/7 | Full range | | | 0.35 | | | | | | I <sub>OL</sub> = 20 mA | 25°C | | 0.35 | 0.39 | | | ., | | ), o.5. | JL _3 | Full range | | | 0.45 | , , , , , , , , , , , , , , , , , , , | | $V_{OL}$ | Low-level output voltage | V <sub>IC</sub> = 2.5 V | I <sub>OL</sub> = 35 mA | 25°C | | 0.43 | 0.55 | V | | | | | <u> </u> | Full range | | | 0.7 | - | | | | | I <sub>OL</sub> = 50 mA | 25°C | | 0.48 | 0.63 | | | | | | | -40°C to<br>85°C | | | 0.7 | | | los | Short-circuit output current | Sourcing | | 25°C | | 100 | | mA | | .08 | Short Shoult Sulput Guirent | Sinking | | 25°C | | 100 | | 111/5 | | I <sub>O</sub> | Outout ouwont | V <sub>OH</sub> = 1.5 V from positive rail | | 25°C | | 57 | | mA | | .0 | Satpat Sanoni | V <sub>OL</sub> = 0.5 V from nega | 25°C | | 55 | | | | <sup>†</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C. SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 ### electrical characteristics at specified free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted) (continued) | | PARAMETER | TEST CON | DITIONS | $T_A^{\dagger}$ | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------|--------------------------------------------|----------------------------|-----------------|-----|------|-----|------| | _ | Large-signal differential voltage | v 0.v | D 4010 | 25°C | 100 | 120 | | 4D | | $A_{VD}$ | amplification | $V_{O(PP)} = 3 V,$ | $R_L = 10 \text{ k}\Omega$ | Full range | 100 | | | dB | | r <sub>i(d)</sub> | Differential input resistance | | | 25°C | | 1000 | | GΩ | | C <sub>IC</sub> | Common-mode input capacitance | f = 10 kHz | | 25°C | | 22.9 | | pF | | z <sub>o</sub> | Closed-loop output impedance | f = 10 kHz, | A <sub>V</sub> = 10 | 25°C | | 0.25 | | Ω | | OMPR | Common-mode rejection ratio | V <sub>IC</sub> = 1 to 3 V, R <sub>S</sub> | 5 500 | 25°C | 80 | 95 | | dB | | CMRR | | | $R_S = 50 \Omega$ | Full range | 80 | | | | | | Supply voltage rejection ratio | V <sub>DD</sub> = 4.5 V to 16 V, | $V_{IC} = V_{DD}/2$ , | 25°C | 80 | 100 | | Ē | | k <sub>SVR</sub> | $(\Delta V_{DD} / \Delta V_{IO})$ | No load | | Full range | 80 | | | dB | | | Cumply overest (per shappel) | V 05V | No load | 25°C | | 1.9 | 2.5 | A | | I <sub>DD</sub> | Supply current (per channel) | $V_{O} = 2.5 \text{ V},$ | | Full range | | | 3.5 | mA | | | Supply current in shutdown | SHDN ≤ 0.8 V | | 25°C | | 125 | 200 | 4 | | I <sub>DD</sub> (SHDN) | mode (per channel)<br>(TLC070, TLC073, TLC075) | | | Full range | | | 250 | μΑ | <sup>&</sup>lt;sup>†</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C. SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### operating characteristics at specified free-air temperature, V<sub>DD</sub> = 5 V (unless otherwise noted) | | PARAMETER | TEST CONDI | TIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | | |--------------------|--------------------------------------|---------------------------------------------------|----------------------------|------------------|------|--------|-----|--------------------|--| | SR+ | Desitive elevated at visits acid | V <sub>O(PP)</sub> = 0.8 V, | C <sub>L</sub> = 50 pF, | 25°C | 10 | 16 | | \//··· | | | SK+ | Positive slew rate at unity gain | R <sub>L</sub> = 10 kΩ | | Full range | 9.5 | | | V/μs | | | SR- | Negative slew rate at unity gain | $V_{O(PP)} = 0.8 \text{ V},$ | C <sub>L</sub> = 50 pF, | 25°C | 12.5 | 19 | | V/μs | | | on- | Negative siew rate at unity gain | $R_L = 10 \text{ k}\Omega$ | | Full range | 10 | | | V/μS | | | \ | Equivalent input noise voltage | f = 100 Hz | | 25°C | | 12 | | nV/√ <del>Hz</del> | | | V <sub>n</sub> | Equivalent input noise voltage | f = 1 kHz | | 25°C | | 7 | | 110/1112 | | | In | Equivalent input noise current | f = 1 kHz | | 25°C | | 0.6 | | fA/√ <del>Hz</del> | | | | | V <sub>O(PP)</sub> = 3 V, | A <sub>V</sub> = 1 | | | 0.002% | | | | | THD + N | Total harmonic distortion plus noise | $R_L = 10 \text{ k}\Omega$ and 250 $\Omega$ , | A <sub>V</sub> = 10 | 25°C | | 0.012% | | | | | | | f = 1 kHz | A <sub>V</sub> = 100 | | | 0.085% | | | | | t <sub>(on)</sub> | Amplifier turn-on time <sup>‡</sup> | D 1010 | 25°C | | 0.15 | | μs | | | | t <sub>(off)</sub> | Amplifier turn-off time‡ | $R_L = 10 \text{ k}\Omega$ | | 25°C | | 1.3 | | μs | | | | Gain-bandwidth product | f = 10 kHz, | $R_L = 10 \text{ k}\Omega$ | 25°C | | 10 | | MHz | | | | | $V_{(STEP)PP} = 1 V,$ $A_V = -1,$ | 0.1% | | | 0.18 | | | | | t <sub>s</sub> | Settling time | $C_L = 10 \text{ pF},$ $R_L = 10 \text{ k}\Omega$ | 0.01% | 25°C | | 0.39 | | μs | | | ı <sub>s</sub> | Setting time | $V_{(STEP)PP} = 1 V,$<br>$A_V = -1,$ | 0.1% | 25 0 | | 0.18 | | | | | | | $C_L = 47 \text{ pF},$ $R_L = 10 \text{ k}\Omega$ | 0.01% | | | 0.39 | | | | | | Dhasa marin | $R_L = 10 \text{ k}\Omega$ , | C <sub>L</sub> = 50 pF | 0500 | | 32° | | | | | φ <sub>m</sub> | Phase margin | $R_L = 10 \text{ k}\Omega$ , | C <sub>L</sub> = 0 pF | 25°C | | 40° | | | | | | Octobration | $R_L = 10 \text{ k}\Omega$ , | C <sub>L</sub> = 50 pF | 0500 | | 2.2 | | -ID | | | | Gain margin | $R_L = 10 \text{ k}\Omega$ , | C <sub>L</sub> = 0 pF | - 25°C | | 3.3 | | dB | | Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C. <sup>&</sup>lt;sup>‡</sup> Disable time and enable time are defined as the interval between application of the logic signal to SHDN and the point at which the supply current has reached half its final value. ### TLC070, TLC071, TLC072, TLC073, TLC074, TLC075, TLC07xA FAMILY OF WIDE-BANDWIDTH HIGH-OUTPUT-DRIVE SINGLE SUPPLY **OPERATIONAL AMPLIFIERS**SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### electrical characteristics at specified free-air temperature, V<sub>DD</sub> = 12 V (unless otherwise noted) | | PARAMETER | TEST CONI | DITIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |-----------------------------------------------|-------------------------------------------------|------------------------------------|---------------------------|------------------|-------------------|------|------|-------| | | | | TLC070/1/2/3, | 25°C | | 390 | 1900 | | | <u>, </u> | | V <sub>DD</sub> = 12 V | TLC074/5 | Full range | | | 3000 | | | $V_{IO}$ | Input offset voltage | $V_{IC} = 6 V$ | TLC070/1/2/3A, | 25°C | | 390 | 1400 | μV | | | | $V_0 = 6 V$ , | TLC074/5A | Full range | | | 2000 | | | ανιο | Temperature coefficient of input offset voltage | $R_S = 50 \Omega$ | | | | 1.2 | | μV/°C | | | | | | 25°C | | 0.7 | 50 | | | I <sub>IO</sub> | Input offset current | V <sub>DD</sub> = 12 V | TLC07xC | F !! | | | 100 | pА | | | · | $V_{IC} = 6 V$ | TLC07xl | Full range | | | 700 | | | | | $V_0 = 6 V$ , | | 25°C | | 1.5 | 50 | | | I <sub>IB</sub> | Input bias current | $R_S = 50 \Omega$ | TLC07xC | l | | | 100 | pА | | | · | | TLC07xI | Full range | | | 700 | · | | | | B 500 | | 25°C | 0.5<br>to<br>11.2 | | | , | | V <sub>ICR</sub> Common-mode | Common-mode input voltage | $R_S = 50 \Omega$ | | Full range | 0.5<br>to<br>11.2 | | | V | | | | | 1 | 25°C | 11.1 | 11.2 | | | | | | | $I_{OH} = -1 \text{ mA}$ | Full range | 11 | | | | | | | | | 25°C | 10.8 | 10.9 | | | | | | V <sub>IC</sub> = 6 V | $I_{OH} = -20 \text{ mA}$ | Full range | 10.7 | | | V | | $V_{OH}$ | High-level output voltage | | I <sub>OH</sub> = -35 mA | 25°C | 10.6 | 10.7 | | | | | | | | Full range | 10.3 | | | | | | | | I <sub>OH</sub> = -50 mA | 25°C | 10.4 | 10.5 | | | | | | | | -40°C to<br>85°C | 10.3 | | | | | | | | . 1 mΛ | 25°C | | 0.17 | 0.25 | | | | | | I <sub>OL</sub> = 1 mA | Full range | | | 0.35 | | | | | | 1 00 mA | 25°C | | 0.35 | 0.45 | | | | | | I <sub>OL</sub> = 20 mA | Full range | | | 0.5 | | | $V_{OL}$ | Low-level output voltage | V <sub>IC</sub> = 6 V | ) | 25°C | | 0.4 | 0.52 | V | | | | | I <sub>OL</sub> = 35 mA | Full range | | | 0.6 | | | | | | | 25°C | | 0.45 | 0.6 | | | | | | I <sub>OL</sub> = 50 mA | -40°C to<br>85°C | | | 0.65 | | | | Chart size it a day to const | Sourcing | | 25°C | | 150 | | A | | los | Short-circuit output current | Sinking | | 25°C | | 150 | | mA | | | O to to to the contract | V <sub>OH</sub> = 1.5 V from posit | ive rail | 25°C | | 57 | | ^ | | I <sub>O</sub> | Output current | V <sub>OL</sub> = 0.5 V from nega | tive rail | 25°C | | 55 | | mA | <sup>†</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C. SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 ### electrical characteristics at specified free-air temperature, $V_{DD}$ = 12 V (unless otherwise noted) (continued) | | PARAMETER | TEST CON | DITIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------------|--------------------------------------------|----------------------------|------------------|-----|------|-----|------| | _ | Large-signal differential voltage | | D 4010 | 25°C | 120 | 140 | | ٦D | | $A_{VD}$ | amplification | $V_{O(PP)} = 8 V,$ | $R_L = 10 \text{ k}\Omega$ | Full range | 120 | | | dB | | r <sub>i(d)</sub> | Differential input resistance | | | 25°C | | 1000 | | GΩ | | C <sub>IC</sub> | Common-mode input capacitance | f = 10 kHz | | 25°C | | 21.6 | | pF | | z <sub>o</sub> | Closed-loop output impedance | f = 10 kHz, | A <sub>V</sub> = 10 | 25°C | | 0.25 | | Ω | | OMBB | Common-mode rejection ratio | $V_{IC}$ = 1 to 10 V, $R_S$ = 50 $\Omega$ | 25°C | 80 | 100 | | dB | | | CMRR | | | HS = 50 12 | Full range | 80 | | | uБ | | 1. | Supply voltage rejection ratio | $V_{DD} = 4.5 \text{ V to } 16 \text{ V},$ | $V_{IC} = V_{DD}/2$ , | 25°C | 80 | 100 | | J. | | k <sub>SVR</sub> | $(\Delta V_{DD} / \Delta V_{IO})$ | No load | | Full range | 80 | | | dB | | | Cumply ourset (nor channel) | V 75V | No load | 25°C | | 2.1 | 2.9 | A | | I <sub>DD</sub> | Supply current (per channel) | $V_{O} = 7.5 \text{ V},$ | NO IOAU | Full range | | | 3.5 | mA | | | Supply current in shutdown mode (TLC070, TLC073, | <u>SHDN</u> < 0.8 V | | 25°C | | 125 | 200 | ^ | | IDD(SHDN) | TLC075) (per channel) | 300 × 0.8 V | | Full range | | | 250 | μΑ | <sup>&</sup>lt;sup>†</sup> Full range is 0°C to 70°C for C suffix and -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C. SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 ### operating characteristics at specified free-air temperature, $V_{\text{DD}}$ = 12 V (unless otherwise noted) | | PARAMETER | TEST CONDI | TIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------------|------------------------------------------------------|-------------------------|------------------|------|--------|-----|--------------------| | SR+ | Positive slew rate at unity gain | V <sub>O(PP)</sub> = 2 V, | C <sub>L</sub> = 50 pF, | 25°C | 10 | 16 | | V/μs | | Sn+ | rositive siew rate at unity gain | $R_L = 10 \text{ k}\Omega$ | | Full range | 9.5 | | | ν/μ5 | | SR- | Negative slew rate at unity gain | $V_{O(PP)} = 2 V,$ | $C_L = 50 pF$ , | 25°C | 12.5 | 19 | | V/μs | | on- | Negative siew rate at unity gain | R <sub>L</sub> = 10 kΩ | | Full range | 10 | | | ν/μ5 | | Vn | Equivalent input noise voltage | f = 100 Hz | | 25°C | | 12 | | nV/√ <del>Hz</del> | | ٧n | Equivalent input noise voltage | f = 1 kHz | | 25°C | | 7 | | 110/1112 | | In | Equivalent input noise current | f = 1 kHz | | 25°C | | 0.6 | | fA/√ <del>Hz</del> | | | | V <sub>O(PP)</sub> = 8 V, | A <sub>V</sub> = 1 | | | 0.002% | | | | THD + N | Total harmonic distortion plus noise | $R_L = 10 \text{ k}\Omega$ and 250 $\Omega$ , | A <sub>V</sub> = 10 | 25°C | | 0.005% | | | | | | f = 1 kHz | A <sub>V</sub> = 100 | | | 0.022% | | | | t <sub>(on)</sub> | Amplifier turn-on time <sup>‡</sup> | D 401-0 | | 25°C | | 0.47 | | μs | | t <sub>(off)</sub> | Amplifier turn-off time <sup>‡</sup> | $R_L = 10 \text{ k}\Omega$ | | 25°C | | 2.5 | | μs | | | Gain-bandwidth product | f = 10 kHz, | $R_L$ = 10 $k\Omega$ | 25°C | | 10 | | MHz | | | | $V_{(STEP)PP} = 1 V,$<br>$A_V = -1,$ | 0.1% | | | 0.17 | | | | | Settling time | $C_L$ = 10 pF,<br>$R_L$ = 10 k $\Omega$ | 0.01% | 25°C | | 0.22 | | | | t <sub>s</sub> | Seturing time | $V_{(STEP)PP} = 1 V,$<br>$A_V = -1,$ | 0.1% | 25 0 | | 0.17 | | μS | | | | $C_L = 47 \text{ pF},$<br>$R_L = 10 \text{ k}\Omega$ | 0.01% | | | 0.29 | | | | | Phase | $R_L = 10 \text{ k}\Omega$ , | $C_L = 50 pF$ | 0500 | | 37° | | | | φm | Phase margin | $R_L = 10 \text{ k}\Omega$ | C <sub>L</sub> = 0 pF | 25°C | | 42° | | | | | Gain margin | $R_L = 10 \text{ k}\Omega$ , | C <sub>L</sub> = 50 pF | 25°C | | 3.1 | | dB | | | Gair margin | $R_L = 10 \text{ k}\Omega$ | C <sub>L</sub> = 0 pF | 25 0 | | 4 | | uБ | <sup>†</sup> Full range is 0°C to 70°C for C suffix and –40°C to 125°C for I suffix. If not specified, full range is –40°C to 125°C. <sup>&</sup>lt;sup>‡</sup> Disable time and enable time are defined as the interval between application of the logic signal to SHDN and the point at which the supply current has reached half its final value. ### TLC070, TLC071, TLC072, TLC073, TLC074, TLC075, TLC07xA FAMILY OF WIDE-BANDWIDTH HIGH-OUTPUT-DRIVE SINGLE SUPPLY OPERATIONAL AMPLIFIERS SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### TYPICAL CHARACTERISTICS #### **Table of Graphs** | | | | FIGURE | |--------------------|---------------------------------------|-------------------------------------------|--------------| | V <sub>IO</sub> | Input offset voltage | vs Common-mode input voltage | 1, 2 | | I <sub>IO</sub> | Input offset current | vs Free-air temperature | 3, 4 | | I <sub>IB</sub> | Input bias current | vs Free-air temperature | 3, 4 | | V <sub>OH</sub> | High-level output voltage | vs High-level output current | 5, 7 | | $V_{OL}$ | Low-level output voltage | vs Low-level output current | 6, 8 | | Z <sub>o</sub> | Output impedance | vs Frequency | 9 | | I <sub>DD</sub> | Supply current | vs Supply voltage | 10 | | PSRR | Power supply rejection ratio | vs Frequency | 11 | | CMRR | Common-mode rejection ratio | vs Frequency | 12 | | V <sub>n</sub> | Equivalent input noise voltage | vs Frequency | 13 | | V <sub>O(PP)</sub> | Peak-to-peak output voltage | vs Frequency | 14, 15 | | | Crosstalk | vs Frequency | 16 | | | Differential voltage gain | vs Frequency | 17, 18 | | | Phase | vs Frequency | 17, 18 | | φ <sub>m</sub> | Phase margin | vs Load capacitance | 19, 20 | | | Gain margin | vs Load capacitance | 21, 22 | | | Gain-bandwidth product | vs Supply voltage | 23 | | SR | Slew rate | vs Supply voltage vs Free-air temperature | 24<br>25, 26 | | | | vs Frequency | 27, 28 | | THD + N | Total harmonic distortion plus noise | vs Peak-to-peak output voltage | 29, 30 | | | Large-signal follower pulse response | | 31, 32 | | | Small-signal follower pulse response | | 33 | | | Large-signal inverting pulse response | | 34, 35 | | | Small-signal inverting pulse response | | 36 | | | Shutdown forward isolation | vs Frequency | 37, 38 | | _ | Shutdown reverse isolation | vs Frequency | 39, 40 | | | | vs Supply voltage | 41 | | | Shutdown supply current | vs Free-air temperature | 42 | | | Shutdown pulse | | 43, 44 | SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### TYPICAL CHARACTERISTICS 10 15 20 25 30 35 40 45 50 IOL - Low-Level Output Current - mA Figure 8 0.01 100 10M f - Frequency - Hz Figure 9 V<sub>DD</sub> = 12 V 0.0 15 20 25 30 35 40 45 50 IOH - High-Level Output Current - mA Figure 7 9.0 #### TYPICAL CHARACTERISTICS f - Frequency - Hz Figure 16 SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### TYPICAL CHARACTERISTICS #### TYPICAL CHARACTERISTICS SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### TYPICAL CHARACTERISTICS ### LARGE SIGNAL INVERTING PULSE RESPONSE LARGE SIGNAL INVERTING PULSE RESPONSE SMALL SIGNAL INVERTING PULSE RESPONSE Figure 34 SHUTDOWN FORWARD ISOLATION vs SHUTDOWN FORWARD ISOLATION SHUTDOWN REVERSE ISOLATION SHUTDOWN REVERSE ISOLATION SHUTDOWN SUPPLY CURRENT SHUTDOWN SUPPLY CURRENT #### TYPICAL CHARACTERISTICS #### PARAMETER MEASUREMENT INFORMATION Figure 45 #### **APPLICATION INFORMATION** #### input offset voltage null circuit The TLC070 and TLC071 has an input offset nulling function. Refer to Figure 46 for the diagram. NOTE A: R1 = 5.6 k $\Omega$ for offset voltage adjustment of $\pm 10$ mV. R1 = 20 k $\Omega$ for offset voltage adjustment of $\pm 3$ mV. Figure 46. Input Offset Voltage Null Circuit #### **APPLICATION INFORMATION** #### driving a capacitive load When the amplifier is configured in this manner, capacitive loading directly on the output will decrease the device's phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series ( $R_{NULL}$ ) with the output of the amplifier, as shown in Figure 47. A minimum value of 20 $\Omega$ should work well for most applications. Figure 47. Driving a Capacitive Load #### offset voltage The output offset voltage, $(V_{OO})$ is the sum of the input offset voltage $(V_{IO})$ and both input bias currents $(I_{IB})$ times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage: Figure 48. Output Offset Voltage Model #### **APPLICATION INFORMATION** #### high speed CMOS input amplifiers The TLC07x is a family of high-speed low-noise CMOS input operational amplifiers that has an input capacitance of the order of 20 pF. Any resistor used in the feedback path adds a pole in the transfer function equivalent to the input capacitance multiplied by the combination of source resistance and feedback resistance. For example, a gain of –10, a source resistance of 1 k $\Omega$ , and a feedback resistance of 10 k $\Omega$ add an additional pole at approximately 8 MHz. This is more apparent with CMOS amplifiers than bipolar amplifiers due to their greater input capacitance. This is of little consequence on slower CMOS amplifiers, as this pole normally occurs at frequencies above their unity-gain bandwidth. However, the TLC07x with its 10-MHz bandwidth means that this pole normally occurs at frequencies where there is on the order of 5 dB gain left and the phase shift adds considerably. The effect of this pole is the strongest with large feedback resistances at small closed loop gains. As the feedback resistance is increased, the gain peaking increases at a lower frequency and the 180° phase shift crossover point also moves down in frequency, decreasing the phase margin. For the TLC07x, the maximum feedback resistor recommended is 5 k $\Omega$ ; larger resistances can be used but a capacitor in parallel with the feedback resistor is recommended to counter the effects of the input capacitance pole. The TLC073 with a 1-V step response has an 80% overshoot with a natural frequency of 3.5 MHz when configured as a unity gain buffer and with a $10-k\Omega$ feedback resistor. By adding a 10-pF capacitor in parallel with the feedback resistor, the overshoot is reduced to 40% and eliminates the natural frequency, resulting in a much faster settling time (see Figure 49). The 10-pF capacitor was chosen for convenience only. Load capacitance had little effect on these measurements due to the excellent output drive capability of the TLC07x. Figure 49. 1-V Step Response #### **APPLICATION INFORMATION** #### general configurations When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to accomplish this is to place an RC filter at the noninverting terminal of the amplifier (see Figure 50). Figure 50. Single-Pole Low-Pass Filter If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter can be used for this task. For best results, the amplifier should have a bandwidth that is 8 to 10 times the filter frequency bandwidth. Failure to do this can result in phase shift of the amplifier. Figure 51. 2-Pole Low-Pass Sallen-Key Filter SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### **APPLICATION INFORMATION** #### shutdown function Three members of the TLC07x family (TLC070/3/5) have a shutdown terminal (SHDN) for conserving battery life in portable applications. When the shutdown terminal is tied low, the supply current is reduced to 125 $\mu$ A/channel, the amplifier is disabled, and the outputs are placed in a high-impedance mode. To enable the amplifier, the shutdown terminal can either be left floating or pulled high. When the shutdown terminal is left floating, care should be taken to ensure that parasitic leakage current at the shutdown terminal does not inadvertently place the operational amplifier into shutdown. The shutdown terminal threshold is always referenced to the voltage on the GND terminal of the device. Therefore, when operating the device with split supply voltages (e.g. $\pm 2.5$ V), the shutdown terminal needs to be pulled to $V_{DD}$ - (not system ground) to disable the operational amplifier. The amplifier's output with a shutdown pulse is shown in Figures 43 and 44. The amplifier is powered with a single 5-V supply and is configured as noninverting with a gain of 5. The amplifier turn-on and turn-off times are measured from the 50% point of the shutdown pulse to the 50% point of the output waveform. The times for the single, dual, and quad are listed in the data tables. Figures 37, 38, 39, and 40 show the amplifier's forward and reverse isolation in shutdown. The operational amplifier is configured as a voltage follower ( $A_V = 1$ ). The isolation performance is plotted across frequency using 0.1 $V_{PP}$ , 2.5 $V_{PP}$ , and 5 $V_{PP}$ input signals at $\pm 2.5$ V supplies and 0.1 $V_{PP}$ , 8 $V_{PP}$ , and 12 $V_{PP}$ input signals at $\pm 6$ V supplies. #### circuit layout considerations To achieve the levels of high performance of the TLC07x, follow proper printed-circuit board design techniques. A general set of guidelines is given in the following. - Ground planes It is highly recommended that a ground plane be used on the board to provide all components with a low inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance. - Proper power supply decoupling Use a 6.8-μF tantalum capacitor in parallel with a 0.1-μF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-μF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-μF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors. - Sockets Sockets can be used but are not recommended. The additional lead inductance in the socket pins will often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board is the best implementation. - Short trace runs/compact part placements Optimum high performance is achieved when stray series inductance has been minimized. To realize this, the circuit layout should be made as compact as possible, thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the amplifier. Its length should be kept as short as possible. This will help to minimize stray capacitance at the input of the amplifier. - Surface-mount passive components Using surface-mount passive components is recommended for high performance amplifier circuits for several reasons. First, because of the extremely low lead inductance of surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small size of surface-mount components naturally leads to a more compact layout thereby minimizing both stray inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be kept as short as possible. SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### **APPLICATION INFORMATION** #### general PowerPAD design considerations The TLC07x is available in a thermally-enhanced PowerPAD family of packages. These packages are constructed using a downset leadframe upon which the die is mounted [see Figure 52(a) and Figure 52(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 52(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. Soldering the PowerPAD to the PCB is always required, even with applications that have low-power dissipation. This provides the necessary thermal and mechanical connection between the lead frame die pad and the PCB. The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of surface mount with mechanical methods of heatsinking. NOTE A: The thermal pad is electrically isolated from all terminals in the package. Figure 52. Views of Thermally-Enhanced DGN Package SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### APPLICATION INFORMATION Although there are many ways to properly heatsink the PowerPAD package, the following steps illustrate the recommended approach. #### general PowerPAD design considerations (continued) - 1. The thermal pad must be connected to the same voltage potential as the GND pin. - 2. Prepare the PCB with a top side etch pattern as illustrated in the thermal land pattern mechanical drawing at the end of this document. There should be etch for the leads as well as etch for the thermal pad. - 3. Place five holes (single and dual) or nine holes (quad) in the area of the thermal pad. These holes should be 13 mils in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow. - 4. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the TLC07x IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered so that wicking is not a problem. - 5. Connect all holes to the internal ground plane that is the same potential as the device GND pin. - 6. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the TLC07x PowerPAD package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole. - 7. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes (dual) or nine holes (quad) exposed. The bottom-side solder mask should cover the five or nine holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process. - 8. Apply solder paste to the exposed thermal pad area and all of the IC terminals. - With these preparatory steps in place, the TLC07x IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed. For a given $\theta_{JA}$ , the maximum power dissipation is shown in Figure 54 and is calculated by the following formula: $$P_{D} = \left(\frac{T_{MAX}^{-T}A}{\theta_{JA}}\right)$$ Where: P<sub>D</sub> = Maximum power dissipation of TLC07x IC (watts) T<sub>MAX</sub> = Absolute maximum junction temperature (150°C) T<sub>A</sub> = Free-ambient air temperature (°C) $\theta_{JA} = \theta_{JC} + \theta_{CA}$ $\theta_{JC}$ = Thermal coefficient from junction to case $\theta_{CA}$ = Thermal coefficient from case to ambient air (°C/W) SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### **APPLICATION INFORMATION** #### general PowerPAD design considerations (continued) ### MAXIMUM POWER DISSIPATION vs FREE-AIR TEMPERATURE NOTE A: Results are with no air flow and using JEDEC Standard Low-K test PCB. Figure 53. Maximum Power Dissipation vs Free-Air Temperature The next consideration is the package constraints. The two sources of heat within an amplifier are quiescent power and output power. The designer should never forget about the quiescent heat generated within the device, especially multi-amplifier devices. Because these devices have linear output stages (Class A-B), most of the heat dissipation is at low output voltages with high output currents. The other key factor when dealing with power dissipation is how the devices are mounted on the PCB. The PowerPAD devices are extremely useful for heat dissipation. But, the device should always be soldered to a copper plane to fully use the heat dissipation properties of the PowerPAD. The SOIC package, on the other hand, is highly dependent on how it is mounted on the PCB. As more trace and copper area is placed around the device, $\theta_{JA}$ decreases and the heat dissipation capability increases. The currents and voltages shown in these graphs are for the total package. For the dual or quad amplifier packages, the sum of the RMS output currents and voltages should be used to choose the proper package. SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### **APPLICATION INFORMATION** #### macromodel information Macromodel information provided was derived using Microsim $Parts^{TM}$ , the model generation software used with Microsim $PSpice^{TM}$ . The Boyle macromodel (see Note 1) and subcircuit in Figure 55 are generated using the TLC07x typical electrical and operating characteristics at $T_A = 25^{\circ}C$ . Using this information, output simulations of the following key parameters can be generated to a tolerance of 20% (in most cases): - Maximum positive output voltage swing - Maximum negative output voltage swing - Slew rate - Quiescent power dissipation - Input bias current - Open-loop voltage amplification - Unity-gain frequency - Common-mode rejection ratio - Phase margin - DC output resistance - AC output resistance - Short-circuit output current limit NOTE 2: G. R. Boyle, B. M. Cohn, D. O. Pederson, and J. E. Solomon, "Macromodeling of Integrated Circuit Operational Amplifiers," *IEEE Journal of Solid-State Circuits*, SC-9, 353 (1974). $\label{eq:PSpice} \textit{PSpice} \ \textit{and} \ \textit{Parts} \ \textit{are} \ \textit{trademarks} \ \textit{of} \ \textit{MicroSim} \ \textit{Corporation}.$ SLOS219F - JUNE 1999 - REVISED DECEMBER 2011 #### **APPLICATION INFORMATION** ``` *DEVICE=TLC07X_5V, OPAMP, PJF, INT 12 457.42E-6 0 11 Ō 6 10 99 1.1293E-6 gcm * TLC07X – 5V operational amplifier "macromodel" subcircuit * created using Parts release 8.0 on 12/16/99 at 08:38 10 dc 183.67E-6 iss ioff ŏ 6 dc .806F-6 * Parts is a MicroSim product. 90 hlim 0 vlim 1K j1 j2 r2 2 1 9 11 10 non-inverting input connections: 12 10 jx2 100.00E3 inverting input 6 2.1862E3 positive power supply rd1 4 11 2.1862E3 negative power supply rd2 4 8 7 12 10 5 output ro1 99 10 ro2 rp 3 2.4728E3 .subckt TLC07X 5V 12345 rss 10 99 1.0889E6 νb 9 0 dc 12 4.8697E-12 7 8.0000E-12 c1 11 VC 3 53 dc 1.5410 c2 ve 54 4 dc .84403 10 99 4.0063E-12 CSS vlim 8 dc 5 53 dy 54 5 dy dc 91 vlp 0 dc 119 de 92 dc vln 119 90 91 dx dlp .model dx D(Is=800.00E-18) D(Is=800.00E-18 Rs=1m Cjo=10p) PJF(Is=117.50E-15 Beta=1.1391E-3 Vto=-1) 92 90 dx dln .model dp 3 dx .model 99 0 egnd poly(2) (3,0) (4,0) 0 .5 .5 .model jx2 PJF(ls=117.50E-15 Beta=1.1391E-3 Vto=-1) poly(5) vb vc ve vlp vln 0 6.9132E6 –1E3 1E3 6E6 –6E6 99 ``` Figure 54. Boyle Macromodel and Subcircuit 26-Aug-2013 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|-------------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | TLC070AID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C070AI | Samples | | TLC070AIDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C070AI | Samples | | TLC070AIDRG4 | OBSOLETE | SOIC | D | 8 | | TBD | Call TI | Call TI | -40 to 125 | C070AI | | | TLC070AIP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC070AI | Samples | | TLC070AIPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC070AI | Samples | | TLC070CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C070C | Samples | | TLC070CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C070C | Samples | | TLC070CDGNR | OBSOLETE | MSOP-<br>PowerPAD | DGN | 8 | | TBD | Call TI | Call TI | 0 to 70 | ACS | | | TLC070CDGNRG4 | OBSOLETE | MSOP-<br>PowerPAD | DGN | 8 | | TBD | Call TI | Call TI | 0 to 70 | | | | TLC070CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C070C | Samples | | TLC070CDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C070C | Samples | | TLC070ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C070I | Samples | | TLC070IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C070I | Samples | | TLC070IDGNR | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ACT | Samples | | TLC070IDGNRG4 | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ACT | Samples | | TLC070IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C070I | Samples | | TLC070IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C070I | Samples | www.ti.com 26-Aug-2013 | Orderable Device | Status | Package Type | - | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> | Samples | |------------------|--------|-------------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-----------------------|---------| | | (1) | | Drawing | | Qty | (2) | | (3) | | (4/5) | | | TLC070IP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC070I | Samples | | TLC070IPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC070I | Samples | | TLC071AID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C071AI | Samples | | TLC071AIDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C071AI | Samples | | TLC071AIP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC071AI | Samples | | TLC071AIPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC071AI | Sample | | TLC071CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C071C | Sample | | TLC071CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C071C | Sample | | TLC071CDGN | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ACU | Sample | | TLC071CDGNG4 | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ACU | Sample | | TLC071CDGNR | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ACU | Sample | | TLC071CDGNRG4 | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ACU | Sample | | TLC071CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C071C | Sample | | TLC071CDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C071C | Sample | | TLC071CP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | TLC071C | Sample | | TLC071CPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | TLC071C | Sample | | TLC071ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C071I | Sample | | TLC071IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C071I | Sample | | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|-------------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------| | TLC071IDGN | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ACV | Sample | | TLC071IDGNG4 | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ACV | Sample | | TLC071IDGNR | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ACV | Sample | | TLC071IDGNRG4 | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ACV | Sample | | TLC071IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C071I | Sample | | TLC071IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C071I | Sample | | TLC071IP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC071I | Sample | | TLC071IPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC071I | Sample | | TLC072AID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C072AI | Sample | | TLC072AIDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C072AI | Sample | | TLC072AIDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C072AI | Sample | | TLC072AIDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C072AI | Sample | | TLC072AIP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | C072AI | Sample | | TLC072AIPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | C072AI | Sample | | TLC072CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C072C | Sample | | TLC072CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C072C | Sample | | TLC072CDGN | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ADV | Sample | | TLC072CDGNG4 | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ADV | Sample | | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Sample | |------------------|--------|-------------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|--------| | TLC072CDGNR | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ADV | Sample | | TLC072CDGNRG4 | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ADV | Sample | | TLC072CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C072C | Sampl | | TLC072CDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C072C | Sampl | | TLC072CP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | C072C | Sampl | | TLC072CPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | C072C | Samp | | TLC072ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C072I | Samp | | TLC072IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C072I | Samp | | TLC072IDGN | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ADW | Samp | | TLC072IDGNG4 | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ADW | Samp | | TLC072IDGNR | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ADW | Samp | | TLC072IDGNRG4 | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ADW | Samp | | TLC072IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C072I | Samp | | TLC072IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C072I | Samp | | TLC072IP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | C072I | Samp | | TLC072IPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | C072I | Samp | | TLC073AID | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | CO73AI | Samp | | TLC073AIDG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | CO73AI | Samp | www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|-------------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | TLC073AIDR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C073AI | Samples | | TLC073AIDRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C073AI | Samples | | TLC073CD | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C073C | Samples | | TLC073CDG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C073C | Samples | | TLC073CDGQ | ACTIVE | MSOP-<br>PowerPAD | DGQ | 10 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ADX | Samples | | TLC073CDGQG4 | ACTIVE | MSOP-<br>PowerPAD | DGQ | 10 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ADX | Samples | | TLC073CDR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C073C | Samples | | TLC073CDRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | C073C | Samples | | TLC073CNE4 | ACTIVE | PDIP | N | 14 | | TBD | Call TI | Call TI | 0 to 70 | C073C | Samples | | TLC073IDGQ | ACTIVE | MSOP-<br>PowerPAD | DGQ | 10 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ADY | Samples | | TLC073IDGQG4 | ACTIVE | MSOP-<br>PowerPAD | DGQ | 10 | 80 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ADY | Samples | | TLC073IDGQR | ACTIVE | MSOP-<br>PowerPAD | DGQ | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ADY | Samples | | TLC073IDGQRG4 | ACTIVE | MSOP-<br>PowerPAD | DGQ | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ADY | Samples | | TLC073IN | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | C073I | Samples | | TLC073INE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | C073I | Samples | | TLC074AID | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC074AI | Samples | | TLC074AIDG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC074AI | Samples | | TLC074AIDR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC074AI | Samples | www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Sample | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|--------| | TLC074AIDRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC074AI | Sample | | TLC074AIN | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC074AI | Sample | | TLC074AINE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC074AI | Sample | | TLC074AIPWP | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TLC074AI | Sample | | TLC074AIPWPG4 | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TLC074AI | Sample | | TLC074CD | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | TLC074C | Sample | | TLC074CDG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | TLC074C | Sample | | TLC074CDR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | TLC074C | Sample | | TLC074CDRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | TLC074C | Sample | | TLC074CN | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | TLC074C | Sample | | TLC074CNE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | TLC074C | Sample | | TLC074CPWP | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | TLC074C | Sample | | TLC074CPWPG4 | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | TLC074C | Sample | | TLC074CPWPR | ACTIVE | HTSSOP | PWP | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | TLC074C | Sample | | TLC074CPWPRG4 | ACTIVE | HTSSOP | PWP | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | TLC074C | Sample | | TLC074ID | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC074I | Sample | | TLC074IDG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC074I | Sample | | TLC074IDR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC074I | Sample | www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | TLC074IDRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC074I | Samples | | TLC074IN | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC074I | Samples | | TLC074INE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC074I | Samples | | TLC074IPWP | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TLC074I | Samples | | TLC074IPWPG4 | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TLC074I | Samples | | TLC075AID | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC075AI | Samples | | TLC075AIDG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC075AI | Samples | | TLC075AIDR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC075AI | Samples | | TLC075AIDRG4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLC075AI | Samples | | TLC075AIN | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC075AI | Samples | | TLC075AINE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | TLC075AI | Samples | | TLC075AIPWP | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TLC075AI | Samples | | TLC075AIPWPG4 | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TLC075AI | Samples | | TLC075CD | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | TLC075C | Samples | | TLC075CDG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | TLC075C | Samples | | TLC075CN | OBSOLETI | PDIP | N | 16 | | TBD | Call TI | Call TI | 0 to 70 | TLC075C | | | TLC075CNE4 | ACTIVE | PDIP | N | 16 | | TBD | Call TI | Call TI | 0 to 70 | | Samples | | TLC075CPWP | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | TLC075C | Samples | #### PACKAGE OPTION ADDENDUM 26-Aug-2013 | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|-----|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | | (3) | | (4/5) | | | TLC075CPWPG4 | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | TLC075C | Samples | | TLC075IPWP | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TLC075I | Samples | | TLC075IPWPG4 | ACTIVE | HTSSOP | PWP | 20 | 70 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TLC075I | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### **PACKAGE OPTION ADDENDUM** 26-Aug-2013 #### OTHER QUALIFIED VERSIONS OF TLC072: Automotive: TLC072-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects #### PACKAGE MATERIALS INFORMATION www.ti.com 12-Aug-2013 #### TAPE AND REEL INFORMATION #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadran | |-------------|-----------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|-----------------| | TLC070CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC070IDGNR | MSOP-<br>Power<br>PAD | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLC070IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC070IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC071CDGNR | MSOP-<br>Power<br>PAD | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLC071CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC071IDGNR | MSOP-<br>Power<br>PAD | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLC071IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC072AIDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC072CDGNR | MSOP-<br>Power<br>PAD | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLC072CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC072IDGNR | MSOP-<br>Power | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 12-Aug-2013 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | | PAD | | | | | | | | | | | | | TLC072IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC073AIDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC073CDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC073IDGQR | MSOP-<br>Power<br>PAD | DGQ | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLC074AIDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC074CDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC074CDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC074CPWPR | HTSSOP | PWP | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | TLC074IDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC075AIDR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|---------------|-----------------|------|------|-------------|------------|-------------| | TLC070CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLC070IDGNR | MSOP-PowerPAD | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLC070IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLC070IDR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 12-Aug-2013 | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|---------------|-----------------|------|------|-------------|------------|-------------| | TLC071CDGNR | MSOP-PowerPAD | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLC071CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLC071IDGNR | MSOP-PowerPAD | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLC071IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLC072AIDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLC072CDGNR | MSOP-PowerPAD | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLC072CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLC072IDGNR | MSOP-PowerPAD | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TLC072IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLC073AIDR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | TLC073CDR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | TLC073IDGQR | MSOP-PowerPAD | DGQ | 10 | 2500 | 358.0 | 335.0 | 35.0 | | TLC074AIDR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | TLC074CDR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | TLC074CDR | SOIC | D | 14 | 2500 | 333.2 | 345.9 | 28.6 | | TLC074CPWPR | HTSSOP | PWP | 20 | 2000 | 367.0 | 367.0 | 38.0 | | TLC074IDR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | TLC075AIDR | SOIC | D | 16 | 2500 | 367.0 | 367.0 | 38.0 | PWP (R-PDSO-G20) ### PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - E. Falls within JEDEC MO-153 # PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE #### THERMAL INFORMATION This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206332-15/AF 06/13 NOTE: A. All linear dimensions are in millimeters Exposed tie strap features may not be present. ## PWP (R-PDSO-G20) ## PowerPAD™ PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## P (R-PDIP-T8) ### PLASTIC DUAL-IN-LINE PACKAGE NOTES: A. - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. DGQ (S-PDSO-G10) ### PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MO-187 variation BA-T. ## DGQ (S-PDSO-G10) ## PowerPAD™ PLASTIC SMALL OUTLINE ### THERMAL INFORMATION This PowerPAD $^{\text{M}}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206324-2/G 05/13 NOTE: A. All linear dimensions are in millimeters ## DGQ (S-PDSO-G10) ## PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. DGN (S-PDSO-G8) ### PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-187 variation AA-T # DGN (S-PDSO-G8) ## PowerPAD™ PLASTIC SMALL OUTLINE #### THERMAL INFORMATION This PowerPAD $^{\text{M}}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Exposed Thermal Pad Dimensions 4206323-2/1 12/11 NOTE: All linear dimensions are in millimeters ## DGN (R-PDSO-G8) ## PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## D (R-PDSO-G8) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>