

DS64EV400

www.ti.com

#### SNLS281H-AUGUST 2007-REVISED APRIL 2013

# DS64EV400 Programmable Quad Equalizer

Check for Samples: DS64EV400

# **FEATURES**

- Equalizes up to 24 dB Loss at 10 Gbps
- Equalizes up to 22 dB Loss at 6.4 Gbps
- 8 Levels of Programmable Equalization
- Settable through Control Pins or SMBus Tnterface
- Operates up to 10 Gbps with 30" FR4 Traces
- Operates up to 6.4 Gbps with 40" FR4 Traces
- 0.175 UI Residual Deterministic Jitter at 6.4 Gbps with 40" FR4 Traces
- Single 2.5V or 3.3V Power Supply
- Signal Detect for Individual Channels
- Standby Mode for Individual Channels
- Supports AC or DC-Coupling with Wide Input Common-Mode
- Low Power Consumption: 375 mW Typ at 2.5V
- Small 7 mm x 7 mm 48-Pin WQFN Package
- 9 kV HBM ESD Rating
- -40 to 85°C Operating Temperature Range

## **Simplified Application Diagram**

# DESCRIPTION

The DS64EV400 programmable quad equalizer provides compensation for transmission medium losses and reduces the medium-induced deterministic jitter for four NRZ data channels. The DS64EV400 is optimized for operation up to 10 Gbps for both cables and FR4 traces. Each equalizer channel has eight levels of input equalization that can be programmed by three control pins, or individually through a Serial Management Bus (SMBus) interface.

The equalizer supports both AC and DC-coupled data paths for long run length data patterns such as PRBS-31, and balanced codes such as 8b/10b. The device uses differential current-mode logic (CML) inputs and outputs. The DS64EV400 is available in a 7 mm x 7 mm 48-pin leadless WQFN package. Power is supplied from either a 2.5V or 3.3V supply.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

www.ti.com

Texas Instruments

| Pin Descriptions        |                               |                          |                                                                                                                                                                                                                                                                                          |  |  |
|-------------------------|-------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name                | Pin No.                       | I/O, Type <sup>(1)</sup> | Description                                                                                                                                                                                                                                                                              |  |  |
| HIGH SPEED              | DIFFEREN                      | TIAL I/O                 |                                                                                                                                                                                                                                                                                          |  |  |
| IN_0+<br>IN_0-          | 1<br>2                        | I, CML                   | Inverting and non-inverting CML differential inputs to the equalizer. An on-chip $100\Omega$ terminating resistor is connected between IN_0+ and IN_0 Refer to Figure 7.                                                                                                                 |  |  |
| IN_1+<br>IN_1-          | 4<br>5                        | I, CML                   | Inverting and non-inverting CML differential inputs to the equalizer. An on-chip $100\Omega$ terminating resistor is connected between IN_1+ and IN_1 Refer to Figure 7.                                                                                                                 |  |  |
| IN_2+<br>IN_2-          | 8<br>9                        | I, CML                   | Inverting and non-inverting CML differential inputs to the equalizer. An on-chip $100\Omega$ terminating resistor is connected between IN_2+ and IN_2 Refer to Figure 7.                                                                                                                 |  |  |
| IN_3+<br>IN_3-          | 11<br>12                      | I, CML                   | Inverting and non-inverting CML differential inputs to the equalizer. An on-chip $100\Omega$ terminating resistor is connected between IN_3+ and IN_3 Refer to Figure 7.                                                                                                                 |  |  |
| OUT_0+<br>OUT_0-        | 36<br>35                      | O, CML                   | Inverting and non-inverting CML differential outputs from the equalizer. An on-chip $50\Omega$ terminating resistor connects OUT_0+ to V <sub>DD</sub> and OUT_0- to V <sub>DD</sub> .                                                                                                   |  |  |
| OUT_1+<br>OUT_1-        | 33<br>32                      | O, CML                   | Inverting and non-inverting CML differential outputs from the equalizer. An on-chip $50\Omega$ terminating resistor connects OUT_1+ to V <sub>DD</sub> and OUT_1- to V <sub>DD</sub> .                                                                                                   |  |  |
| OUT_2+<br>OUT_2-        | 29<br>28                      | O, CML                   | Inverting and non-inverting CML differential outputs from the equalizer. An on-chip $50\Omega$ terminating resistor connects OUT_2+ to V <sub>DD</sub> and OUT_2- to V <sub>DD</sub> .                                                                                                   |  |  |
| OUT_3+<br>OUT_3–        | 26<br>25                      | O, CML                   | Inverting and non-inverting CML differential outputs from the equalizer. An on-chip 50 $\Omega$ terminating resistor connects OUT_3+ to V <sub>DD</sub> and OUT_3- to V <sub>DD</sub> .                                                                                                  |  |  |
| EQUALIZATIO             |                               | OL                       |                                                                                                                                                                                                                                                                                          |  |  |
| BST_2<br>BST_1<br>BST_0 | 37<br>14<br>23                | I, LVCMOS                | BST_2, BST_1, and BST_0 select the equalizer strength for all EQ channels. BST_2 is internally pulled high. BST_1 and BST_0 are internally pulled low.                                                                                                                                   |  |  |
| DEVICE CON              | TROL                          | I                        |                                                                                                                                                                                                                                                                                          |  |  |
| EN0                     | 44                            | I, LVCMOS                | Enable Equalizer Channel 0 input. When held High, normal operation is selected. When held Low, standby mode is selected. EN is internally pulled High.                                                                                                                                   |  |  |
| EN1                     | 42                            | I, LVCMOS                | Enable Equalizer Channel 1 input. When held High, normal operation is selected. When held Low, standby mode is selected. EN is internally pulled High.                                                                                                                                   |  |  |
| EN2                     | 40                            | I, LVCMOS                | Enable Equalizer Channel 2 input. When held High, normal operation is selected. When held Low, standby mode is selected. EN is internally pulled High.                                                                                                                                   |  |  |
| EN3                     | 38                            | I, LVCMOS                | Enable Equalizer Channel 3 input. When held High, normal operation is selected. When held Low, standby mode is selected. EN is internally pulled High.                                                                                                                                   |  |  |
| FEB                     | 21                            | I, LVCMOS                | Force External Boost. When held high, the equalizer boost setting is controlled by BST_[2:0] pins. When held low, the equalizer boost setting is controlled by SMBus (Table 1) register bits. FEB is internally pulled High.                                                             |  |  |
| SD0                     | 45                            | O, LVCMOS                | Equalizer Ch0 Signal Detect Output. Produces a High when signal is detected.                                                                                                                                                                                                             |  |  |
| SD1                     | 43                            | O, LVCMOS                | Equalizer Ch1 Signal Detect Output. Produces a High when signal is detected.                                                                                                                                                                                                             |  |  |
| SD2                     | 41                            | O, LVCMOS                | Equalizer Ch2 Signal Detect Output. Produces a High when signal is detected.                                                                                                                                                                                                             |  |  |
| SD3                     | 39                            | O, LVCMOS                | Equalizer Ch3 Signal Detect Output. Produces a High when signal is detected.                                                                                                                                                                                                             |  |  |
| POWER                   |                               |                          |                                                                                                                                                                                                                                                                                          |  |  |
| V <sub>DD</sub>         | 3, 6, 7,<br>10, 13,<br>15, 46 | Power                    | $V_{DD}$ = 2.5V ± 5% or 3.3V ± 10%. $V_{DD}$ pins should be tied to $V_{DD}$ plane through low inductance path. A 0.01µF bypass capacitor should be connected between each $V_{DD}$ pin to GND planes.                                                                                   |  |  |
| GND                     | 22, 24,<br>27, 30,<br>31, 34  | Power                    | Ground reference. GND should be tied to a solid ground plane through a low impedance path.                                                                                                                                                                                               |  |  |
| DAP                     | PAD                           | Power                    | Ground reference. The exposed pad at the center of the package must be connected to ground plane of the board.                                                                                                                                                                           |  |  |
| SERIAL MAN              | AGEMENT                       | BUS (SMBus) IN           | ITERFACE CONTROL PINS                                                                                                                                                                                                                                                                    |  |  |
| SDA                     | 18                            | I/O, LVCMOS              | Data input/output (bi-directional). Internally pulled high.                                                                                                                                                                                                                              |  |  |
| SDC<br>CS               | 17<br>16                      | I, LVCMOS<br>I, LVCMOS   | Clock input. Internally pulled high.<br>Chip select. When pulled high, access to the equalizer SMBus registers are enabled. When<br>pulled low, access to the equalizer SMBus registers are disabled. Please refer to "SMBus<br>configuration Registers" section for detail information. |  |  |
| Other                   |                               |                          |                                                                                                                                                                                                                                                                                          |  |  |
| _                       | 10 20                         |                          | Reserved. Do not connect.                                                                                                                                                                                                                                                                |  |  |
| Reserv                  | 19, 20<br>47,48               |                          |                                                                                                                                                                                                                                                                                          |  |  |

(1) Note: I = Input O = Output



# **Connection Diagram**

www.ti.com



Figure 1. WQFN Package See Package Number NJU0048D

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings <sup>(1)(2)</sup>

| Supply Voltage (V <sub>DD</sub> )             | -0.5V to +4.0V  |
|-----------------------------------------------|-----------------|
| CMOS Input Voltage                            | -0.5V + 4.0V    |
| CMOS Output Voltage                           | -0.5V to 4.0V   |
| CML Input/Output Voltage                      | -0.5V to 4.0V   |
| Junction Temperature                          | +150°C          |
| Storage Temperature                           | −65°C to +150°C |
| Lead Temperature (Soldering, 4 Seconds)       | +260°C          |
| ESD Rating                                    |                 |
| HBM, 1.5 kΩ, 100 pF                           | > 9 kV          |
| EIAJ, 0Ω, 200 pF                              | > 250V          |
| Thermal Resistance $\theta_{JA}$ , No Airflow | 30°C/W          |

(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. Absolute Maximum Numbers are ensured for a junction temperature range of -40°C to +125°C. Models are validated to Maximum Operating Voltages only.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

ISTRUMENTS

EXAS

### **Recommended Operating Conditions**

|                     |                           | Min   | Тур | Max   | Units |
|---------------------|---------------------------|-------|-----|-------|-------|
| Supply Voltage      | V <sub>DD2.5</sub> to GND | 2.375 | 2.5 | 2.625 | V     |
|                     | V <sub>DD3.3</sub> to GND | 3.0   | 3.3 | 3.6   | V     |
| Ambient Temperature |                           | -40   | 25  | +85   | °C    |

### **Electrical Characteristics**

Over recommended operating supply and temperature ranges with default register settings unless other specified.

|                    | Baramatar                                        | Tost Conditions                                                                           | Min                        | Typ <sup>(1)</sup> | Mox                        | Unite                                                       |
|--------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------|--------------------|----------------------------|-------------------------------------------------------------|
| Parameter          |                                                  | Test Conditions                                                                           | IVIIII                     | тур (т             | Max                        | Units                                                       |
| POWER              |                                                  | 1                                                                                         |                            |                    |                            |                                                             |
| Р                  | Power Supply Consumption                         | Device Output Enabled<br>(EN $[0-3]$ = High), V <sub>DD3.3</sub> <sup>(2)</sup>           |                            | 490                | 700                        | mW                                                          |
|                    |                                                  | Device Output Disable<br>(EN [0–3] = Low), V <sub>DD3.3</sub>                             |                            |                    | 100                        | mW                                                          |
| Р                  | Power Supply Consumption                         | Device Output Enabled<br>(EN $[0-3] = High$ ), V <sub>DD2.5</sub> <sup>(2)</sup>          |                            | 360                | 490                        | mW                                                          |
|                    |                                                  | Device Output Disable<br>(EN $[0-3] = Low$ ), V <sub>DD2.5</sub> <sup>(2)</sup>           |                            | 30                 |                            |                                                             |
| N                  | Supply Noise Tolerance <sup>(3)</sup>            | 50 Hz — 100 Hz<br>100 Hz — 10 MHz<br>10 MHz — 1.6 GHz                                     |                            | 100<br>40<br>10    |                            | mV <sub>P-P</sub><br>mV <sub>P-P</sub><br>mV <sub>P-P</sub> |
| LVCMOS             | DC SPECIFICATIONS                                |                                                                                           |                            |                    |                            |                                                             |
| VIH                | High Level Input Voltage                         | V <sub>DD3.3</sub>                                                                        | 2.0                        |                    | V <sub>DD3.3</sub>         | V                                                           |
|                    |                                                  | V <sub>DD2.5</sub>                                                                        | 1.6                        |                    | V <sub>DD2.5</sub>         | V                                                           |
| V <sub>IL</sub>    | Low Level Input Voltage                          |                                                                                           | -0.3                       |                    | 0.8                        | V                                                           |
| V <sub>OH</sub>    | High Level Output Voltage                        | I <sub>OH</sub> = -3mA, V <sub>DD3.3</sub>                                                | 2.4                        |                    |                            | V                                                           |
|                    |                                                  | I <sub>OH</sub> = -3mA, V <sub>DD2.5</sub>                                                | 2.0                        |                    |                            |                                                             |
| V <sub>OL</sub>    | Low Level Output Voltage                         | I <sub>OL</sub> = 3mA                                                                     |                            |                    | 0.4                        | V                                                           |
| I <sub>IN</sub>    | Input Leakage Current                            | V <sub>IN</sub> = V <sub>DD</sub>                                                         |                            |                    | +15                        | μA                                                          |
|                    |                                                  | V <sub>IN</sub> = GND                                                                     | -15                        |                    |                            | μA                                                          |
| I <sub>IN-P</sub>  | Input Leakage Current with Internal              | $V_{IN} = V_{DD}$ , with internal pull-down resistors                                     |                            |                    | +120                       | μA                                                          |
|                    | Pull-Down/Up Resistors                           | V <sub>IN</sub> = GND, with internal pull-up resistors                                    | -20                        |                    |                            | μA                                                          |
| SIGNAL D           | DETECT                                           |                                                                                           | -                          | ł                  |                            | -                                                           |
| SDH                | Signal Detect ON Threshold Level                 | Default input signal level to assert SD pin, 6.4 Gbps                                     |                            | 70                 |                            | mV <sub>p-p</sub>                                           |
| SDI                | Signal Detect OFF Threshold Level                | Default input signal level to de-assert SD, 6.4 Gbps                                      |                            | 40                 |                            | mV <sub>p-p</sub>                                           |
| CML REC            | EIVER INPUTS (IN_n+, IN_n-)                      |                                                                                           | ÷                          |                    |                            |                                                             |
| V <sub>TX</sub>    | Source Transmit Launch Signal Level<br>(IN diff) | AC-Coupled or DC-Coupled Requirement,<br>Differential measurement at point A.<br>Figure 2 | 400                        |                    | 1600                       | mV <sub>P-P</sub>                                           |
| V <sub>INTRE</sub> | Input Threshold Voltage                          | Differential measurement at point B. Figure 2                                             |                            | 120                |                            | mV <sub>P-P</sub>                                           |
| V <sub>DDTX</sub>  | Supply Voltage of Transmitter to EQ              | DC-Coupled Requirement <sup>(4)</sup>                                                     | 1.6                        |                    | V <sub>DD</sub>            | V                                                           |
| VICMDC             | Input Common Mode Voltage                        | DC-Coupled Requirement, Differential measurement at point A. Figure 2, <sup>(5)</sup>     | V <sub>DDTX</sub> –<br>0.8 |                    | V <sub>DDTX</sub><br>- 0.2 | V                                                           |
| R <sub>LI</sub>    | Differential Input Return Loss                   | 100 MHz – 3.2 GHz, with fixture's effect de-<br>embedded                                  |                            | 10                 |                            | dB                                                          |
| -                  |                                                  |                                                                                           |                            |                    |                            |                                                             |

(1) Typical values represent most likely parametric norms at  $V_{DD}$  = 3.3V or 2.5V,  $T_A$  = 25°C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured.

The V<sub>DD2.5</sub> is V<sub>DD</sub> =  $2.5V \pm 5\%$  and V<sub>DD3.3</sub> is V<sub>DD</sub> =  $3.3V \pm 10\%$ . Allowed supply noise (mV<sub>P-P</sub> sine wave) under typical conditions. (2)

- (3)
- Recommended value. Parameter not tested in production. (4)

Measured with clock-like {11111 00000} pattern. (5)

4 Submit Documentation Feedback



#### www.ti.com

### **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges with default register settings unless other specified.

| Parameter                       |                                                          | Test Conditions                                                                                                | Min                      | Тур <sup>(1)</sup> | Max                      | Units             |
|---------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------|--------------------|--------------------------|-------------------|
| R <sub>IN</sub>                 | Input Resistance                                         | Differential across IN+ and IN-, Figure 7                                                                      | 85                       | 100                | 115                      | Ω                 |
|                                 | PUTS (OUT_n+, OUT_n-)                                    |                                                                                                                |                          | 1                  |                          | ł                 |
| V <sub>OD</sub>                 | Output Differential Voltage Level<br>(OUT diff)          | Differential measurement with OUT+ and OUT- terminated by $50\Omega$ to GND, AC-Coupled Figure 3               | 500                      | 620                | 725                      | mV <sub>P-P</sub> |
| V <sub>OCM</sub>                | Output Common Mode Voltage                               | Single-ended measurement DC-Coupled with $50\Omega\ terminations^{(5)}$                                        | V <sub>DD</sub> -<br>0.2 |                    | V <sub>DD</sub> -<br>0.1 | V                 |
| t <sub>R</sub> , t <sub>F</sub> | Transition Time                                          | 20% to 80% of differential output voltage,<br>measured within 1" from output pins.<br>Figure 3, <sup>(5)</sup> | 20                       |                    | 60                       | ps                |
| R <sub>O</sub>                  | Output Resistance                                        | Single ended to V <sub>DD</sub>                                                                                | 42                       | 50                 | 58                       | Ω                 |
| R <sub>LO</sub>                 | Differential Output Return Loss                          | 100 MHz – 1.6 GHz, with fixture's effect de-<br>embedded. IN+ = static high.                                   |                          | 10                 |                          | dB                |
| t <sub>PLHD</sub>               | Differential Low to High Propagation Delay               | Propagation delay measurement at 50% VO<br>between input to output, 100 Mbps. Figure 4,                        |                          | 240                |                          | ps                |
| t <sub>PHLD</sub>               | Differential High to Low Propagation Delay               | (5)                                                                                                            |                          | 240                |                          | ps                |
| t <sub>CCSK</sub>               | Inter Pair Channel to Channel Skew                       | Difference in 50% crossing between channels                                                                    |                          | 7                  |                          | ps                |
| t <sub>PPSK</sub>               | Part to Part Output Skew                                 | Difference in 50% crossing between outputs                                                                     |                          | 20                 |                          | ps                |
| EQUALIZ                         | ATION                                                    | •                                                                                                              |                          |                    |                          |                   |
| DJ1                             | Residual Deterministic Jitter at 10 Gbps                 | 30" of 6 mil microstrip FR4,<br>EQ Setting 0x06, PRBS-7 (2 <sup>7</sup> -1) pattern. <sup>(6)</sup>            |                          | 0.20               |                          | UI <sub>P-P</sub> |
| DJ2                             | Residual Deterministic Jitter at 6.4 Gbps                | 40" of 6 mil microstrip FR4,<br>EQ Setting 0x06, PRBS-7 (2 <sup>7</sup> -1) pattern. <sup>(7)(6)</sup>         |                          | 0.17               | 0.26                     | UI <sub>P-P</sub> |
| DJ3                             | Residual Deterministic Jitter at 5 Gbps                  | 40" of 6 mil microstrip FR4,<br>EQ Setting 0x07, PRBS-7 (2 <sup>7</sup> -1) pattern. <sup>(7) (6)</sup>        |                          | 0.12               | 0.20                     | UI <sub>P-P</sub> |
| DJ4                             | Residual Deterministic Jitter at 2.5 Gbps                | 40" of 6 mil microstrip FR4,<br>EQ Setting 0x07, PRBS-7 (2 <sup>7</sup> -1) pattern. <sup>(7)(6)</sup>         |                          | 0.1                | 0.16                     | UI <sub>P-P</sub> |
| RJ                              | Random Jitter                                            | See <sup>(8)(9)</sup>                                                                                          |                          | 0.5                |                          | psrms             |
| SIGNAL D                        | DETECT and ENABLE TIMING                                 | ·1                                                                                                             |                          | · · · ·            |                          |                   |
| t <sub>ZISD</sub>               | Input OFF to ON detect — SD Output<br>High Response Time | Response time measurement at $V_{IN}$ to SD output, $V_{IN}$ = 800 mV <sub>P-P</sub> , 100 Mbps, 40" of 6 mil  |                          | 35                 |                          | ns                |
| t <sub>IZSD</sub>               | Input ON to OFF detect — SD Output<br>Low Response Time  | microstrip FR4<br>Figure 2 and Figure 5, <sup>(8)</sup>                                                        |                          | 400                |                          | ns                |
| t <sub>OZOED</sub>              | EN High to Output ON Response Time                       | Response time measurement at EN input to $V_O$ , $V_{IN}$ = 800 m $V_{P-P}$ , 100 Mbps, 40" of 6 mil           |                          | 150                |                          | ns                |
| t <sub>ZOED</sub>               | EN Low to Output OFF Response<br>Time                    | microstrip FR4<br>Figure 2 and Figure 7, <sup>(8)</sup>                                                        |                          | 5                  |                          | ns                |

(6) Deterministic jitter is measured at the differential outputs (point C of Figure 2), minus the deterministic jitter before the test channel (point A of Figure 2). Random jitter is removed through the use of averaging or similar means. Specification is ensured by characterization at optimal boost setting and is not tested in production.

(7)

Measured with clock-like {11111 00000} pattern. (8)

Random jitter contributed by the equalizer is defined as sqrt  $(J_{OUT}^2 - J_{IN}^2)$ .  $J_{OUT}$  is the random jitter at equalizer outputs in ps-rms, see point C of Figure 2;  $J_{IN}$  is the random jitter at the input of the equalizer in ps-rms, see point B of Figure 2. (9)

www.ti.com

STRUMENTS

EXAS

# **Electrical Characteristics — Serial Management Bus Interface**

Over recommended operating supply and temperature ranges unless other specified.

| Parameter              |                                                                                                    | Test Conditions                           | Min   | Тур  | Max             | Units |
|------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------|-------|------|-----------------|-------|
| SERIAL BUS             | S INTERFACE DC SPECIFICATIONS                                                                      | ·                                         |       |      |                 |       |
| V <sub>IL</sub>        | Data, Clock Input Low Voltage                                                                      |                                           |       |      | 0.8             | V     |
| V <sub>IH</sub>        | Data, Clock Input High Voltage                                                                     |                                           | 2.1   |      | V <sub>DD</sub> | V     |
| I <sub>PULLUP</sub>    | Current Through Pull-Up Resistor or<br>Current Source                                              | High Power Specification                  | 4     |      |                 | mA    |
| V <sub>DD</sub>        | Nominal Bus Voltage                                                                                |                                           | 2.375 |      | 3.6             | V     |
| I <sub>LEAK-Bus</sub>  | Input Leakage Per Bus Segment                                                                      | See <sup>(1)</sup>                        | -200  |      | +200            | μA    |
| I <sub>LEAK-Pin</sub>  | Input Leakage Per Device Pin                                                                       |                                           |       | -15  |                 | μA    |
| CI                     | Capacitance for SDA and SDC                                                                        | See (1)(2)                                |       |      | 10              | pF    |
| R <sub>TERM</sub>      | External Termination Resistance pull                                                               | V <sub>DD3.3</sub> , <sup>(1)(2)(3)</sup> |       | 2000 |                 | Ω     |
|                        | to V <sub>DD</sub> = 2.5V ± 5% OR<br>3.3V ± 10%                                                    | V <sub>DD2.5</sub> , <sup>(1)(2)(3)</sup> |       | 1000 |                 | Ω     |
| SERIAL BUS             | S INTERFACE TIMING SPECIFICATION                                                                   |                                           |       |      |                 |       |
| FSMB                   | Bus Operating Frequency                                                                            | See <sup>(4)</sup>                        | 10    |      | 100             | kHz   |
| TBUF                   | Bus Free Time Between Stop and Start Condition                                                     |                                           | 4.7   |      |                 | μs    |
| THD:STA                | Hold time after (Repeated) Start<br>Condition. After this period, the first<br>clock is generated. | At I <sub>PULLUP</sub> , Max              | 4.0   |      |                 | μs    |
| TSU:STA                | Repeated Start Condition Setup Time                                                                |                                           | 4.7   |      |                 | μs    |
| TSU:STO                | Stop Condition Setup Time                                                                          |                                           | 4.0   |      |                 | μs    |
| THD:DAT                | Data Hold Time                                                                                     |                                           | 300   |      |                 | ns    |
| TSU:DAT                | Data Setup Time                                                                                    |                                           | 250   |      |                 | ns    |
| T <sub>TIMEOUT</sub>   | Detect Clock Low Timeout                                                                           | See (4)                                   | 25    |      | 35              | ms    |
| T <sub>LOW</sub>       | Clock Low Period                                                                                   |                                           | 4.7   |      |                 | μs    |
| T <sub>HIGH</sub>      | Clock High Period                                                                                  | See <sup>(4)</sup>                        | 4.0   |      | 50              | μs    |
| T <sub>LOW</sub> :SEXT | Cumulative Clock Low Extend Time<br>(Slave Device)                                                 | See <sup>(4)</sup>                        |       |      | 2               | ms    |
| t <sub>F</sub>         | Clock/Data Fall Time                                                                               | See <sup>(4)</sup>                        |       |      | 300             | ns    |
| t <sub>R</sub>         | Clock/Data Rise Time                                                                               | See <sup>(4)</sup>                        |       |      | 1000            | ns    |
| t <sub>POR</sub>       | Time in which a device must be operational after power-on reset                                    | See <sup>(4)</sup>                        |       |      | 500             | ms    |

Recommended value. Parameter not tested in production.
 Recommended maximum capacitance load per bus segment is 400pF.

Maximum termination voltage should be identical to the device supply voltage.

(3) (4) Compliant to SMBus 2.0 physical layer specification. See System Management Bus (SMBus) Specification Version 2.0, section 3.1.1 SMBus common AC specifications for details.



www.ti.com

SNLS281H-AUGUST 2007-REVISED APRIL 2013

### System Management Bus (SMBus) and Configuration Registers

The System Management Bus interface is compatible to SMBus 2.0 physical layer specification. The use of the Chip Select signal is **required**. Holding the CS pin High enables the SMBus port allowing access to the configuration registers. Holding the CS pin Low disables the device's SMBus allowing communication from the host to other slave devices on the bus. In the STANDBY state, the System Management Bus remains active. When communication to other devices on the SMBus is active, the CS signal for the DS32EV400s must be driven Low.

The address byte for all DS64EV400s is AC'h. Based on the SMBus 2.0 specification, the DS64EV400 has a 7bit slave address of 1010110'b. The LSB is set to 0'b (for a WRITE), thus the 8-bit value is 1010 1100'b or AC'h.

The SDC and SDA pins are 3.3V LVCMOS signaling and include high-Z internal pull up resistors. External low impedance pull up resistors maybe required depending upon SMBus loading and speed. Note, these pins are not 5V tolerant.

### Transfer of Data via the SMBus

During normal operation the data on SDA must be stable during the time when SDC is High.

There are three unique states for the SMBus:

**START** A High-to-Low transition on SDA while SDC is High indicates a message START condition.

**STOP** A Low-to-High transition on SDA while SDC is High indicates a message STOP condition.

**IDLE** If SDC and SDA are both High for a time exceeding t<sub>BUF</sub> from the last detected STOP condition or if they are High for a total exceeding the maximum specification for t<sub>HIGH</sub> then the bus will transfer to the IDLE state.

### **SMBus Transactions**

The device supports WRITE and READ transactions. See Register Description table for register address, type (Read/Write, Read Only), default value and function information.

### Writing a Register

To write a register, the following protocol is used (see SMBus 2.0 specification).

- 1. The Host (Master) selects the device by driving its SMBus Chip Select (CS) signal High.
- 2. The Host drives a START condition, the 7-bit SMBus address, and a "0" indicating a WRITE.
- 3. The Device (Slave) drives the ACK bit ("0").
- 4. The Host drives the 8-bit Register Address.
- 5. The Device drives an ACK bit ("0").
- 6. The Host drive the 8-bit data byte.
- 7. The Device drives an ACK bit ("0").
- 8. The Host drives a STOP condition.
- 9. The Host de-selects the device by driving its SMBus CS signal Low.

The WRITE transaction is completed, the bus goes IDLE and communication with other SMBus devices may now occur.

### Reading a Register

To read a register, the following protocol is used (see SMBus 2.0 specification).

- 1. The Host (Master) selects the device by driving its SMBus Chip Select (CS) signal High.
- 2. The Host drives a START condition, the 7-bit SMBus address, and a "0" indicating a WRITE.
- 3. The Device (Slave) drives the ACK bit ("0").
- 4. The Host drives the 8-bit Register Address.
- 5. The Device drives an ACK bit ("0").
- 6. The Host drives a START condition.
- 7. The Host drives the 7-bit SMBus Address, and a "1" indicating a READ.
- 8. The Device drives an ACK bit "0".

www.ti.com

9. The Device drives the 8-bit data value (register contents).

- 10. The Host drives a NACK bit "1" indicating end of the READ transfer.
- 11. The Host drives a STOP condition.
- 12. The Host de-selects the device by driving its SMBus CS signal Low.

The READ transaction is completed, the bus goes IDLE and communication with other SMBus devices may now occur.

See Table 1 for more information.

| Table 1. | SMBus | Register | Address  |
|----------|-------|----------|----------|
|          | Ombus | Register | Addi C33 |

| Name                      | Address | Default | <b>Type</b><br>(1) | Bit 7                               | Bit 6                                                                                                                                                                                                             | Bit 5 | Bit 4                                                                     | Bit 3                                                                             | Bit 2                                                                     | Bit 1   | Bit 0                                                 |
|---------------------------|---------|---------|--------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------|-------------------------------------------------------|
| Status                    | 0x00    | 0x00    | RO                 | ID Revision                         |                                                                                                                                                                                                                   | 1     | <u> </u>                                                                  | SD3                                                                               | SD2                                                                       | SD1     | SD0                                                   |
| Status                    | 0x01    | 0x00    | RO                 | EN1                                 | Boost 1                                                                                                                                                                                                           |       |                                                                           | EN0                                                                               | Boost 0                                                                   | -       |                                                       |
| Status                    | 0x02    | 0x00    | RO                 | EN3                                 | Boost 3                                                                                                                                                                                                           |       |                                                                           | EN2                                                                               | Boost 2                                                                   |         |                                                       |
| Enable/Boost<br>(CH 0, 1) | 0x03    | 0x44    | RW                 | EN1 Output<br>0:Enable<br>1:Disable | Boost Con<br>000 (Min E<br>001<br>010<br>011<br>100 (Defau<br>101<br>110<br>111 (Max                                                                                                                              | ult)  |                                                                           | EN0<br>Output<br>0:Enable<br>1:Disable                                            | Boost Co<br>000 (Min<br>010<br>011<br>100 (Defa<br>101<br>110<br>111 (Max | ault)   | 10                                                    |
| Enable/Boost<br>(CH 2, 3) | 0x04    | 0x44    | RW                 | EN3 Output<br>0:Enable<br>1:Disable | Boost Con<br>000 (Min E<br>001<br>010<br>011<br>100 (Defai<br>101<br>110<br>111 (Max                                                                                                                              | ult)  | 5                                                                         | EN2<br>Output<br>0:Enable<br>1:Disable                                            | Boost Co<br>000 (Min<br>010<br>011<br>100 (Defa<br>101<br>110<br>111 (Max | ault)   | 12                                                    |
| Signal Detect             | 0x05    | 0x00    | RW                 | Select                              | SD3 ON Threshold         SD2           Select         Select           00: 70 mV (Default)         00: 7           01: 55 mV         01: 5           10: 90 mV         10: 9                                      |       |                                                                           | SD1 ON Th<br>Select<br>00: 70 mV (<br>01: 55 mV<br>10: 90 mV<br>11: 75 mV         |                                                                           | Select  | ١V                                                    |
| Signal Detect             | 0x06    | 0x00    | RW                 | Select                              | SD3 OFF Threshold         SD2 OFF Threshold           Select         Select           00: 40 mV (Default)         00: 40 mV (Default)           01: 30 mV         01: 30 mV           10: 55 mV         10: 55 mV |       | SD1 OFF T<br>Select<br>00: 40 mV (<br>01: 30 mV<br>10: 55 mV<br>11: 45 mV |                                                                                   | Select                                                                    | ١V      |                                                       |
| SMBus<br>Control          | 0x07    | 0x00    | RW                 | Reserved                            |                                                                                                                                                                                                                   |       |                                                                           |                                                                                   |                                                                           |         | SMBus<br>Enable<br>Control<br>0: Disable<br>1: Enable |
| Output Level              | 0x08    | 0x78    | RW                 | Reserved                            |                                                                                                                                                                                                                   |       |                                                                           | Output Leve<br>00: 400 mV<br>01: 540 mV<br>10: 620 mV<br>P(Default)<br>11: 760 mV | P-P<br>P-P<br>P-                                                          | Reserve | d                                                     |

(1) Note: RO = Read Only, RW = Read/Write



www.ti.com







Figure 3. CML Output Transition Times



Figure 4. Propagation Delay Timing Diagram



Figure 5. Signal Detect (SD) Delay Timing Diagram

www.ti.com











Figure 8. SMBus Timing Parameters

## DS64EV400 FUNCTIONAL DESCRIPTIONS

The DS64EV400 is a programmable quad equalizer optimized for operation up to 10 Gbps for backplane and cable applications.

# DATA CHANNELS

The DS64EV400 provides four data channels. Each data channel consists of an equalizer stage, a limiting amplifier, a DC offset correction block, and a CML driver as shown in Figure 9.



www.ti.com





## EQUALIZER BOOST CONTROL

Each data channel support eight programmable levels of equalization boost. The state of the FEB pin determines how the boost settings are controlled. If the FEB pin is held High, then the equalizer boost setting is controlled by the Boost Set pins (BST\_[2:0]) in accordance with Table 2. If this programming method is chosen, then the boost setting selected on the Boost Set pins is applied to all channels. When the FEB pin is held Low, the equalizer boost level is controlled through the SMBus. This programming method is accessed via the appropriate SMBus registers (see Table 1). Using this approach, equalizer boost settings can be programmed for each channel individually. FEB is internally pulled High (default setting); therefore if left unconnected, the boost settings are controlled by the Boost Set pins (BST\_[0:2]). The eight levels of boost settings enables the DS64EV400 to address a wide range of media loss and data rates.

| 6 mil Microstrip FR4<br>Trace Length (m) | 24 AWG Twin-AX cable length (m) | Channel Loss at 3.2 GHz<br>(dB) | Channel Loss at 5 GHz<br>(dB) | BST_N<br>[2, 1, 0] |
|------------------------------------------|---------------------------------|---------------------------------|-------------------------------|--------------------|
| 0                                        | 0                               | 0                               | 0                             | 000                |
| 5                                        | 2                               | 5                               | 6                             | 0 0 1              |
| 10                                       | 3                               | 7.5                             | 10                            | 010                |
| 15                                       | 4                               | 10                              | 14                            | 011                |
| 20                                       | 5                               | 12.5                            | 18                            | 1 0 0 (Default)    |
| 25                                       | 6                               | 15                              | 21                            | 101                |
| 30                                       | 7                               | 17                              | 24                            | 110                |
| 40                                       | 10                              | 22                              | 30                            | 111                |

 Table 2. EQ Boost Control Table

## **DEVICE STATE AND ENABLE CONTROL**

The DS64EV400 has an enable feature on each data channel which provides the ability to control device power consumption. This feature can be controlled either an Enable Pin (EN\_n) with Reg 07 = 00'h (default value), or by the Enable Control Bit register which can be configured through the SMBus port (see Table 1 and Table 3 for detail register information), which require setting Reg 07 = 01'h and changing register value of Reg 03, 04. If the Enable is activated using either the external EN\_n pin or SMBUS register, the corresponding data channel is placed in the ACTIVE state and all device blocks function as described. The DS64EV400 can also be placed in STANDBY mode to save power. In the STANDBY mode only the control interface including the SMBus port, as well as the signal detection circuit remain active.



www.ti.com

|                        | Table 3. Controlling Device State |                                                                                                                      |              |  |  |  |
|------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------|--|--|--|
| Register 07[0] (SMBus) | ENn Pin (CMOS)                    | CH 0:<br>Reg. 03 bit 3<br>CH 1:<br>Reg. 03 bit 7<br>CH 2:<br>Reg. 04 bit 3<br>CH 3:<br>Reg. 04 bit 7<br>(EN Control) | Device State |  |  |  |
| 0 : Disable            | 1                                 | Х                                                                                                                    | ACTIVE       |  |  |  |
| 0 : Disable            | 0                                 | Х                                                                                                                    | STANDBY      |  |  |  |
| 1 : Enable             | X                                 | 0                                                                                                                    | ACTIVE       |  |  |  |
| 1 : Enable             | X                                 | 1                                                                                                                    | STANDBY      |  |  |  |

# SIGNAL DETECT

The DS64EV400 features a signal detect circuit on each data channel. The status of the signal of each channel can be determined by either reading the Signal Detect bit (SDn) in the SMBus registers (see Table 1) or by the state of each SDn pin. An output logic high indicates the presence of a signal that has exceeded the ON threshold value (called SD\_ON). An output logic Low means that the input signal has fallen below the OFF threshold value (called SD\_OFF). These values are programmed via the SMBus (Table 1). If not programmed via the SMBus, the thresholds take on the default values as shown in Table 4. The Signal Detect threshold values can be changed through the SMBus. All threshold values specified are DC peak-to-peak differential signals (positive signal minus negative signal) at the input of the device.

### Table 4. Signal Detect Threshold Values

| Channel 0: Bit 1<br>Channel 1: Bit 3<br>Channel 2: Bit 5<br>Channel 3: Bit 7 | Channel 0: Bit 0<br>Channel 1: Bit 2<br>Channel 2: Bit 4<br>Channel 3: Bit 6 | SD_OFF Threshold<br>Register 06 (mV) | SD_ON Threshold<br>Register 05 (mV) |
|------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------|-------------------------------------|
| 0                                                                            | 0                                                                            | 40 (Default)                         | 70 (Default)                        |
| 0                                                                            | 1                                                                            | 30                                   | 55                                  |
| 1                                                                            | 0                                                                            | 55                                   | 90                                  |
| 1                                                                            | 1                                                                            | 45                                   | 75                                  |

# OUTPUT LEVEL CONTROL

The output amplitude of the CML drivers for each channel can be controlled via the SMBus (see Table 1). The default output level is 620 mV<sub>p-p</sub>. The following Table presents the output level values supported:

| All Channels : Bit 3 | All Channels : Bit 2 | Output Level Register 08 (mV <sub>P-P</sub> ) |
|----------------------|----------------------|-----------------------------------------------|
| 0                    | 0                    | 400                                           |
| 0                    | 1                    | 540                                           |
| 1                    | 0                    | 620 (Default)                                 |
| 1                    | 1                    | 760                                           |

### Table 5. Output Level Control Settings

# AUTOMATIC ENABLE FEATURE

It may be desirable to place unused channels in power-saving Standby mode. This can be accomplished by connecting the Signal detect (SDn) pin to the Enable (ENn) pin for each channel (See Figure 10). In order for this option to function properly, the register value for Reg. 07 should be 00'h (default value). If an input signal swing applied to a data channel is above the voltage level threshold as shown in Table 4, then the SDn output pin is asserted High. If the SDn pin is connected to the ENn pin, this will enable the equalizer, limiting amplifier, and output buffer on the data channels; thus the DS64EV400 will automatically enter the ACTIVE state. If the input signal swing falls below the SD\_OFF threshold level, then the SDn output will be asserted Low, causing the channel to be placed in the STANDBY state.



### **DS64EV400** Applications Information





#### UNUSED EQUALIZER CHANNELS

It is recommended to put all unused channels into standby mode.

#### **GENERAL RECOMMENDATIONS**

The DS64EV400 is a high performance circuit capable of delivering excellent performance. Careful attention must be paid to the details associated with high-speed design as well as providing a clean power supply. Refer to the LVDS Owner's Manual for more detailed information on high speed design tips to address signal integrity design issues.

### PCB LAYOUT CONSIDERATIONS FOR DIFFERENTIAL PAIRS

The CML inputs and outputs must have a controlled differential impedance of  $100\Omega$ . It is preferable to route CML lines exclusively on one layer of the board, particularly for the input traces. The use of vias should be avoided if possible. If vias must be used, they should be used sparingly and must be placed symmetrically for each side of a given differential pair. Route the CML signals away from other signals and noise sources on the printed circuit board. See AN-1187(SNOA401) for additional information on WQFN packages.

### POWER SUPPLY BYPASSING

Two approaches are recommended to ensure that the DS64EV400 is provided with an adequate power supply. First, the supply ( $V_{DD}$ ) and ground (GND) pins should be connected to power planes routed on adjacent layers of the printed circuit board. The layer thickness of the dielectric should be minimized so that the  $V_{DD}$  and GND planes create a low inductance supply with distributed capacitance. Second, careful attention to supply bypassing through the proper use of bypass capacitors is required. A  $0.01\mu$ F bypass capacitor should be connected to each  $V_{DD}$  pin such that the capacitor is placed as close as possible to the DS64EV400. Smaller body size capacitors can help facilitate proper component placement. Additionally, three capacitors with capacitance in the range of 2.2  $\mu$ F to 10  $\mu$ F should be incorporated in the power supply bypassing design as well. These capacitors can be either tantalum or an ultra-low ESR ceramic and should be placed as close as possible to the DS64EV400.

### DC COUPLING

The DS64EV400 supports both AC coupling with external ac coupling capacitor, and DC coupling to its upstream driver, or downstream receiver. With DC coupling, users must ensure the input signal common mode is within the range of the electrical specification  $V_{ICMDC}$  and the device output is terminated with 50  $\Omega$  to  $V_{DD}$ . When power-up and power-down the device, both the DS64EV400 and the downstream receiver should be power-up and power-down together. This is to avoid the internal ESD structures at the output of the DS64EV400 at power-down from being turned on by the downstream receiver.

100 mV/DIV

### SNLS281H-AUGUST 2007-REVISED APRIL 2013

www.ti.com









Figure 13. Equalized Signal (40 In FR4, 6.4 Gbps, PRBS7, 0x06 Setting)



Figure 15. Equalized Signal (30 In FR4, 10 Gbps, PRBS7, 0x06 Setting)



Figure 12. Equalized Signal (40 In FR4, 5Gbps, PRBS7, 0x07 Setting)



Figure 14. Equalized Signal (40 In FR4, 6.4 Gbps, PRBS31, 0x06 Setting)



Figure 16. Equalized Signal (10m 24 AWG Twin-Ax Cable, 6.4 Gbps, PRBS7, 0x07 Setting)





www.ti.com

Typical Performance Eye Diagrams and Curves (continued)







Figure 18. DJ vs. EQ Setting (10 Gbps)



Copyright © 2007–2013, Texas Instruments Incorporated

# **REVISION HISTORY**

| Ch | Changed layout of National Data Sheet to TI format |    |
|----|----------------------------------------------------|----|
| •  | Changed layout of National Data Sheet to TI format | 15 |

www.ti.com





30-May-2018

# PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| DS64EV400SQ/NOPB | LIFEBUY | WQFN         | NJU     | 48   | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | DS64EV400      |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |     |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS64EV400SQ/NOPB            | WQFN            | NJU                | 48 | 250 | 178.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Sep-2016



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| DS64EV400SQ/NOPB | WQFN         | NJU             | 48   | 250 | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**

# NJU0048D





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated