# **XRD98L61**



CDS, PGA and 12-Bit A/D

CCD Image Digitizers with

May 2001-2

### **FEATURES**

- 12-Bit Resolution ADC
- 20MHz Sampling Rate
- 10-Bit Programmable Gain: 0dB to 36dB PGA
- Digitally Controlled Offset-Calibration with Pixel Averager and Hot Pixel Clipper
- Widest Black Level Calibration Range at Maximum Gain
- DNS Filter Removes Black Level Digital Noise
- Manual Control of Offset DAC via Serial Port for use with High-speed Scanners
- 1ns/step Programmable Aperture Delay on SPIX, SBLK and ADCLK Sampling Clocks
- Single 2.7V to 3.6V Power Supply
- Optimized Power Consumption down to 125mW with External Resistor
- Low Power for Battery Operation
- Two Serially Controlled 8-Bit D/A Converters
- 0.1mA Stand-by Mode Current
- Three-state Digital Outputs
- 2,000V ESD Protection
- 48-Pin TQFP Package

### **APPLICATIONS**

- Mega-pixel Digital Still Cameras
- Digital Camcorders
- 3-CCD Professional/Broadcast Camera
- Line Scan Cameras
- PC Video Cameras
- CCTV/Security Cameras
- Industrial/Medical Cameras
- 2D Bar Code Readers
- High Speed Scanners
- Digital Copiers

### **GENERAL DESCRIPTION**

The XRD98L61 is a complete, low power CCD Image Digitizer for digital motion and still cameras. The product includes a high bandwidth differential Correlated Double Sampler (CDS), 10-bit digitally Programmable Gain Amplifier (PGA), 12-bit Analog-to-Digital Converter (ADC) and improved digitally controlled black level auto-calibration circuitry with programmable pixel averager, hot pixel clipper, and a DNS filter.

Two 8-bit serial controlled digital-to-analog converter (DACs) are provided to control external analog signals (Iris, Focus, Flash, etc.)

The Correlated Double Sampler (CDS) subtracts the CCD output signal black level from the video level. Common mode signal and power supply noise are rejected by the differential CDS input stage.

The PGA is digitally controlled with 10-bit resolution on a linear dB scale, resulting in a gain range of 0dB to 36dB with 0.047dB per LSB of the gain code.

The auto calibration circuit compensates for any internal offset of the XRD98L61 as well as black level offset from the CCD.

The PGA and black level auto-calibration are controlled through a simple 3-wire serial interface. The timing circuitry is designed to enable users to select a wide variety of available CCD and image sensors for their applications. Readback of the serial data registers is available from the digital output bus.

The XRD98L61 has direct access to the ADC and PGA inputs for digitizing other analog signals.

The XRD98L61 is packaged in 48-lead TQFP to reduce space and weight, and is suitable for hand-held and portable applications.

### **ORDERING INFORMATION**

*Rev. 2.00*



**EXAR** Corporation, 48720 Kato Road, Fremont, CA 94538 • (510) 668-7000 • FAX (510) 668-7017 • www.exar.com

**XRD98L61**













### **PIN DESCRIPTION**



*Rev. 2.00*





### **DC ELECTRICAL CHARACTERISTICS – XRD98L61**

### Unless otherwise specified:  $OV_{DD} = DV_{DD} = AV_{DD} = 3.0V$ , Pixel Rate = 20MSPS, T<sub>A</sub> = 25°C

### **Rext= 30 KOhm**





## **DC ELECTRICAL CHARACTERISTICS - XRD98L61 (CONT'D)**

### Unless otherwise specified:  $OV_{DD} = DV_{DD} = AV_{DD} = 3.0V$ , Pixel Rate = 20MSPS,  $T_A = 25°C$

### **Rext= 30KOhm**









### **DC ELECTRICAL CHARACTERISTICS - XRD98L61 (CONT'D)**

### **Unless otherwise specified: OVDD = DVDD =AVDD = 3.0V, Pixel Rate = 20MSPS, TA = 25°C**

### **Rext=30KOhm**











### ABSOLUTE MAXIMUM RATINGS ( $T_A$  = +25<sup>°</sup>C unless otherwise noted)<sup>1, 2, 3</sup>





### **Notes:**

- $1$  Stresses above those listed as "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
- $2$  Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps from input pin to the supplies. All inputs have protection diodes which will protect the device from short transients outside the supplies of less than 100mA for less than 100µs.
- $3$  V<sub>DD</sub> refers to AV<sub>DD</sub>, OV<sub>DD</sub> and DV<sub>DD</sub>. GND refers to AGND, OGND and DGND.





### **SERIAL INTERFACE**

The XRD98L61 uses a three wire serial interface (LOAD, SDI & SCLK) to access the programmable features and controls of the chip. The serial interface uses a 16-bit shift register. The first 6 bits shifted in are the address bits; the next 10 bits are the data bits. The address bits select which of the internal registers will receive the 10 data bits. The interface will only load data from the shift register into the register array if there are exactly 16 rising edges of SCLK while LOAD is low. If more or less rising edges are present, the data is discarded. There is no checking of the address bits to ensure a valid register is written to. If the address bits select an undefined register, the data will be discarded. There is a readback function (see Serial Interface Readback section), which outputs the contents of a selected register on pins DB[11:2] of the digital output bus.

The following is the procedure for writing to the serial interface:

- 1) Force LOAD pin low to enable the shift register.
- 2) Shift in 16 bits, 6 address bits (msb first), followed by 10 data bits (msb first).
- 3) Force LOAD pin high to transfer data from the shift register to the serial interface register array.
- **Note:** There must be exactly 16 rising edges of SCLK while LOAD is low.



**Figure 4. Serial Interface Timing Diagram**







**Figure 5. Serial Interface Block Diagram**



**XRD98L61**





 $111111$ 

### **Table 1. Serial Interface Register Address Map & default values**



### **Gain Register (Reg. 0, Address 000000)**

The Gain register is used to set the gain of the Programmable Gain Amplifier (PGA). Code 0000000000 is minimum gain (0 dB). Codes 1011111111 and greater are maximum gain (36 dB). See the Programmable Gain Amplifier (PGA) section for more information.



### **Offset Register (Reg. 1, Address 000001)**

The Offset register is used to set the target ADC output code for Optical Black pixels. See the Black Level Offset Calibration section for more information.

*NOTE:* \*Reserved Test register bit. Used for factory test only. Please do not modify.



/////////////





### **Calibration Register (Reg. 2, Address 000010)**

The Calibration register is used to set various options for the Black Level Offset Calibration. Avg[2:0] set the number of OB pixels to average:

 $000 = 4$  pixels (not recommended)  $100 = 64$  pixels  $001 = 8$  pixels (not recommended)  $101 = 128$  pixels (default)

 $010 = 16$  pixels (not recommended)  $110 = 256$  pixels

 $011 = 32$  pixels  $111 = 512$  pixels

Mode=0, selects Line mode calibration (use OB pixels at start or end of each line).

Mode=1, do not use.

LFrame=0, selects Line mode calibration.

LFrame=1, do not use.

DNS[1:0] selects the Digital Noise Suppression filter setting:



FastCal=0, disables speedup convergence option of the calibration feedback loop.

FastCal=1, enables an option to speedup convergence of the calibration feedback loop.

Hold=0, normal operation of calibration feedback loop.

Hold=1, stops all updates to the Coarse and Fine offset DAC accumulators.

ManCal=0, normal operation of calibration feedback loop.

ManCal=1, enables manual calibration. The offset DACs are set to the values in the CDAC and FDAC registers.

See the Black Level Offset Calibration section for more information.



**WaitA Register (Reg. 3, Address 000011)**



### **WaitB Register (Reg. 4, Address 000100)**

The WaitA and WaitB registers are concatenated to make up the Wait register. See OB Pixel calibration section for more information.



### **OB Lines Register (Reg. 5, Address 000101)**

The OB Lines register is used by the Offset Calibration Logic to set the number of Optical Black lines used for Calibration in the Frame Mode. Do not use.







### **CDAC Register (Reg. 6, Address 000110)**

The CDAC register is used to set the Coarse Offset DAC in the Manual Calibration mode. See Calibration Option, in the Black Level Offset Calibration section for more information.



### **FDAC Register (Reg. 7, Address 000111)**

The FDAC register is used to set the Fine Offset DAC in the Manual Calibration mode. See Calibration Option, in the Black Level Offset Calibration section for more information.



### **Control Register (Reg. 8, Address 001000)**

The Control register is used to set various test and power-down modes.

DIGtest=0, normal operation.

DIGtest=1, Exar test mode - do not use.

ADCtest=0, connects PGA output to ADC input.

ADCtest=1, connects ADCinP & ADCinN pins to ADC input.

NoCDS=0, connects CDS output to PGA input.

NoCDS=1, connects Test1 & Test2 pins to PGA inputs (CDS by-pass mode).

Low Power=0, normal operation.

Low Power=1, Exar test mode - do not use.

OE=0, digital outputs in high-Z state.

OE=1, digital outputs enabled.

DAC1pd=1, Utility DAC1 is powered down.

DAC0pd=1, Utility DAC0 is powered down.

AFEpd=0, normal operation.

AFEpd=1, CDS & PGA are powered down, do not use.

ADCpd=0, normal operation.

ADCpd=1, ADC is powered down, do not use.

PwrDwn=0, normal operation.

PwrDwn=1, the whole chip is powered down.

*Rev. 2.00*

/////////////





### **Polarity Register (Reg. 9, Address 001001)**

The Polarity register is used to set the polarity for the 6 input clock signals. For each clock: polarity bit=0 sets clock active low, polarity bit=1 sets clock active high.



### **Clock Register (Reg. 10, Address 001010)**

The Clock register is used to set various clocking options.

CLKtest=0, Normal operation.

- CLKtest=1, Exar test mode Do not use.
- Nullamp=0, Normal operation.
- Nullamp=1, Exar test mode Do not use.
- CMtest=0, Normal operation.
- CMtest=1, Exar test mode Do not use.
- Fastclk=0, Normal operation.
- Fastclk=1, Exar test mode Do not use.
- CLAMPopt=0, DC Restore bias is on only during CLAMP.
- CLAMPopt=1, DC Restore bias is always ON.
- OneShot=0, CAL defines OB pixels. Clamp controls DC restore.
- OneShot=1, CAL controls DC restore and defines OB pixels. CLAMP used for VS reject.
- ClampCal=0, CLAMP at start of line, CAL at end of line (affects VS reject).
- ClampCal=1, CAL at start of line, CLAMP at end of line (affects VS reject).
- SPIXopt=0, φ2 starts DelayA[5:3] + DelayB[8:6] after SBLK trailing edge
- SPIXopt=1, φ2 starts DelayB[2:0] after SPIX pin leading edge.
- RSTreject=0, Reset reject switch (φ3) not clocked, always on.
- RSTreject=1, Reset reject switch (φ3) clocked.
- VSreject=0, Vertical Shift Reject is inactive.
- VSreject=1, Vertical Shift Reject is active.

**NOTE:** \*Reserved Test Register bit. Used for factory test only. Please do not modify.





**Delay A Register (Reg. 11, Address 001011)**



**DelayB Register (Reg. 12, Address 001100)**

The DelayA & DelayB registers are used to add internal delay to the pixel rate clocks.

For each 3 bit delay parameter, 000 is minimum delay, 111 is maximum delay (∼7ns).

DelayA[8:6]: ADC Clock delay.

DelayA[5:3]: φ1 trailing edge delay.

DelayA[2:0]: φ1 leading edge delay.

DelayB[8:6]: Delay for SPIX option.

DelayB[5:3]: φ2 trailing edge delay.

DelayB[2:0]: φ2 leading edge delay.



**DAC0 Register (Reg. 13, Address 001101)**



**DAC1 Register (Reg. 14, Address 001110)**

The DAC1 & DAC0 registers are used to program the two 8-bit Utility DACs.

Code 00000000 is minimum output voltage. Code 11111111 is maximum output voltage.

/////////////





### **Readback Register (Reg. 62, Address 111110)**

The readback register is used to enable the readback function and select a register for readback.

RBenable=0, Readback disabled.

RBenable=1, Readback enabled. Contents of selected register is output on DB[11:2] pins.

RBreg[8:0], select register to read from, see table in Serial Interface Read Back section.



### **Reset Register (Reg. 63, Address 111111)**

The Reset register is used to reset the entire chip. Reset=0, Normal operation.

Reset=1, Resets the chip. The Reset bit will automatically reset after approximately 10 ns delay.



### **SERIAL INTERFACE READ BACK**

The readback function is used to view the content of the serial interface registers as well as several key registers in the calibration logic. Readback is enabled by writing a 1 to the RBenable bit of the Readback register, bit D9 of register 62.

In the readback mode, the content of the selected register is output on the 10 MSBs of the ADC output bus pins DB[11:2]. As long as valid clocks and CCD signal are applied, the calibration will continue to function properly during readback (internally the ADC data is still sent to the calibration logic).

Registers are selected for readback by writing to the RBreg[8:0] bits in the Readback register, bits D8 to D0 of register 62. If RBreg[8:6]=000, then RBreg[5:0] are used to address the serial interface registers. Currently only register addresses 0 to 14, 62 and 63 are defined. If RBreg[8:6]≠000, then RBreg[5:0] are ignored and RBreg[8:6] are used to address registers in the calibration logic. Currently only three calibration registers are accessible.







/////////////



### **CORRELATED DOUBLE SAMPLE/HOLD (CDS)**

The function of the CDS block is to sense the voltage difference between the black level and video level for each pixel. The PGA then amplifies this difference to the desired level for the ADC. The CDS and PGA are fully differential. The CCDin pin should be connected, via a capacitor, to the CCD output signal. The REFin pin should be connected, via a capacitor, to the CCD "Common" voltage (typically the CCD ground is used as the "Common" voltage). These capacitors, C1 and C2, are typically  $0.01 \mu F + 10\%$  or better matching.

The timing for the switches shown in Figure 6 are determined by  $\phi$ 1,  $\phi$ 2, and  $\phi$ 3.  $\phi$ 1,  $\phi$ 2, and  $\phi$ 3 are internally generated from the timing signals SBLK and SPIX shown in Figures 17 & 18. φ3 (reset reject switches) are closed to simplify the operation described below.

At the beginning (or end) of every video line, the DC restore switch forces one side of the external capacitors to an internal bias level (Vbias1=1.2V). The DC restore switch is controlled by the combination of the CLAMP input signal ANDed with the φ2 clock.

During the black reference phase of each CCD pixel, the φ1 (Sample Black Reference) switches are turned on, shorting the PGA1 inputs to a second bias level (Vbias2). The Coarse Offset DAC adds an adjustment to the bias level (Vbias2) to cancel black level offset in the CCD signal. When the φ1 switches turn off, the pixel black reference level is sampled on the internal black sample capacitors, and the PGA is ready to gain up the CCD video signal.

During the video phase of each CCD pixel, the difference between the pixel black level and video level is transmitted through the internal black sample capacitors and converted to a fully differential signal by the PGA1 amplifier. At this time, the φ2 (Sample Pixel value) switches turn on, and the internal video sample capacitors track the amplified difference. The Fine Offset DAC adds offset adjustment to the PGA2 output (post gain).



**Figure 6. CDS and PGA Block Diagram**





### **4.0 Programmable Gain Amplifier (PGA)**

The PGA provides gains from 0dB to 36 dB in approximately 0.047 dB steps. The desired gain setting is programmed via the 10 bit gain register in the Serial Interface.

For gain codes between 0 and 767, the gain can be calculated by the following equation:

$$
Gain[dB] = \left(\frac{Code}{768} \times 36\right)
$$

For gain codes  $\geq$  768, the gain is fixed at 36 dB. The gain doubles every 128 codes to simplify DSP algorithms and control.



**Figure 7. PGA Gain vs. Gain Code**

An example of setting the gain is as follows: If the CCD input is limited by 800mVpp (CDSV $_{\text{IN}}$ ) and the ADC full scale differential input (VID) is 2Vpp, then a minimum gain is calculated by:

The gain code would be set to 170d for 8dB of PGA gain.

Gain = 20 log 
$$
\left(\frac{VID}{CDSV_{IN}}\right)
$$
 = 20 log  $\left(\frac{2}{0.8}\right)$  = 8dB



### **DIRECT PGA INPUT MODE**

The inputs to the PGA can be accessed directly (bypassing the CDS) through the Test1 & Test2 pins (See Figure 1). The test inputs require Test2 set to a dc voltage of 1.2V and the Test1 input signal between 1.2V and 0.4V. ADC Zero Scale (000h) is at 1.2V input and Full Scale (FFFh)for a 0.4V input assuming a gain of 8dB. (ADC full scale input is 2Vpp.)

To enable the Direct PGA Input mode, write a "1" to the NoCDS bit in the Control register of the serial interface. This will disconnect the CDS from the PGA input and turn on the switches that connect the Test1 & Test2 pins to the PGA. Note that when the part is not in the NoCDS mode that Test1 and Test2 are grounded through an equivalent 10kohm switch resistance. To avoid shorting the input drive circuitry into Test1 and Test2 to ground, the NoCDS mode must be active before the input signal is driven.

In this mode, the SBLK and SPIX clocks must be clocked, due to the switched capacitor architecture of the second PGA stage. ADCLK must be provided to

digitize the PGA output. The analog PGA output cannot be monitored; it does not come out to any pin.

The calibration logic should be put into the Hold mode, or into the ManCAL mode. The Coarse offset correction DAC (CDAC) is disconnected from the PGA inputs in this mode. The CDAC does not affect the Direct PGA inputs, but the Fine offset correction DAC (FDAC) does affect the PGA output. The FDAC range is +-128mV at the ADC input. FDAC can be used to adjust offset in the system when in the ManCal mode.

Note the calibration logic should not be in the automatic mode, because the FDAC circuitry is not "aware" that the Coarse DAC is not active, and thus could cause errors if left operating automatically. Therefore, it is recommended that either CAL Hold or Manual CAL mode be asserted.

The DNL in the Direct PGA Input Mode is shown in Figure 26.



**Figure 8. Direct PGA Input Timing (Default Polarities)**



### **ANALOG TO DIGITAL CONVERTER (ADC)**

The analog-to-digital converter is based on pipeline architecture with a built in track & hold input stage. The track & hold and ADC conversion are controlled by the externally supplied ADCLK.

The polarity of the ADCLK is programmable. If ADCpol = low, the track & hold circuit tracks the PGA output while ADCLK is high and holds while ADCLK is low. If ADCpol = high, the track & hold circuit tracks the PGA output while ADCLK is low and holds while ADCLK is high. ADCLK should be a 50% duty cycle clock, and should be synchronized with SBLK such that ADC tracking ends at the same time as the CDS sample black ends. (See Figure 13).

The ADC reference levels, CapP & CapN, are generated from an internal voltage reference. To minimize noise, these pins should have high frequency bypass capacitors to AGND. The value of these bypass capacitors will affect the time required for the reference to charge up and settle after power down mode.

The ADC output bus, DB[11:0] & OVER, has 3-state capability that is controlled by the OE bit of the Control register. The outputs are enabled when the OE bit is high. The outputs are high impedance when the OE bit is low.

### **Direct ADC Input Mode**

The ADC inputs can be accessed directly via the ADCinP & ADCinN pins. To enable the Direct ADC Input mode, write a "1" to the ADCtest bit of the Control register. This will disable the CDS/PGS and connect the ADCinP & ADCinN pins directly to the ADC. The ADC data is valid 6.5 clock cycles after the sampling edge of ADCLK (default is falling edge).

### **POWER DOWN**

The Power Down mode can be activated by forcing the PD pin high, or by writing a "1" to the PwrDwn bit in the Control register. For normal operation, the PD pin must be low and the PwrDwn bit must be "0". In the Power Down mode, all analog circuits are turned off, the calibration is placed in the Hold mode, and the output bus, (DB[11:0] and OVER) is put in the high impedance mode. All the digital registers retain their values, so the PGA gain, offset, and calibration will return to their previous states. The serial interface pins remain active in the Power Down mode. The PD pin and the PwrDwn bit do not reset any internal registers.

In addition to the PwrDwn bit, there are 4 other power down bits which only turn off portions of the chip. DAC1pd and DAC0pd control the two 8 bit utility DACs. AFEpd controls the CDS & PGA circuits. ADCpd controls the ADC. AFEpd & ADCpd are included for factory test and characterization purposes; they are not intended for use in digital camera applications.

### **DIGITAL OUTPUT ENABLE CONTROL**

The digital output bus, DB[11:0] and OVER, has 3 state capability. When the OE bit in the control register is high, and the OE Pin (#24) is high, the digital output drivers are enabled and active. When the OE bit is low, or the OE Pin is low, the digital output drivers are disabled and the bus is in the high impedance state.

The OE bit and OE Pin only control the digital output drivers; all other circuits on the chip will remain active. The black level calibration can still run properly when the outputs are in the high impedance state.

### **CHIP RESET**

////////////////

The chip includes a Power-On-Reset function (POR), so when the power supplies are turned on, the chip will always power up with default values in all registers.

There are two methods to force a chip reset. The first is to write a "1" to the RESET bit in the reset register. This will reset the chip, and after a delay of about 10 ns, the reset bit will automatically clear itself. The second reset method is to force the RESET pin high. This will reset the chip until the RESET pin goes low again. The RESET pin has an internal pull down.





### **BLACK LEVEL OFFSET CALIBRATION**

To get the maximum color resolution and dynamic range, the XRD9861 uses a digitally controlled calibration circuit to correct for offset in the CCD signal as well as offset in the CDS, PGA & ADC signal path. This calibration is done while the CCD outputs Optical Black (OB) pixels. In the "Line" timing mode, the OB pixels at the start or end of each scan line are used for calibration.







**Table 3. Black Level Output Control**



**XRD98L61**

# **XX EXAR**

### **Hot Pixel Clipper**

CCD's occasionally have hot pixels. These are defective pixels, which always output a bright level. To ensure the Black Level is not affected by hot pixels in the OB area, the Hot Pixel Clipper limits pixel data from the ADC to a maximum value of 511 (1FFh). This clipping only affects the data used by the internal calibration logic. Data on the ADC output bus, DB[11:0], is not clipped.

 $\overline{\phantom{a}}$ 

| 4096<br>Clipper Output<br>511 |                  |                         |      |
|-------------------------------|------------------|-------------------------|------|
| 0                             |                  |                         |      |
|                               | 511<br>$\pmb{0}$ | 2048<br><b>ADC Data</b> | 4096 |
|                               |                  |                         |      |

**Figure 10. Hot Pixel Clipper**

### **Pixel Averager**

After the clipper, the logic takes an average of Optical Black pixels. The number of pixels to be averaged can be selected as one of the following: 4, 8, 16, 32, 64, 128, 256, or 512. The AVG[2:0] bits in the Calibration register are used to program the number of pixels to average. This averaging function filters out noise and prevents image artifacts. The calibration logic will average OB pixels over as many lines as required to get the programmed number of pixels to average.



### **Table 4. Programming the Pixel Averager**

### **Offset Difference**

Next, the Offset register value, OB[7:0], is subtracted from the OB pixel average. If the difference is positive, the offset DACs are adjusted to reduce the effective ADC output code. If the difference is negative, the offset DACs are adjusted to increase the effective ADC output code. The FAST\_CAL and DNS options will affect how the DAC adjustments are made.

### **Coarse & Fine Accumulators**

The Coarse and Fine Accumulators are the registers which hold the digital codes for the Coarse and Fine Offset DACs. The Offset DAC adjustments are made by adding or subtracting to the value in the Fine accumulator. If there is an overflow or underflow in the Fine Accumulator, the Fine Accumulator is reset to its mid-scale value, and the Coarse Accumulator is incremented or decremented accordingly.

### //////////// *Rev. 2.00*



### **CALIBRATION OPTIONS**

### **Fast Cal**

The purpose of this option is to reduce the amount of time required for initial convergence of the calibration feedback system. The feedback system is designed to have a slow response time to avoid introducing image artifacts. The slow response time is achieved by averaging many OB pixels and by limiting the Fine accumulator changes to  $\pm$  1 count at a time (FDAC lsb  $=$   $\frac{1}{2}$  ADC lsb). The FastCal option maintains this slow response while the difference between the averaged ADC data and the Offset Code is small, but when the difference is larger than ±128 lsb's, the coarse accumulator takes a step. The actual step size depends on the PGA Gain code, and is set such that the step will cause no more than a 128 LSB change in the ADC output.

To activate the FastCal mode ,write a "1" to the FastCal bit in the Calibration register. By default, the FastCal mode is active.



**Figure 11. Calibration in FastCal (Speed Up) Mode**

### **Digital Noise Suppression (DNS Filter)**

The purpose of this option is to eliminate small changes in the Black Level offset by making the calibration system less sensitive to small changes in the measured offset. In this mode, the user has the option of selecting from three filter settings;see Table 5.



### **Table 5. DNS Threshold Programming**

To activate the Digital Noise Suppression mode, write to the DNS[1:0] bits in the Calibration register.By default, the Digital Noise Suppression is ON and set to the wide filter width.

### **Hold Mode**

The purpose of this mode is to prevent any changes in the Fine or Coarse accumulators. This mode is intended to optimize digital still camera applications (DSC). The idea is to first run the calibration normally so the Fine and Coarse accumulators converge on the correct values to achieve the programmed Offset Code. Then, just before acquiring the final image data, activate the Hold mode. This will ensure the black level offset of the CDS/PGA does not change while the final image is being transferred out of the CCD. Once the image has been acquired from the CCD, turn off the Hold mode so the chip can continue to compensate for any changes in offset due to temperature drift or other effects.

To activate the Hold mode, write a "1" to the Hold bit in the Calibration register. By default, the Hold mode is not active.





### **Manual Mode**

The purpose of this mode is to disable the automatic calibration feature. This allows manual adjustment of offset in applications such as digital copiers and high speed scanners. In Manual mode, the Coarse accumulator is programmed by writing to the CDAC register; the Fine accumulator is programmed by writing to the FDAC register. The Coarse accumulator is a 9 bit register. The Fine accumulator is a 10 bit register.

To activate the Manual mode, write a "1" to the ManCal bit in the Calibration register. By default, the Manual mode is not active.

### **OB PIXEL CALIBRATION**

### **Line Mode Calibration**

In the Line mode, OB pixels are sampled when CAL is active. CAL can be programmed to be active high or active low. Please see the Timing section for more details about clock polarity. Averaging will span as many lines as needed to get the number of OB pixels programmed by AVG[2:0]. Updates to the offset DACs occur during the Optical Black pixel time after a complete iteration. A complete iteration includes the pixel clipping, averaging, calculation of the offset difference, and calculation of the DAC update values. After a complete iteration, the averager is reset, and the logic waits for the number of lines programmed in the "Wait A" & "Wait B" registers (WL[11:0]) before starting the next iteration.

### **CLOCK BASICS**

There are five clock signals: SBLK, SPIX, ADCLK, CLAMP, and CAL.

The pixel rate clocks are SBLK, SPIX, and ADCLK. SBLK controls sampling of the Black reference level for each pixel. SPIX controls sampling of the Video level for each pixel. ADCLK controls the ADC sampling the PGA output.

The line rate clocks are CLAMP & CAL. CLAMP controls the DC restore function for the external AC coupling capacitors. CAL controls the Black level calibration by defining the OB pixels at the start or end of each line. In the One Shot mode (CAL only), CLAMP is used to define the vertical shift period between lines.



**Figure 12. Clock Polarity and Aperture Delays**

### **CLOCK POLARITY**

Each of the five clocks has a separate polarity control bit in the Polarity register. If the polarity bit for a clock is low, then the clock is active low. If the polarity bit for a clock is high, then the clock is active high. After reset (by POR, reset bit or reset pin), all clocks default to active low.



/////////////





### **Note:**

The timing descriptions in this section are correct for the default conditions: All Polarity bits  $= 0$ ,  $RSTreject = 0$  (switch always ON),  $SPIXopt = 0$ 

### **Figure 13. Detailed Pixel Rate Clock Timing for Default Register Settings**

### **SBLK, SPIX & ADCLK**

Sampling of the pixel Black Level is controlled by the SBLK pulse. When SBLK is low, the internal sample Black switches in the CDS are ON, sampling the pixel black level on the internal capacitors.

The AFE starts tracking the pixel Video Level, an internal delay, after the rising edge of SBLK. The internal delay is programmed by DelayB[8:6]. The AFE holds the pixel Video Level on the rising edge of SPIX.

The ADC will track the PGA output when ADCLK is high. The ADC will hold the PGA output and start a conversion when ADCLK goes low. The falling edge of ADCLK should happen coincident with, or just before, the rising edge of SBLK. ADCLK should be as close as possible to 50% duty cycle.





**Figure 14. Pixel Timing Showing Pipeline Delay**

### **Pipeline Delay**

The digital outputs, DB[11:0] and OVER, are synchronized to ADCLK. When ADCLKpol=0 (default), the digital outputs change on the rising edge of ADCLK. Figure 14 shows the pipeline delay (latency) from sampling a pixel at the CDS input, until the coresponding data is available at the digital output.

### **SPIXopt**

In the default case shown in Figure 15, SPIXopt=0, the internal sample video switches turn ON a programmed delay after the SBLK pulse ends, and turn OFF at the end of the SPIX pulse. The turn ON delay is programmed by DelayB[8:6].

When  $SPIX$ opt = 1, the internal  $SPIX$  switches are controlled only by the SPIX pulse. This mode is intended for camera systems where the designer has the ability to externally fine tune both the rising and falling edges of SPIX to achieve optimum performance (see Figure 16).



////////////



**Figure 15. Pixel Rate Clock Timing with SPIXopt=0 (Default)**



**Figure 16. Pixel Rate Clock Timing with SPIXopt=1**





**Figure 17. Pixel Rate Clock Timing with RSTreject=1**

### **Reset Reject**

In the default state, the reset reject switches  $(φ3)$  are always ON, they are not clocked. The reset pulse of each pixel is transmitted to the first stage of the PGA. Depending on the PGA gain and the actual voltage level of the reset pulse, this could cause the first stage of the PGA to rail. During the Black Level sampling, the PGA should have enough time to recuperate, but as a precaution, we have included the Reset Reject option.

When  $RSTreject = 1$ , the reset reject switches are turned OFF at the end of the SPIX pulse, and turned ON again at the start of the SBLK pulse. This will effectively reject the reset pulse and prevent it from railing the PGA.

### **Aperture Delays**

One of the most difficult tasks in designing a digital camera is optimizing the pixel timing for the CCD, CDS and ADC. We have included the programmable aperture delay function to help simplify this job.

There are two serial interface registers, DelayA & DelayB, used to program the aperture delays. Each register is divided into 3 delay parameters. Each delay parameter is 3 bits wide. Each delay parameter can be set to add from 0ns to 7ns of delay.

The delays are added to the clock signals after the polarity control. This means the definition of leading edge and trailing edge depends on the polarity control bit for each clock. For the default case, SBLKpol=0 &

SPIXpol=0, the leading edge is the falling edge and the trailing edge is the rising edge.

DelayA[2:0] controls the delay added to the leading edge of SBLK. This positions the falling edge of internal signal φ1.

DelayA[5:3] controls the delay added to the trailing edge of SBLK. This positions the rising edge of internal signal φ1.

DelayB[2:0] controls the delay added to the leading edge of φ2. This positions the falling edge of internal signal  $φ2$ .

DelayB[5:3] controls the delay added to the trailing edge of SPIX. This positions the rising edge of internal signal  $φ2$ .

DelayB[8:6] is only used when SPIXopt=0. It controls the delay from the trailing edge of SBLK to the start of the internal φ2 control. This delay is in addition to DelayA[5:3], the SBLK trailing edge delay.

DelayA[8:6] controls the delay added to ADCLK. This is a simple delay. It adds the same delay to both the rising and falling edges of ADCLK to create φ4.

*Rev. 2.00*

1111111111



φ 4

# **XRD98L61**









### **LINE RATE CLOCKS**

CLAMP & CAL are the two line rate clock signals. There are two modes of operation for these clocks.

### **CAL & CLAMP Mode**

In this mode, the CLAMP signal is used to activate the DC restore Clamp at the CDS input, and the CAL signal is used to define the Optical Black pixels to be used for the Black Level calibration function. Typically the CLAMP pulse comes during the dummy or optical black pixels at the beginning of each scan line, and the CAL pulse comes during the longer string of optical black pixels at the end of each scan line. CLAMP & CAL must not be active at the same time.

### **VS Reject Option (CAL & CLAMP Mode)**

*Rev. 2.00*

In the CAL and CLAMP mode, there is an option to disconnect the CDS from the input pins during the Vertical Shift time. To enable this option, write a "1" to

the VSreject bit in the Clock register. To properly define the Vertical Shift time, you must set the ClampCal bit properly.

In the typical case, the CCD has a few OB pixels at the beginning of a line (CLAMP time) and a larger number of OB pixels at the end of a scan line (CAL time). In this case set the ClampCal bit  $= 0$ . This will define the Vertical shift time as the time from the end of the CAL pulse to the beginning of the CLAMP pulse.

If a CCD has more OB pixels at the beginning of a line, then CAL should be active during these pixels and CLAMP should be active at the end of the line. In this case, set the ClampCal bit  $= 1$ . This will define the Vertical shift time as the time from the end of the CLAMP pulse to the beginning of the CAL pulse.



**Figure 20. Line Rate Timing with OneShot=0, VSreject=1 & ClampCal=0**

30

11111111111



**Figure 21. Line Rate Timing with OneShot=0, VSreject=1 & ClampCal=1**

### **One Shot (CAL Only) Mode**

In this mode, the CAL signal is used to activate the DC restore clamp and to define the optical black pixels for calibration. The CAL pulse should frame the longest group of OB pixels at either the end or beginning of each line. The DC restore Clamp switch is turned ON during the first four pixels of each CAL pulse. The remaining pixels under the CAL pulse are used for black level calibration.

### **VS Reject Option (One Shot mode)**

The One Shot mode also has an option to disconnect the CDS from the input pins during the Vertical Shift time. To enable this option, write a "1" to the VSreject bit in the Clock register. The signal at the CLAMP pin is used to define the Vertical Shift period (i.e. the time when the CDS is disconnected from the input pins).





**Figure 22. Line Rate Timing with OneShot=1 & VSreject=1**

### **SETTING POWER AND PERFORMANCE WITH Rext**

The power and performance levels of the XRD98L61 are set by the value of Rext. Rext sets the current bias level for the entire chip. Rext is connected between pin 39 (ExtRef) and analog ground (see Figure 23). This resistor should be placed as close as possible to the pin and routed directly to a ground plane in a PCB layout. A surface mount carbon resistor is recommended.

Increasing values of Rext decrease the power, linearity and noise performance of the XRD98L61. Lowering the value of Rext increases linearity and noise performance while increasing power. The tested default value for Rext is 30KOhms.

In order to match system to system performance and set consistent manufacturable performance levels between cameras, it is recommended that the Rext resistor have <1% tolerance.

### **Digital-to-Analog Converters**

There are two voltage output, 8-bit resolution, Digitalto-Analog Converters (DACs) which can be used for a variety of purposes, and are controlled via the serial interface. On power up, these DACs are disabled. To activate them, you must write a "0" to the DAC0pd and DAC1pd bits in the Control register.



////////////



**XRD98L61**



**Figure 23. Typical Application Schematic**





Figure 24. XRD98L61 Power Dissipation vs R<sub>EXT</sub> @ 20MHz



Figure 25. XRD98L61 Supply Current vs R<sub>EXT</sub> @ 20MHz

*Rev. 2.00*

 $\mathcal{L}$ 

 $1111111$ 





Figure 26. XRD98L61 SNR vs PGA Gain @ 20MHz with Different R<sub>EXT</sub>







**XRD98L61**





**Figure 26. Direct PGA Input DNL**





# **48 LEAD THIN QUAD FLAT PACK**

**(7 x 7 x 1.4 mm TQFP)**

**REV. 2.00**





**Note:** The control dimension is the millimeter column

*Rev. 2.00*



### **NOTICE**

EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for in accuracies.

EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.

Copyright 2001 EXAR Corporation Datasheet May 2001 Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.

