

# LC<sup>2</sup>MOS 4-Channel, 12-Bit Simultaneous Sampling Data Acquisition System

AD7874

#### **FEATURES**

Four On-Chip Track/ Hold Amplifiers
Simultaneous Sampling of 4 Channels
Fast 12-Bit ADC with 8 µs Conversion Time/ Channel
29 kHz Sample Rate for All Four Channels
On-Chip Reference
±10 V Input Range
±5 V Supplies

APPLICATIONS
Sonar
Motor Controllers
Adaptive Filters
Digital Signal Processing

#### GENERAL DESCRIPTION

The AD7874 is a four-channel simultaneous sampling, 12-bit data acquisition system. The part contains a high speed 12-bit ADC, on-chip reference, on-chip clock and four track/hold amplifiers. This latter feature allows the four input channels to be sampled simultaneously, thus preserving the relative phase information of the four input channels, which is not possible if all four channels share a single track/hold amplifier. This makes the AD7874 ideal for applications such as phased-array sonar and ac motor controllers where the relative phase information is important.

The aperture delay of the four track/hold amplifiers is small and specified with minimum and maximum limits. This allows several AD7874s to sample multiple input channels simultaneously without incurring phase errors between signals connected to several devices. A reference output/reference input facility also allows several AD7874s to be driven from the same reference source.

In addition to the traditional dc accuracy specifications such as linearity, full-scale and offset errors, the AD7874 is also fully specified for dynamic performance parameters including distortion and signal-to-noise ratio.

The AD7874 is fabricated in Analog Devices' Linear Compatible CMOS (LC<sup>2</sup>MOS) process, a mixed technology process that combines precision bipolar circuits with low-power CMOS logic. The part is available in a 28-pin, 0.6" wide, plastic or hermetic dual-in-line package (DIP), in a 28-terminal leadless ceramic chip carrier (LCCC) and in a 28-pin SOIC.

#### FUNCTIONAL BLOCK DIAGRAM



## PRODUCT HIGHLIGHTS

- 1. Simultaneous Sampling of Four Input Channels. Four input channels, each with its own track/hold amplifier, allow simultaneous sampling of input signals. Track/hold acquisition time is 2 μs, and the conversion time per channel is 8 μs, allowing 29 kHz sample rate for all four channels.
- 2. Tight Aperture Delay Matching. The aperture delay for each channel is small and the aperture delay matching between the four channels is less than 4 ns. Additionally, the aperture delay specification has upper and lower limits allowing multiple AD 7874s to sample more than four channels.
- Fast Microprocessor Interface.
   The high speed digital interface of the AD7874 allows direct connection to all modern 16-bit microprocessors and digital signal processors.

# REV. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

 $\label{eq:decomposition} \begin{array}{l} \text{AD7874-SPECIFICATIONS} & (\text{$V_{DD}=+5$ V}, \, \text{$V_{SS}=-5$ V}, \, \text{AGND}=\text{ DGND}=\text{ 0 V}, \, \text{REF IN}=+3\text{ V}, \, \text{$f_{CLK}=2.5$ MHz} \\ \text{external. All specifications $T_{MIN}$ to $T_{MAX}$ unless otherwise noted.) \\ \end{array}$ 

| Parameter                                                                                                                                                                                                                        | A Version                                  | B Version                               | S Version                                  | Units                                                                        | Test Conditions/Comments                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------|--------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SAMPLE-AND-HOLD Acquisition Time <sup>2</sup> to 0.01% Droop Rate <sup>2, 3</sup> -3 dB Small Signal Bandwidth <sup>3</sup> Aperture Delay <sup>2</sup> Aperture Jitter <sup>2, 3</sup>                                          | 2<br>1<br>500<br>0<br>40<br>200            | 2<br>1<br>500<br>0<br>40<br>200         | 2<br>2<br>500<br>0<br>40<br>200            | μs max<br>mV/ms max<br>kHz typ<br>ns min<br>ns max                           | V <sub>IN</sub> = 500 mV p-p                                                                                                                                                                                                                                                                                           |
| Aperture Delay Matching <sup>2</sup>                                                                                                                                                                                             | 4                                          | 4                                       | 4                                          | ps typ<br>ns max                                                             |                                                                                                                                                                                                                                                                                                                        |
| SAMPLE-AND-HOLD AND ADC DYNAMIC PERFORMANCE Signal-to-Noise Ratio Total Harmonic Distortion Peak Harmonic or Spurious Noise Intermodulation Distortion 2nd Order Terms 3rd Order Terms Channel-to-Channel Isolation <sup>2</sup> | 70<br>-78<br>-78<br>-80<br>-80<br>-80      | 71<br>-80<br>-80<br>-80<br>-80<br>-80   | 70<br>-78<br>-78<br>-80<br>-80<br>-80      | dB min<br>dB max<br>dB max<br>dB max<br>dB max<br>dB max                     | $\begin{split} f_{IN} &= 10 \text{ kHz Sine Wave, } f_{SAMPLE} = 29 \text{ kHz} \\ f_{IN} &= 10 \text{ kHz Sine Wave, } f_{SAMPLE} = 29 \text{ kHz} \\ f_{IN} &= 10 \text{ kHz Sine Wave, } f_{SAMPLE} = 29 \text{ kHz} \\ f_{a} &= 9 \text{ kHz, } f_{b} = 9.5 \text{ kHz, } f_{SAMPLE} = 29 \text{ kHz} \end{split}$ |
| DC ACCURACY                                                                                                                                                                                                                      |                                            |                                         |                                            |                                                                              |                                                                                                                                                                                                                                                                                                                        |
| Resolution Relative Accuracy Differential Nonlinearity Positive Full-Scale Error <sup>4</sup> Negative Full-Scale Error <sup>4</sup> Full-Scale Error Match Bipolar Zero Error Bipolar Zero Error Match                          | 12<br>±1<br>±1<br>±5<br>±5<br>5<br>±5<br>4 | 12<br>±1/2<br>±1<br>±5<br>±5<br>±5<br>5 | 12<br>±1<br>±1<br>±5<br>±5<br>±5<br>5<br>4 | Bits LSB max | No Missing Codes Guaranteed Any Channel Any Channel Between Channels Any Channel Between Channels                                                                                                                                                                                                                      |
| ANALOG INPUTS Input Voltage Range Input Current                                                                                                                                                                                  | ±10<br>±600                                | ±10<br>±600                             | ±10<br>±600                                | Volts<br>µA max                                                              |                                                                                                                                                                                                                                                                                                                        |
| REFERENCE OUTPUTS REF OUT REF OUT Error @ +25°C T <sub>MIN</sub> to T <sub>MAX</sub> REF OUT Temperature Coefficient Reference Load Change                                                                                       | 3<br>±0.33<br>±1<br>±35<br>±1              | 3<br>±0.33<br>±1<br>±35<br>±1           | 3<br>±0.33<br>±1<br>±35<br>±2              | V nom<br>% max<br>% max<br>ppm/°C typ<br>mV max                              | Reference Load Current Change (0–500 μA)<br>Reference Load Should Not Be Changed During Conversion                                                                                                                                                                                                                     |
| REFERENCE INPUT Input Voltage Range Input Current Input Capacitance <sup>3</sup>                                                                                                                                                 | 2.85/3.15<br>±1<br>10                      | 2.85/3.15<br>±1<br>10                   | 2.85/3.15<br>±1<br>10                      | V min/V max<br>µA max<br>pF max                                              | 3 V ± 5%                                                                                                                                                                                                                                                                                                               |
| $\begin{array}{c} LOGIC\ INPUTS \\ Input\ High\ Voltage,\ V_{INH} \\ Input\ Low\ Voltage,\ V_{INL} \\ Input\ Current,\ I_{IN} \\ Input\ Capacitance,\ C_{IN}{}^3 \end{array}$                                                    | 2.4<br>0.8<br>±10<br>10                    | 2.4<br>0.8<br>±10<br>10                 | 2.4<br>0.8<br>±10<br>10                    | V min<br>V max<br>µA max<br>pF max                                           | $V_{DD} = 5 \text{ V} \pm 5\%$<br>$V_{DD} = 5 \text{ V} \pm 5\%$<br>$V_{IN} = 0 \text{ V to } V_{DD}$                                                                                                                                                                                                                  |
| $\begin{array}{c} LOGIC\ OUTPUTS \\ Output\ High\ Voltage,\ V_{OH} \\ Output\ Low\ Voltage,\ V_{OL} \\ DB0-DB11 \end{array}$                                                                                                     | 4.0<br>0.4                                 | 4.0<br>0.4                              | 4.0                                        | V min<br>V max                                                               | $V_{\rm DD} = 5 \ V \pm 5\%; \ I_{\rm SOURCE} = 40 \ \mu A$<br>$V_{\rm DD} = 5 \ V \pm 5\%; \ I_{\rm SINK} = 1-6 \ m A$                                                                                                                                                                                                |
| Floating-State Leakage Current<br>Floating-State Output Capacitance<br>Output Coding                                                                                                                                             | ±10<br>10<br>2s C                          | ±10<br> 10<br>OMPLEME                   | ±10<br>  10<br>NT                          | μA max<br>pF max                                                             | $V_{IN} = 0 \text{ V to } V_{DD}$                                                                                                                                                                                                                                                                                      |
| POWER REQUIREMENTS                                                                                                                                                                                                               |                                            |                                         |                                            |                                                                              |                                                                                                                                                                                                                                                                                                                        |
| $egin{array}{l} V_{ m DD} \ V_{ m SS} \ I_{ m DD} \ I_{ m SS} \end{array}$                                                                                                                                                       | +5<br>-5<br>18<br>12                       | +5<br>-5<br>18<br>12                    | +5<br>-5<br>18<br>12                       | V nom<br>V nom<br>mA max<br>mA max                                           |                                                                                                                                                                                                                                                                                                                        |
| Power Dissipation                                                                                                                                                                                                                | 150                                        | 150                                     | 150                                        | mW max                                                                       | $\frac{\overline{CS} = \overline{RD} = \overline{CONVST} = +5 \text{ V; Typically 100 mW}}{\overline{CS} = \overline{RD} = \overline{CONVST} = +5 \text{ V; Typically 100 mW}}$                                                                                                                                        |

NOTES

Specifications subject to change without notice.

-2-REV. C

<sup>&</sup>quot;Temperature ranges are as follows: A, B Versions: -40°C to +85°C; S Version: -55°C to +125°C.

2See Terminology.

3Sample tested @ +25°C to ensure compliance.

 $<sup>^4\</sup>text{Measured}$  with respect to the REF IN voltage and includes bipolar offset error.

<sup>&</sup>lt;sup>5</sup>For capacitive loads greater than 50 pF a series resistor is required.

# $\begin{array}{ll} \text{TIMING CHARACTERISTICS}^{1} & (V_{DD}=+5 \text{ V} \pm 5\%, \ V_{SS}=-5 \text{ V} \pm 5\%, \ \text{AGND}=\text{ DGND}=\text{ OV}, \ t_{CLK}=2.5 \text{ MHz} \text{ external unless otherwise noted.}) \end{array}$

| Parameter        | A, B Versions | S Version | Units  | Conditions/Comments                           |
|------------------|---------------|-----------|--------|-----------------------------------------------|
| $\overline{t_1}$ | 50            | 50        | ns min | CONVST Pulse Width                            |
| $t_2$            | 0             | 0         | ns min | CS to RD Setup Time                           |
| $t_3$            | 60            | 70        | ns min | RD Pulse Width                                |
| $t_4$            | 0             | 0         | ns min | CS to RD Hold Time                            |
| $t_5$            | 60            | 60        | ns max | RD to INT Delay                               |
| $t_6^2$          | 57            | 70        | ns max | Data Access Time after $\overline{\text{RD}}$ |
| $t_7^{3}$        | 5             | 5         | ns min | Bus Relinquish Time after RD                  |
|                  | 45            | 50        | ns max | •                                             |
| $t_8$            | 130           | 150       | ns min | Delay Time between Reads                      |
| $t_{CONV}$       | 31            | 31        | μs min | CONVST to INT, External Clock                 |
|                  | 32.5          | 32.5      | μs max | CONVST to INT, External Clock                 |
|                  | 31            | 31        | us min | CONVST to INT, Internal Clock                 |
|                  | 35            | 35        | μs max | CONVST to INT, Internal Clock                 |
| $t_{CLK}$        | 10            | 10        | μs max | Minimum Input Clock Period                    |

#### NOTES

Specifications subject to change without notice.

# ABSOLUTE MAXIMUM RATINGS\*

 $(T_A = +25^{\circ}C \text{ unless otherwise noted})$ 

 $V_{DD}$  to AGND .....

| $V_{DD}$ to DGND                                                     |
|----------------------------------------------------------------------|
| $V_{SS}$ to AGND                                                     |
| AGND to DGND $-0.3 \text{ V}$ to $V_{DD}$ + $0.3 \text{ V}$          |
| $V_{IN}$ to AGND                                                     |
| REF OUT to AGND 0 V to $V_{\text{DD}}$                               |
| Digital Inputs to DGND $-0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$  |
| Digital Outputs to DGND $-0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$ |
| Operating Temperature Range                                          |
| Commercial (A, B Versions)40°C to +85°C                              |
| Extended (S Version)                                                 |
| Storage Temperature Range65°C to +150°C                              |
| Lead Temperature (Soldering, 10 secs) +300°C                         |
| Power Dissipation (Any Package) to +75°C 1,000 mW                    |
| Derates above +75°C by                                               |

<sup>\*</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 1. Load Circuit for Access Time



Figure 2. Load Circuit for Bus Relinquish Time

#### CAUTION \_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7874 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. C –3–

<sup>&</sup>lt;sup>1</sup>Timing Specifications in **bold print** are 100% production tested. All other times are sample tested at +25 °C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of +5 V) and timed from a voltage level of 1.6 V.

 $<sup>^2</sup>$ t<sub>6</sub> is measured with the load circuit of Figure 1 and defined as the time required for an output to cross 0.8 V or 2.4 V.

<sup>&</sup>lt;sup>3</sup>t<sub>7</sub> is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t<sub>7</sub>, quoted in the timing characteristics is the true bus relinquish time of the part and as such is independent of external bus loading capacitances.

# TERMINOLOGY ACQUISITION TIME

Acquisition Time is the time required for the output of the track/hold amplifiers to reach their final values, within  $\pm 1/2$  LSB, after the falling edge of  $\overline{\rm INT}$  (the point at which the track/holds return to track mode). This includes switch delay time, slewing time and settling time for a full-scale voltage change.

# APERTURE DELAY

Aperture Delay is defined as the time required by the internal switches to disconnect the hold capacitors from the inputs. This produces an effective delay in sample timing. It is measured by applying a step input and adjusting the  $\overline{\text{CONVST}}$  input position until the output code follows the step input change.

#### APERTURE DELAY MATCHING

Aperture Delay Matching is the maximum deviation in aperture delays across the four on-chip track/hold amplifiers.

#### APERTURE JITTER

Aperture Jitter is the uncertainty in aperture delay caused by internal noise and variation of switching thresholds with signal level.

#### DROOP RATE

Droop Rate is the change in the held analog voltage resulting from leakage currents.

#### CHANNEL-TO-CHANNEL ISOLATION

Channel-to-Channel Isolation is a measure of the level of crosstalk between channels. It is measured by applying a full-scale 1 kHz signal to the other three inputs. The figure given is the worst case across all four channels.

# SNR, THD, IMD

See DYNAMIC SPECIFICATIONS section.

#### PIN CONFIGURATIONS

#### DIP and SOIC



LCCC



# PIN FUNCTION DESCRIPTION

| Pin   | Mnemonic           | Description                                                                                                                                                                                                                                                                  |
|-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | $V_{\rm IN1}$      | Analog Input Channel 1. This is the first of the four input channels to be converted in a conversion cycle. Analog input voltage range is $\pm 10$ V.                                                                                                                        |
| 2     | $V_{IN2}$          | Analog Input Channel 2. Analog input voltage range is ±10 V.                                                                                                                                                                                                                 |
| 3     | $V_{DD}$           | Positive supply voltage, $+5 \text{ V} \pm 5\%$ . This pin should be decoupled to AGND.                                                                                                                                                                                      |
| 4     | ĪNT                | Interrupt. Active low logic output indicating converter status. See Figure 7.                                                                                                                                                                                                |
| 5     | CONVST             | Convert Start. Logic Input. A low to high transition on this input puts the track/hold into its hold mode and starts conversion. The four channels are converted sequentially, Channel 1 to Channel 4. The CONVST input is asynchronous to CLK and independent of CS and RD. |
| 6     | RD                 | Read. Active low logic input. This input is used in conjunction with $\overline{CS}$ low to enable the data outputs. Four successive reads after a conversion will read the data from the four channels in the sequence, Channel 1, 2, 3, 4.                                 |
| 7     | CS                 | Chip Select. Active low logic input. The device is selected when this input is active.                                                                                                                                                                                       |
| 8     | CLK                | Clock Input. An external TTL-compatible clock may be applied to this input pin. Alternatively, tying this pin to $V_{SS}$ enables the internal laser trimmed clock oscillator.                                                                                               |
| 9     | $V_{DD}$           | Positive Supply Voltage, +5 V $\pm$ 5%. Same as Pin 3; both pins must be tied together at the package. This pin should be decoupled to DGND.                                                                                                                                 |
| 10    | DB11               | Data Bit 11 (MSB). Three-state TTL output. Output coding is 2s complement.                                                                                                                                                                                                   |
| 11-13 | DB10-DB8           | Data Bit 10 to Data Bit 8. Three-state TTL outputs.                                                                                                                                                                                                                          |
| 14    | DGND               | Digital Ground. Ground reference for digital circuitry.                                                                                                                                                                                                                      |
| 15-21 | DB7-DB1            | Data Bit 7 to Data Bit 1. Three-state TTL outputs.                                                                                                                                                                                                                           |
| 22    | DB0                | Data Bit 0 (LSB). Three-state TTL output.                                                                                                                                                                                                                                    |
| 23    | AGND               | Analog Ground. Ground reference for track/hold, reference and DAC.                                                                                                                                                                                                           |
| 24    | REF IN             | Voltage Reference Input. The reference voltage for the part is applied to this pin. It is internally buffered, requiring an input current of only $\pm 1~\mu A$ . The nominal reference voltage for correct operation of the AD7874 is 3 V.                                  |
| 25    | REF OUT            | Voltage Reference Output. The internal 3 V analog reference is provided at this pin. To operate the AD7874 with internal reference, REF OUT is connected to REF IN. The external load capability of the reference is 500 µA.                                                 |
| 26    | $V_{SS}$           | Negative Supply Voltage, -5 V ± 5%.                                                                                                                                                                                                                                          |
| 27    | $V_{IN3}$          | Analog Input Channel 3. Analog input voltage range is ±10 V.                                                                                                                                                                                                                 |
| 28    | $V_{\mathrm{IN4}}$ | Analog Input Channel 4. Analog input voltage range is ±10 V.                                                                                                                                                                                                                 |

# ORDERING GUIDE

| Model <sup>1</sup>                                                                            | Relative<br>Temperature<br>Range                                                                                            | SNR<br>(dBs)                                                       | Accuracy<br>(LSB)                                                        | Package<br>Option <sup>2</sup>                       |
|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------|
| AD7874AN<br>AD7874BN<br>AD7874AR<br>AD7874BR<br>AD7874AQ<br>AD7874BQ<br>AD7874SQ <sup>3</sup> | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-55°C to +125°C | 70 min<br>72 min<br>70 min<br>72 min<br>70 min<br>72 min<br>70 min | ±1 max<br>±1/2 max<br>±1 max<br>±1/2 max<br>±1 max<br>±1/2 max<br>±1 max | N-28<br>N-28<br>R-28<br>R-28<br>Q-28<br>Q-28<br>Q-28 |
| $AD7874SE^3$                                                                                  | -55°C to +125°C                                                                                                             | 70 min                                                             | ±1 max                                                                   | E-28A                                                |

REV. C -5-

<sup>&</sup>lt;sup>1</sup>To order MIL-STD-883, Class B processed parts, add /883B to part number. Contact our local sales office for military data sheet and availability.

<sup>2</sup>E = Leaded Ceramic Chip Carrier; N = Plastic DIP; Q = Cerdip; R = SOIC.

<sup>3</sup>Available to /883B processing only.

#### **CONVERTER DETAILS**

The AD7874 is a complete 12-bit, 4-channel data acquisition system. It is comprised of a 12-bit successive approximation ADC, four high speed track/hold circuits, a four-channel analog multiplexer and a 3 V Zener reference. The ADC uses a successive approximation technique and is based on a fast-settling, voltage switching DAC, a high speed comparator, a fast CMOS SAR and high speed logic.

Conversion is initiated on the rising edge of  $\overline{CONVST}$ . All four input track/holds go from track to hold on this edge. Conversion is first performed on the Channel 1 input voltage, then Channel 2 is converted and so on. The four results are stored in on-chip registers. When all four conversions have been completed, INT goes low indicating that data can be read from these locations. The conversion sequence takes either 78 or 79 rising clock edges depending on the synchronization of CONVST with CLK. Internal delays and reset times bring the total conversion time from CONVST going high to INT going low to 32.5 µs maximum for a 2.5 MHz external clock. The AD7874 uses an implicit addressing scheme whereby four successive reads to the same memory location access the four data words sequentially. The first read accesses Channel 1 data, the second read accesses Channel 2 data and so on. Individual data registers cannot be accessed independently.

#### INTERNAL REFERENCE

The AD7874 has an on-chip temperature compensated buried Zener reference which is factory trimmed to 3 V  $\pm$  10 mV (see Figure 3). The reference voltage is provided at the REF OUT pin. This reference can be used to provide both the reference voltage for the ADC and the bipolar bias circuitry. This is achieved by connecting REF OUT to REF IN.



Figure 3. AD7874 Internal Reference

The reference can also be used as a reference for other components and is capable of providing up to  $500~\mu A$  to an external load. In systems using several AD7874s, using the REF OUT of one device to provide the REF IN for the other devices ensures good full-scale tracking between all the AD7874s. Because the AD7874 REF IN is buffered, each AD7874 presents a high impedance to the reference so one AD7874 REF OUT can drive several AD7874 REF INs.

The maximum recommended capacitance on REF OUT for normal operation is 50 pF. If the reference is required for other system uses, it should be decoupled to AGND with a 200  $\Omega$  resistor in series with a parallel combination of a 10  $\mu$ F tantalum capacitor and a 0.1  $\mu$ F ceramic capacitor.

#### EXTERNAL REFERENCE

In some applications, the user may require a system reference or some other external reference to drive the AD7874 reference input. Figure 4 shows how the AD586 5 V reference can be used to provide the 3 V reference required by the AD7874 REF IN.



Figure 4. AD586 Driving AD7874 REF IN

### TRACK-AND-HOLD AMPLIFIER

The track-and-hold amplifier on each analog input of the AD7874 allows the ADC to accurately convert an input sine wave of 20 V p-p amplitude to 12-bit accuracy. The input bandwidth of the track/hold amplifier is greater than the Nyquist rate of the ADC even when the ADC is operated at its maximum throughput rate. The small signal 3 dB cutoff frequency occurs typically at 500 kHz.

The four track/hold amplifiers sample their respective input channels simultaneously. The aperture delay of the track/hold circuits is small and, more importantly, is well matched across the four track/holds on one device and also well matched from device to device. This allows the relative phase information between different input channels to be accurately preserved. It also allows multiple AD7874s to sample more than four channels simultaneously.

The operation of the track/hold amplifiers is essentially transparent to the user. Once conversion is initiated, the four channels are automatically converted and there is no need to select which channel is to be digitized.

#### ANALOG INPUT

The analog input of Channel 1 of the AD7874 is as shown in Figure 4. The analog input range is  $\pm 10$  V into an input resistance of typically 30 k $\Omega$ . The designed code transitions occur midway between successive integer LSB values (i.e., 1/2 LSB, 3/2 LSBs, 5/2 LSBs, . . . FS – 3/2 LSBs). The output code is 2s complement binary with 1 LSB = FS/4096 = 20 V/4096 = 4.88 mV. The ideal input/output transfer function is shown in Figure 5.



Figure 5. Input/Output Transfer Function

#### OFFSET AND FULL-SCALE ADJUSTMENT

In most Digital Signal Processing (DSP) applications, offset and full-scale errors have little or no effect on system performance. Offset error can always be eliminated in the analog domain by ac coupling. Full-scale error effect is linear and does not cause problems as long as the input signal is within the full dynamic range of the ADC. Invariably, some applications will require that the input signal span the full analog input dynamic range. In such applications, offset and full-scale error will have to be adjusted to zero.

Figure 6 shows a circuit which can be used to adjust the offset and full-scale errors on the AD7874 (Channel 1 is shown for example purposes only). Where adjustment is required, offset error must be adjusted before full-scale error. This is achieved by trimming the offset of the op amp driving the analog input of the AD7874 while the input voltage is a 1/2 LSB below analog ground. The trim procedure is as follows: apply a voltage of –2.44 mV (–1/2 LSB) at V<sub>1</sub> in Figure 6 and adjust the op amp offset voltage until the ADC output code flickers between 1111 1111 1111 and 0000 0000 0000.



Figure 6. AD7874 Full-Scale Adjust Circuit

Gain error can be adjusted at either the first code transition (ADC negative full scale) or the last code transition (ADC positive full scale). The trim procedures for both cases are as follows:

#### Positive Full-Scale Adjust

Apply a voltage of +9.9927 V (FS/2 - 3/2 LSBs) at  $V_1$ . Adjust R2 until the ADC output code flickers between 0111 1111 1110 and 0111 1111 1111.

## Negative Full-Scale Adjust

Apply a voltage of -9.9976 V ( -FS + 1/2 LSB) at  $V_1$  and adjust R2 until the ADC output code flickers between 1000 0000 0000 and 1000 0000 0001.

An alternative scheme for adjusting full-scale error in systems which use an external reference is to adjust the voltage at the REF IN pin until the full-scale error for any of the channels is adjusted out. The good full-scale matching of the channels will ensure small full-scale errors on the other channels.

#### TIMING AND CONTROL

Conversion is initiated on the AD7874 by asserting the CONVST input. This CONVST input is an asynchronous input which is independent of the ADC clock. This is essential for applications where precise sampling in time is important. In these applications, the signal sampling must occur at exactly equal intervals to minimize errors due to sampling uncertainty or jitter. In these cases, the CONVST input is driven from a timer or precise clock source. Once conversion is started, CONVST should not be asserted again until conversion is complete on all four channels.

In applications where precise time interval sampling is not critical, the  $\overline{\text{CONVST}}$  pulse can be generated from a microprocessor WRITE or READ line gated with a decoded address (different to the AD7874  $\overline{\text{CS}}$  address).  $\overline{\text{CONVST}}$  should not be derived from a decoded address alone because very short  $\overline{\text{CONVST}}$  pulses (which may occur in some microprocessor systems as the address bus is changing at the start of an instruction cycle) could initiate a conversion.

All four track/hold amplifiers go from track to hold on the rising edge of the  $\overline{CONVST}$  pulse. The four track/hold amplifiers remain in their hold mode while all four channels are converted. The rising edge of  $\overline{CONVST}$  also initiates a conversion on the Channel 1 input voltage  $(V_{IN1})$ . When conversion is complete on Channel 1, its result is stored in Data Register 1, one of four on-chip registers used to store the conversion results. When the result from the first conversion is stored, conversion is initiated on the voltage held by track/hold 2. When conversion has been completed on the voltage held by track/hold 4 and its result is stored in Data Register 4,  $\overline{INT}$  goes low to indicate that the conversion process is complete.

The sequence in which the channel conversions takes place is automatically taken care of by the AD7874. This means that the user does not have to provide address lines to the AD7874 or worry about selecting which channel is to be digitized.

Reading data from the device consists of four read operations to the same microprocessor address. Addressing of the four on-chip data registers is again automatically taken care of by the AD7874.

The first read operation to the AD7874 after conversion always accesses data from Data Register 1 (i.e., the conversion result from the  $V_{\rm IN1}$  input).  $\overline{\rm INT}$  is reset high on the falling edge of  $\overline{\rm RD}$  during this first read operation. The second read always accesses data from Data Register 2 and so on. The address pointer is reset to point to Data Register 1 on the rising edge of  $\overline{\rm CONVST}$ . A read operation to the AD7874 should not be attempted during conversion. The timing diagram for the AD7874 conversion sequence is shown in Figure 7.



Figure 7. AD7874 Timing Diagram

#### AD 7874 DYNAMIC SPECIFICATIONS

The AD7874 is specified and 100% tested for dynamic performance specifications as well as traditional dc specifications such as Integral and Differential Nonlinearity. These ac specifications are required for the signal processing applications such as phased array sonar, adaptive filters and spectrum analysis. These applications require information on the ADC's effect on the spectral content of the input signal. Hence, the parameters for which the AD7874 is specified include SNR, harmonic distortion, intermodulation distortion and peak harmonics. These terms are discussed in more detail in the following sections.

# Signal-to-Noise Ratio (SNR)

SNR is the measured signal to noise ratio at the output of the ADC. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency (fs/2) excluding dc. SNR is dependent upon the number of quantization levels used in the digitization process; the more levels, the smaller the quantization noise. The theoretical signal to noise ratio for a sine wave input is given by

$$SNR = (6.02N + 1.76) dB$$
 (1)

where N is the number of bits.

Thus for an ideal 12-bit converter, SNR = 74 dB.

The output spectrum from the ADC is evaluated by applying a sine wave signal of very low distortion to the  $V_{\rm IN}$  input which is sampled at a 29 kHz sampling rate. A Fast Fourier Transform (FFT) plot is generated from which the SNR data can be obtained. Figure 8 shows a typical 2048 point FFT plot of the AD7874BN with an input signal of 10 kHz and a sampling frequency of 29 kHz. The SNR obtained from this graph is 73.2 dB. It should be noted that the harmonics are taken into account when calculating the SNR.



Figure 8. AD7874 FFT Plot

# Effective Number of Bits

The formula given in Equation 1 relates the SNR to the number of bits. Rewriting the formula, as in Equation 2, it is possible to get a measure of performance expressed in effective number of bits (N).

$$N = \frac{SNR - 1.76}{6.02} \tag{2}$$

The effective number of bits for a device can be calculated directly from its measured SNR.

Figure 9 shows a typical plot of effective number of bits versus frequency for an AD7874BN with a sampling frequency of 29 kHz. The effective number of bits typically falls between 11.75 and 11.87 corresponding to SNR figures of 72.5 dB and 73.2 dB.



Figure 9. Effective Numbers of Bits vs. Frequency

## Total Harmonic Distortion (THD)

Total Harmonic Distortion (THD) is the ratio of the rms sum of harmonics to the rms value of the fundamental. For the AD7874, THD is defined as

$$THD = 20 \log \frac{\sqrt{{V_2}^2 + {V_3}^2 + {V_4}^2 + {V_5}^2 + {V_6}^2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  and  $V_6$  are the rms amplitudes of the second through the sixth harmonic. The THD is also derived from the FFT plot of the ADC output spectrum.

#### Intermodulation Distortion

With inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities will create distortion products at sum and difference frequencies of mfa  $\pm$  nfb where m, n = 0, 1, 2, 3 . . ., etc. Intermodulation terms are those for which neither m or n are equal to zero. For example, the second order terms include (fa + fb) and (fa – fb) while the third order terms include (2fa + fb), (2fa – fb), (fa + 2fb) and (fa – 2fb).

Using the CCIF standard where two input frequencies near the top end of the input bandwidth are used, the second and third order terms are of different significance. The second order terms are usually distanced in frequency from the original sine waves while the third order terms are usually at a frequency close to the input frequencies. As a result, the second and third order terms are specified separately. The calculation of the intermodulation distortion is as per the THD specification where it is the ratio of the rms sum of the individual distortion products to the rms amplitude of the fundamental expressed in dBs. In this case, the input consists of two, equal amplitude, low distortion sine waves. Figure 10 shows a typical IMD plot for the AD7874.



Figure 10. AD7874 IMD Plot

## Peak Harmonic or Spurious Noise

Harmonic or Spurious Noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to fs/2 and excluding dc) to the rms value of the fundamental. Normally, the value of this specification will be determined by the largest harmonic in the spectrum, but for parts where the harmonics are buried in the noise floor the peak will be a noise peak.

#### **AC Linearity Plot**

When a sine wave of specified frequency is applied to the  $V_{\rm IN}$  input of the AD7874 and several million samples are taken, a histogram showing the frequency of occurrence of each of the 4096 ADC codes can be generated. From this histogram data it is possible to generate an ac integral linearity plot as shown in Figure 11. This shows very good integral linearity performance from the AD7874 at an input frequency of 10 kHz. The absence of large spikes in the plot shows good differential linearity. Simplified versions of the formulae used are outlined below.

$$INL(i) = \left\lceil \frac{(V(i) - V(o)) \cdot 4096}{V(fs) - V(o)} \right\rceil - i$$

where INL(i) is the integral linearity at code i. V(fs) and V(o) are the estimated full-scale and offset transitions, and V(i) is the estimated transition for the  $i^{th}$  code.

V(i), the estimated code transition point is derived as follows:

$$V(i) = -A \cdot Cos \frac{\left[\pi \cdot cum(i)\right]}{N}$$

where A is the peak signal amplitude, N is the number of histogram samples

and 
$$cum(i) = \sum_{n=0}^{i} V(n)$$
 occurrences



Figure 11. AD7874 AC INL Plot

REV. C -9-

#### MICROPROCESSOR INTERFACING

The AD7874 high speed bus timing allows direct interfacing to DSP processors as well as modern 16-bit microprocessors. Suitable microprocessor interfaces are shown in Figures 12 through 16.

#### AD 7874-AD SP-2100 Interface

Figure 12 shows an interface between the AD7874 and the ADSP-2100. Conversion is initiated using a timer which allows very accurate control of the sampling instant on all four channels. The AD7874  $\overline{\rm INT}$  line provides an interrupt to the ADSP-2100 when conversion is completed on all four channels. The four conversion results can then be read from the AD7874 using four successive reads to the same memory address. The following instruction reads one of the four results (this instruction is repeated four times to read all four results in sequence):

$$MR0 = DM(ADC)$$

where MR0 is the ADSP-2100 MR0 register and ADC is the AD7874 address.



Figure 12. AD7874-ADSP-2100 Interface

# AD 7874-AD SP-2101/AD SP-2102 Interface

The interface outlined in Figure 12 also forms the basis for an interface between the AD7874 and the ADSP-2101/ADSP-2102. The READ line of the ADSP-2101/ADSP-2102 is labeled  $\overline{RD}$ . In this interface, the  $\overline{RD}$  pulse width of the processor can be programmed using the Data Memory Wait State Control Register. The instruction used to read one of the four results is as outlined for the ADSP-2100.

# AD 7874-TMS 32010 Interface

An interface between the AD7874 and the TMS32010 is shown in Figure 13. Once again the conversion is initiated using an external timer and the TMS32010 is interrupted when all four conversions have been completed. The following instruction is used to read the conversion results from the AD7874:

#### IN D,ADC

where D is Data Memory address and ADC is the AD7874 address.



Figure 13. AD7874-TMS32010 Interface

# AD7874-TMS320C25 Interface

Figure 14 shows an interface between the AD7874 and the TMS320C25. As with the two previous interfaces, conversion is initiated with a timer and the processor is interrupted when the conversion sequence is completed. The TMS320C25 does not have a separate  $\overline{RD}$  output to drive the AD7874  $\overline{RD}$  input directly. This has to be generated from the processor STRB and R/ $\overline{W}$  outputs with the addition of some logic gates. The  $\overline{RD}$  signal is OR-gated with the MSC signal to provide the one WAIT state required in the read cycle for correct interface timing. Conversion results are read from the AD7874 using the following instruction:

#### IN D,ADC

where D is Data Memory address and ADC is the AD7874 address.



Figure 14. AD7874-TMS320C25 Interface

Some applications may require that the conversion is initiated by the microprocessor rather than an external timer. One option is to decode the AD7874 CONVST from the address bus so that a write operation starts a conversion. Data is read at the end of the conversion sequence as before. Figure 16 shows an example of initiating conversion using this method. Note that for all interfaces, a read operation should not be attempted during conversion.

#### AD 7874-MC68000 Interface

An interface between the AD7874 and the MC68000 is shown in Figure 15. As before, conversion is initiated using an external timer. The AD7874  $\overline{\text{INT}}$  line can be used to interrupt the processor or, alternatively, software delays can ensure that conversion has been completed before a read to the AD7874 is attempted. Because of the nature of its interrupts, the 68000 requires additional logic (not shown in Figure 15) to allow it to be interrupted correctly. For further information on 68000 interrupts, consult the 68000 users manual.

The MC68000  $\overline{AS}$  and R/ $\overline{W}$  outputs are used to generate a separate  $\overline{RD}$  input signal for the AD7874.  $\overline{CS}$  is used to drive the 68000  $\overline{DTACK}$  input to allow the processor to execute a normal read operation to the AD7874. The conversion results are read using the following 68000 instruction:

# MOVE.W ADC,D0

where D0 is the 68000 D0 register and ADC is the AD7874 address.



Figure 15. AD7874-MC68000 Interface

#### AD 7874-8086 Interface

Figure 16 shows an interface between the AD7874 and the 8086 microprocessor. Unlike the previous interface examples, the microprocessor initiates conversion. This is achieved by gating the 8086  $\overline{\text{WR}}$  signal with a decoded address output (different to the AD7874  $\overline{\text{CS}}$  address). The AD7874  $\overline{\text{INT}}$  line is used to interrupt the microprocessor when the conversion sequence is completed. Data is read from the AD7874 using the following instruction:

#### MOV AX.ADC

where AX is the 8086 accumulator and ADC is the AD7874 address.



Figure 16. AD7874-8086 Interface

REV. C -11-

# APPLICATIONS

#### **Vector Motor Control**

The current drawn by a motor can be split into two components: one produces torque and the other produces magnetic flux. For optimal performance of the motor, these two components should be controlled independently. In conventional methods of controlling a three-phase motor, the current (or voltage) supplied to the motor and the frequency of the drive are the basic control variables. However, both the torque and flux are functions of current (or voltage) and frequency. This coupling effect can reduce the performance of the motor because, for example, if the torque is increased by increasing the frequency, the flux tends to decrease.

Vector control of an ac motor involves controlling phase in addition to drive and current frequency. Controlling the phase of the motor requires feedback information on the position of the rotor relative to the rotating magnetic field in the motor. Using this information, a vector controller mathematically transforms the three phase drive currents into separate torque and flux components. The AD 7874, with its four-channel simultaneous sampling capability, is ideally suited for use in vector motor control applications.

A block diagram of a vector motor control application using the AD7874 is shown in Figure 17. The position of the field is derived by determining the current in each phase of the motor. Only two phase currents need to be measured because the third can be calculated if two phases are known. Channel 1 and Channel 2 of the AD7874 are used to digitize this information.

Simultaneous sampling is critical to maintain the relative phase information between the two channels. A current sensing isolation amplifier, transformer or Hall effect sensor is used between the motor and the AD7874. Rotor information is obtained by measuring the voltage from two of the inputs to the motor. Channel 3 and Channel 4 of the AD7874 are used to obtain this information. Once again the relative phase of the two channels is important. A DSP microprocessor is used to perform the mathematical transformations and control loop calculations on the information fed back by the AD7874.



Figure 17. Vector Motor Control Using the AD7874

–12– REV. C

#### **MULTIPLE AD7874s**

Figure 18 shows a system where a number of AD7874s can be configured to handle multiple input channels. This type of configuration is common in applications such as sonar, radar, etc. The AD7874 is specified with maximum and minimum limits on aperture delay. This means that the user knows the maximum difference in the sampling instant between all channels. This allows the user to maintain relative phase information between the different channels.

A common read signal from the microprocessor drives the RD input of all AD7874s. Each AD7874 is designated a unique address selected by the address decoder. The reference output of AD7874 number 1 is used to drive the reference input of all other AD7874s in the circuit shown in Figure 18. One REF OUT pin can drive several AD7874 REF IN pins. Alternatively, an external or system reference can be used to drive all REF IN inputs. A common reference ensures good full-scale tracking between all channels.



Figure 18. Multiple AD7874s in Multichannel System

# DATA ACQUISITION BOARD

Figure 20 shows the AD7874 in a data acquisition circuit. The corresponding printed circuit board (PCB) layout and silkscreen are shown in Figures 21 to 23. A 26-contact IDC connector provides for a microprocessor connection to the board.

A component grid is provided near the analog inputs on the PCB which may be used to provide antialiasing filters for the analog input channels or to provide signal conditioning circuitry. To facilitate this option, four shorting plugs (labeled LK1 to LK4 on the PCB) are provided on the analog inputs, one plug per input. If the shorting plug for a particular channel is used,

the input signal connects to the buffer amplifier driving the analog input of the ADC. If the shorting plug is omitted, a wire link can be used to connect the input signal to the PCB component grid.

Microprocessor connections to the board are made via a 26-contact IDC connector, SKT8, the pinout for which is shown in Figure 19. This connector contains all data, control and status signals of the AD7874 (with the exception of the CLK input and the  $\overline{\text{CONVST}}$  input which are provided via SKT5 and SKT7, respectively). It also contains decoded R/W and  $\overline{\text{STRB}}$  inputs which are necessary for TMS32020 interfacing (and also for 68000 interfacing although  $\overline{\text{pin}}$  labels on the 68000 are different). Note that the AD7874  $\overline{\text{CS}}$  input must be decoded prior to the AD7874 evaluation board.

SKT1, SKT2, SKT3 and SKT4 provide the inputs for  $V_{\rm IN1}$ ,  $V_{\rm IN2}$ ,  $V_{\rm IN3}$ ,  $V_{\rm IN4}$  respectively. Assuming LK1 to LK4 are in place, these input signals are fed to four buffer amplifiers, IC1, before being applied to the AD7874. The use of an external clock source is optional; there is a shorting plug (LK5) on the AD7874 CLK input which must be connected to either –5 V (for the ADCs own internal clock) or to SKT5. SKT6 and SKT7 provide the reference and  $\overline{CONVST}$  inputs respectively. Shorting plug LK6 provides the option of using the external reference or the ADCs own internal reference.



Figure 19. SKT8, IDC Connector Pinout

#### POWER SUPPLY CONNECTIONS

The PCB requires two analog power supplies and one 5 V digital supply. The analog supplies are labeled V+ and V- and the range for both supplies is 12 V to 15 V (see silkscreen in Figure 23). Connection to the 5 V digital supply is made via SKT8. The +5 V supply and the -5 V supply required by the AD7874 are generated from voltage regulators (IC3 and IC4) on the V+ and V- supplies.

REV. C –13–



Figure 20. Data Acquisition Circuit Using the AD7874



Figure 21. PCB Silkscreen for Figure 20



Figure 22. PCB Component Side Layout for the Circuit of Figure 20



Figure 23. PCB Solder Side Layout for the Circuit of Figure 20

REV. C -15-

# SHORTING PLUG OPTIONS

There are seven shorting plug options which must be set before using the board. These are outlined below:

| LK1-LK4 | Connects the analog inputs to the buffer amplifi- |
|---------|---------------------------------------------------|
|         | ers. The analog inputs may also be connected to a |
|         | component grid for signal conditioning.           |

| LK5 | Selects either the AD7874 internal clock or an ex- |
|-----|----------------------------------------------------|
|     | ternal clock source.                               |

| LK6 | Selects either the AD7874 internal reference or an |
|-----|----------------------------------------------------|
|     | external reference source.                         |

| 1 177 | C + 1 AD 7074 DD : 11 11 11                                      |
|-------|------------------------------------------------------------------|
| LK7   | Connects the AD7874 $\overline{\text{RD}}$ input directly to the |
|       | RD input of SKT8 or to a decoded STRB and                        |
|       | $R/\overline{W}$ input. This shorting plug setting depends on    |
|       | the microprocessor, e.g., the TMS32020 and                       |
|       | $68000$ require a decoded $\overline{\text{RD}}$ signal.         |

| COMPONI | FNT I ICT      |
|---------|----------------|
|         | 1213 1 12167 1 |

| IC1                 | AD713 Quad Op Amp                  |
|---------------------|------------------------------------|
| IC2                 | AD7874 Analog-to-Digital Converter |
| IC3                 | MC78L05 +5 V Regulator             |
| IC4                 | MC79L05 -5 V Regulator             |
| IC5                 | 74HC00 Quad NAND Gate              |
| C1, C3, C5, C7, C9  | 10 μF Capacitors                   |
| C2, C4, C6, C8, C10 | 0.1 μF Capacitors                  |
| R1, R2              | 10 kΩ Pull-Up Resistors            |
| LK1, LK2, LK3       | Shorting Plugs                     |
| LK4, LK5, LK6       |                                    |
| LK7                 |                                    |
| SKT1 SKT2 SKT3      | RNC Sockets                        |

SKT4, SKT5, SKT6,

SKT7

26-Contact (2-Row) IDC Connector SKT8

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).





# SOIC (R-28)



- 1. LEAD NO. 1 IDENTIFIED BY A DOT
- 2. SOIC LEADS WILL BE EITHER TIN PLATED OR SOLDER DIPPED IN ACCORDANCE WITH MIL-M-38510 REQUIREMENTS.

# Cerdip (Q-28)



# LCCC (E-28A)



- NOTES

  1. THIS DIMENSION CONTROLS THE OVERALL PACKAGE
  THICKNESS.

  2. APPLIES TO ALL FOUR SIDES.

  3. ALL TERMINALS ARE GOLD PLATED.