### **Freescale Semiconductor Technical Data**

#### MPC7457EC Rev. 7, 03/2006

# **MPC7457 RISC Microprocessor Hardware Specifications**

This hardware specification is primarily concerned with the MPC7457; however, unless otherwise noted, all information here also applies to the MPC7447. The MPC7457 and MPC7447 are implementations of the PowerPC™ microprocessor family of reduced instruction set computer (RISC) microprocessors. This hardware specification describes pertinent electrical and physical characteristics of the MPC7457. For functional characteristics of the processor, refer to the *MPC7450 RISC Microprocessor Family User's Manual*.

To locate any published updates for this hardware specification, refer to the website listed on the back page of this document.

## <span id="page-0-0"></span>**1 Overview**

The MPC7457 is the fourth implementation of the fourth generation (G4) microprocessors from Freescale. The MPC7457 implements the full PowerPC 32-bit architecture and is targeted at networking and computing systems applications. The MPC7457 consists of a processor core, a 512-Kbyte L2, and an internal L3 tag and controller that support a glueless backside L3 cache through a dedicated

#### **Contents**





#### **Features**

high-bandwidth interface. The MPC7447 is identical to the MPC7457 except that it does not support the L3 cache interface.

[Figure 1](#page-2-0) shows a block diagram of the MPC7457. The core is a high-performance superscalar design supporting a double-precision floating-point unit and a SIMD multimedia unit.

The memory storage subsystem supports the MPX bus protocol and a subset of the 60x bus protocol to main memory and other system resources. The L3 interface supports 1, 2, or 4 Mbytes of external SRAM for L3 cache and/or private memory data. For systems implementing 4 Mbytes of SRAM, a maximum of 2 Mbytes may be used as cache; the remaining 2 Mbytes must be private memory.

Note that the MPC7457 is a footprint-compatible, drop-in replacement in a MPC7455 application if the core power supply is 1.3 V.

## <span id="page-1-0"></span>**2 Features**

This section summarizes features of the MPC7457 implementation of the PowerPC architecture.

Major features of the MPC7457 are as follows:

- High-performance, superscalar microprocessor
	- As many as four instructions can be fetched from the instruction cache at a time.
	- As many as three instructions can be dispatched to the issue queues at a time.
	- As many as 12 instructions can be in the instruction queue (IQ).
	- As many as 16 instructions can be at some stage of execution simultaneously.
	- Single-cycle execution for most instructions
	- One instruction per clock cycle throughput for most instructions
	- Seven-stage pipeline control
- Eleven independent execution units and three register files
	- Branch processing unit (BPU) features static and dynamic branch prediction
		- 128-entry (32-set, four-way set associative) branch target instruction cache (BTIC), a cache of branch instructions that have been encountered in branch/loop code sequences. If a target instruction is in the BTIC, it is fetched into the instruction queue a cycle sooner than it can be made available from the instruction cache. Typically, a fetch that hits the BTIC provides the first four instructions in the target stream.
		- 2048-entry branch history (BHT) with 2 bits per entry for 4 levels of prediction—not-taken, strongly not-taken, taken, and strongly taken
		- Up to three outstanding speculative branches
		- Branch instructions that do not update the count register (CTR) or link register (LR) are often removed from the instruction stream.
		- Eight-entry link register stack to predict the target address of Branch Conditional to Link Register (**bclr**) instructions



<span id="page-2-0"></span>**MPC7457 RISC Microprocessor Hardware Specifications, Rev. 7**

#### **Features**

- Four integer units (IUs) that share 32 GPRs for integer operands
	- Three identical IUs (IU1a, IU1b, and IU1c) can execute all integer instructions except multiply, divide, and move to/from special-purpose register instructions
	- IU2 executes miscellaneous instructions including the CR logical operations, integer multiplication and division instructions, and move to/from special-purpose register instructions
- Five-stage FPU and a 32-entry FPR file
	- Fully IEEE 754-1985 compliant FPU for both single- and double-precision operations
	- Supports non-IEEE mode for time-critical operations
	- Hardware support for denormalized numbers
	- Thirty-two 64-bit FPRs for single- or double-precision operands
- Four vector units and 32-entry vector register file (VRs)
	- Vector permute unit (VPU)
	- Vector integer unit 1 (VIU1) handles short-latency AltiVec<sup>TM</sup> integer instructions, such as vector add instructions (for example, **vaddsbs**, **vaddshs**, and **vaddsws**)
	- Vector integer unit 2 (VIU2) handles longer-latency AltiVec integer instructions, such as vector multiply add instructions (for example, **vmhaddshs**, **vmhraddshs**, and **vmladduhm**)
	- Vector floating-point unit (VFPU)
- Three-stage load/store unit (LSU)
	- Supports integer, floating-point, and vector instruction load/store traffic
	- Four-entry vector touch queue (VTQ) supports all four architected AltiVec data stream operations
	- Three-cycle GPR and AltiVec load latency (byte, half-word, word, vector) with one-cycle throughput
	- Four-cycle FPR load latency (single, double) with one-cycle throughput
	- No additional delay for misaligned access within double-word boundary
	- Dedicated adder calculates effective addresses (EAs)
	- Supports store gathering
	- Performs alignment, normalization, and precision conversion for floating-point data
	- Executes cache control and TLB instructions
	- Performs alignment, zero padding, and sign extension for integer data
	- Supports hits under misses (multiple outstanding misses)
	- Supports both big- and little-endian modes, including misaligned little-endian accesses
- Three issue queues FIQ, VIQ, and GIQ can accept as many as one, two, and three instructions, respectively, in a cycle. Instruction dispatch requires the following:
	- Instructions can be dispatched only from the three lowest IQ entries—IQ0, IQ1, and IQ2
	- A maximum of three instructions can be dispatched to the issue queues per clock cycle
- Space must be available in the CQ for an instruction to dispatch (this includes instructions that are assigned a space in the CQ but not in an issue queue)
- Rename buffers
	- 16 GPR rename buffers
	- 16 FPR rename buffers
	- 16 VR rename buffers
- Dispatch unit
	- Decode/dispatch stage fully decodes each instruction
- Completion unit
	- The completion unit retires an instruction from the 16-entry completion queue (CQ) when all instructions ahead of it have been completed, the instruction has finished execution, and no exceptions are pending.
	- Guarantees sequential programming model (precise exception model)
	- Monitors all dispatched instructions and retires them in order
	- Tracks unresolved branches and flushes instructions after a mispredicted branch
	- Retires as many as three instructions per clock cycle
- Separate on-chip L1 instruction and data caches (Harvard architecture)
	- 32-Kbyte, eight-way set associative instruction and data caches
	- Pseudo least recently used (PLRU) replacement algorithm
	- 32-byte (eight-word) L1 cache block
	- Physically indexed/physical tags
	- Cache write-back or write-through operation programmable on a per-page or per-block basis
	- Instruction cache can provide four instructions per clock cycle; data cache can provide four words per clock cycle
	- Caches can be disabled in software.
	- Caches can be locked in software.
	- MESI data cache coherency maintained in hardware
	- Separate copy of data cache tags for efficient snooping
	- L1 cache supports parity generation and checking
	- No snooping of instruction cache except for **icbi** instruction
	- Data cache supports AltiVec LRU and transient instructions
	- Critical double- and/or quad-word forwarding is performed as needed. Critical quad-word forwarding is used for AltiVec loads and instruction fetches. Other accesses use critical double-word forwarding.
- Level 2 (L2) cache interface
	- On-chip, 512-Kbyte, eight-way set associative unified instruction and data cache
	- Fully pipelined to provide 32 bytes per clock cycle to the L1 caches
	- A total nine-cycle load latency for an L1 data cache miss that hits in L2

#### **Features**

- PLRU replacement algorithm
- Cache write-back or write-through operation programmable on a per-page or per-block basis
- 64-byte, two-sectored line size
- L2 cache supports parity and generation checking on both tags and data
- Level 3 (L3) cache interface (not implemented on MPC7447)
	- Provides critical double-word forwarding to the requesting unit
	- Internal L3 cache controller and tags
	- External data SRAMs
	- Support for 1-, 2-, and 4-Mbyte (MB) total SRAM space
	- Support for 1- or 2-MB of cache space
	- Cache write-back or write-through operation programmable on a per-page or per-block basis
	- 64-byte (1-MB) or 128-byte (2-MB) sectored line size
	- Private memory capability for half (1 MB minimum) or all of the L3 SRAM space for a total of 1-, 2-, or 4-MB of private memory
	- Supports MSUG2 dual data rate (DDR) synchronous burst SRAMs, PB2 pipelined synchronous burst SRAMs, and pipelined (register-register) late write synchronous burst SRAMs
	- Supports parity on cache and tags
	- Configurable core-to-L3 frequency divisors
	- 64-bit external L3 data bus sustains 64 bits per L3 clock cycle
- Separate memory management units (MMUs) for instructions and data
	- 52-bit virtual address; 32- or 36-bit physical address
	- Address translation for 4-Kbyte pages, variable-sized blocks, and 256-Mbyte segments
	- Memory programmable as write-back/write-through, caching-inhibited/caching-allowed, and memory coherency enforced/memory coherency not enforced on a page or block basis
	- Separate IBATs and DBATs (eight each) also defined as SPRs
	- Separate instruction and data translation lookaside buffers (TLBs)
		- Both TLBs are 128-entry, two-way set associative, and use LRU replacement algorithm
		- TLBs are hardware- or software-reloadable (that is, on a TLB miss a page table search is performed in hardware or by system software)
- Efficient data flow
	- Although the VR/LSU interface is 128 bits, the L1/L2/L3 bus interface allows up to 256 bits
	- The L1 data cache is fully pipelined to provide 128 bits/cycle to or from the VRs
	- L2 cache is fully pipelined to provide 256 bits per processor clock cycle to the L1 cache
	- As many as eight outstanding, out-of-order, cache misses are allowed between the L1 data cache and L2/L3 bus
	- As many as 16 out-of-order transactions can be present on the MPX bus
- Store merging for multiple store misses to the same line. Only coherency action taken (address-only) for store misses merged to all 32 bytes of a cache block (no data tenure needed).
- Three-entry finished store queue and five-entry completed store queue between the LSU and the L1 data cache
- Separate additional queues for efficient buffering of outbound data (such as castouts and write-through stores) from the L1 data cache and L2 cache
- Multiprocessing support features include the following:
	- Hardware-enforced, MESI cache coherency protocols for data cache
	- Load/store with reservation instruction pair for atomic memory references, semaphores, and other multiprocessor operations
- Power and thermal management
	- 1.3-V processor core
	- The following three power-saving modes are available to the system:
		- Nap—Instruction fetching is halted. Only those clocks for the time base, decrementer, and JTAG logic remain running. The part goes into the doze state to snoop memory operations on the bus and back to nap using a  $\overline{\text{QREG}/\text{QACK}}$  processor-system handshake protocol.
		- Sleep—Power consumption is further reduced by disabling bus snooping, leaving only the PLL in a locked and running state. All internal functional units are disabled.
		- Deep sleep—When the part is in the sleep state, the system can disable the PLL. The system can then disable the SYSCLK source for greater system power savings. Power-on reset procedures for restarting and relocking the PLL must be followed on exiting the deep sleep state.
	- Thermal management facility provides software-controllable thermal management. Thermal management is performed through the use of three supervisor-level registers and an MPC7457-specific thermal management exception.
	- Instruction cache throttling provides control of instruction fetching to limit power consumption
- Performance monitor can be used to help debug system designs and improve software efficiency
- In-system testability and debugging features through JTAG boundary-scan capability
- **Testability** 
	- LSSD scan design
	- IEEE 1149.1 JTAG interface
	- Array built-in self test (ABIST)—factory test only
- Reliability and serviceability
	- Parity checking on system bus and L3 cache bus
	- Parity checking on the L2 and L3 cache tag arrays

**Comparison with the MPC7455, MPC7445, MPC7450, MPC7451, and MPC7441**

## <span id="page-7-0"></span>**3 Comparison with the MPC7455, MPC7445, MPC7450, MPC7451, and MPC7441**

[Table 1](#page-7-1) compares the key features of the MPC7457 with the key features of the earlier MPC7455, MPC7445, MPC7450, MPC7451, and MPC7441. To achieve a higher frequency, the number of logic levels per cycle is reduced. Also, to achieve this higher frequency, the pipeline of the MPC7457 is extended (compared to the MPC7400), while maintaining the same level of performance as measured by the number of instructions executed per cycle (IPC).

<span id="page-7-1"></span>

#### **Table 1. Microarchitecture Comparison**



#### **Table 1. Microarchitecture Comparison (continued)**



#### **Table 1. Microarchitecture Comparison (continued)**

#### **Notes:**

1. Not implemented on MPC7447, MPC7445, or MPC7441.

2. The MPC7457 supports up to 4 MB of SRAM, of which a maximum of 2 MB can be configured as cache memory; the remaining 2 MB may be unused or configured as private memory.

## <span id="page-9-0"></span>**4 General Parameters**

The following list provides a summary of the general parameters of the MPC7457:



## <span id="page-9-1"></span>**5 Electrical and Thermal Characteristics**

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC7457.

## **5.1 DC Electrical Characteristics**

The tables in this section describe the MPC7457 DC electrical characteristics[.Table 2](#page-10-0) provides the absolute maximum ratings.

<span id="page-10-0"></span>

#### **Table 2. Absolute Maximum Ratings <sup>1</sup>**

#### **Notes**:

1. Functional and tested operating conditions are given in [Table 4.](#page-12-0) Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

2. **Caution**: V<sub>DD</sub>/AV<sub>DD</sub> must not exceed OV<sub>DD</sub>/GV<sub>DD</sub> by more than 1.0 V during normal operation; this limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

3. **Caution**: OV<sub>DD</sub>/GV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub> by more than 2.0 V during normal operation; this limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

4. BVSEL must be set to 0, such that the bus is in 1.8-V mode.

5. BVSEL must be set to HRESET or 1, such that the bus is in 2.5-V mode.

6. L3VSEL must be set to ¬HRESET (inverse of HRESET), such that the bus is in 1.5-V mode.

7. L3VSEL must be set to 0, such that the bus is in 1.8-V mode.

8. L3VSEL must be set to **HRESET** or 1, such that the bus is in 2.5-V mode.

9. **Caution**: V<sub>in</sub> must not exceed OV<sub>DD</sub> or GV<sub>DD</sub> by more than 0.3 V at any time including during power-on reset.

10.Vin may overshoot/undershoot to a voltage and for a maximum duration as shown in [Figure 2](#page-11-0).

[Figure 2](#page-11-0) shows the undershoot and overshoot voltage on the MPC7457.



**Figure 2. Overshoot/Undershoot Voltage**

<span id="page-11-0"></span>The MPC7457 provides several I/O voltages to support both compatibility with existing systems and migration to future systems. The MPC7457 core voltage must always be provided at nominal 1.3 V (see [Table 4](#page-12-0) for actual recommended core voltage). Voltage to the L3 I/Os and processor interface I/Os are provided through separate sets of supply pins and may be provided at the voltages shown in [Table 3.](#page-11-1) The input voltage threshold for each bus is selected by sampling the state of the voltage select pins at the negation of the signal HRESET. The output voltage will swing from GND to the maximum voltage applied to the  $\rm OV_{DD}$  or  $\rm GV_{DD}$  power pins.

**Table 3. Input Threshold Voltage Setting**

<span id="page-11-1"></span>

| <b>BVSEL Signal</b> | <b>Processor Bus Input Threshold</b><br>is Relative to: | L3VSEL Signal <sup>1</sup> | L3 Bus Input Threshold is<br><b>Relative to:</b> | <b>Notes</b> |
|---------------------|---------------------------------------------------------|----------------------------|--------------------------------------------------|--------------|
| 0                   | 1.8V                                                    |                            | 1.8 V                                            | 2, 3         |
| <b>HRESET</b>       | Not Available                                           | <b>-HRESET</b>             | 1.5V                                             | 2, 4         |
| <b>HRESET</b>       | 2.5V                                                    | <b>HRESET</b>              | 2.5V                                             |              |
|                     | 2.5V                                                    |                            | 2.5V                                             |              |

**Notes:**

1. Not implemented on MPC7447.

2. **Caution:** The input threshold selection must agree with the OV<sub>DD</sub>/GV<sub>DD</sub> voltages supplied. See notes in [Table 2.](#page-10-0)

3. If used, pull-down resistors should be less than 250  $\Omega$ .

4. Applicable to L3 bus interface only.  $\neg$ HRESET is the inverse of HRESET.

#### [Table 4](#page-12-0) provides the recommended operating conditions for the MPC7457.

<span id="page-12-0"></span>

#### **Table 4. Recommended Operating Conditions <sup>1</sup>**

**Notes:**

1. These are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

2. This voltage is the input to the filter discussed in [Section 9.2, "PLL Power Supply Filtering,](#page-52-0)" and not necessarily the voltage at the AV<sub>DD</sub> pin, which may be reduced from  $V_{DD}$  by the filter.

3. ¬HRESET is the inverse of HRESET.

<span id="page-12-1"></span>[Table 5](#page-12-1) provides the package thermal characteristics for the MPC7457.









**Notes**:

- 1. Refer to [Section 9.8, "Thermal Management Information,](#page-58-0)" for more details about thermal management.
- 2. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.
- 3. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.
- 4. Per JEDEC JESD51-6 with the board horizontal.
- 5. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 6. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the calculated case temperature. The actual value of  $R_{\text{fl,IC}}$  for the part is less than 0.1°C/W.

#### <span id="page-13-0"></span>[Table 6](#page-13-0) provides the DC electrical characteristics for the MPC7457.

#### **Table 6. DC Electrical Specifications**



#### **Table 6. DC Electrical Specifications (continued)**

At recommended operating conditions. See Table 4.



#### **Notes**:

1. Nominal voltages; see [Table 4](#page-12-0) for recommended operating conditions.

2. For processor bus signals, the reference is  $OV<sub>DD</sub>$  while GV<sub>DD</sub> is the reference for the L3 bus signals.

3. Excludes test signals and IEEE 1149.1 boundary scan (JTAG) signals.

- 4. The leakage is measured for nominal  $\rm{OV}_{DD}/\rm{GV}_{DD}$  and  $\rm{V}_{DD}$  or both  $\rm{OV}_{DD}/\rm{GV}_{DD}$  and  $\rm{V}_{DD}$  must vary in the same direction (for example, both OV<sub>DD</sub> and V<sub>DD</sub> vary by either +5% or –5%).
- 5. Capacitance is periodically sampled rather than 100% tested.
- 6. Applicable to L3 bus interface only.

#### [Table 7](#page-14-0) provides the power consumption for the MPC7457.

#### **Table 7. Power Consumption for MPC7457**

<span id="page-14-0"></span>

#### **Notes:**

1. These values apply for all valid processor bus and L3 bus ratios. The values do not include I/O supply power (OV<sub>DD</sub> and  $GV_{DD}$ ) or PLL supply power (AV<sub>DD</sub>). OV<sub>DD</sub> and GV<sub>DD</sub> power is system dependent, but is typically <5% of V<sub>DD</sub> power. Worst case power consumption for  $AV_{DD} < 3$  mW.

2. Typical power is an average value measured at the nominal recommended  $V_{DD}$  (see [Table 4](#page-12-0)) and 65°C while running the Dhrystone 2.1 benchmark and achieving 2.3 Dhrystone MIPs/MHz.

- 3. Maximum power is the average measured at nominal  $V_{DD}$  and maximum operating junction temperature (see [Table 4](#page-12-0)) while running an entirely cache-resident, contrived sequence of instructions which keep all the execution units maximally busy.
- 4. Doze mode is not a user-definable state; it is an intermediate state between full-power and either nap or sleep mode. As a result, power consumption for this mode is not tested.

**Electrical and Thermal Characteristics**

## **5.2 AC Electrical Characteristics**

This section provides the AC electrical characteristics for the MPC7457. After fabrication, functional parts are sorted by maximum processor core frequency as shown in Section 1.5.2.1, "Clock AC Specifications," and tested for conformance to the AC specifications for that frequency. The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG[0:4] signals. Parts are sold by maximum processor core frequency; see Section 1.11, "Ordering Information."

## <span id="page-15-1"></span>**5.2.1 Clock AC Specifications**

[Table 8](#page-15-0) provides the clock AC timing specifications as defined in [Figure 6](#page-19-0) and represents the tested operating frequencies of the devices. The maximum system bus frequency,  $f_{SVSCIK}$ , given in [Table 8](#page-15-0) is considered a practical maximum in a typical single-processor system. The actual maximum SYSCLK frequency for any application of the MPC7457 will be a function of the AC timings of the MPC7457, the AC timings for the system controller, bus loading, printed-circuit board topology, trace lengths, and so forth, and may be less than the value given in [Table 8](#page-15-0). For information regarding the use of spread spectrum clock generators, see [Section 9.1.3, "System Bus Clock \(SYSCLK\) and Spread Spectrum](#page-51-0)  [Sources.](#page-51-0)" PLL configuration and bus-to-core multiplier information is found in [Section 9.1.1, "Core](#page-48-1)  [Clocks and PLL Configuration](#page-48-1)."

<span id="page-15-0"></span>

#### **Table 8. Clock AC Timing Specifications**

#### **Table 8. Clock AC Timing Specifications (continued)**

At recommended operating conditions. See Table 4.



**Notes**:

1. **Caution**: The SYSCLK frequency and PLL\_CFG[0:4] settings must be chosen such that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL CFG[0:4] signal description in Section 1.9.1, "PLL Configuration," for valid PLL CFG[0:4] settings.

2. Assumes lightly-loaded, single-processor system; see [Section 5.2.1, "Clock AC Specifications"](#page-15-1) for more information.

3. Rise and fall times for the SYSCLK input measured from 0.4 to 1.4 V.

4. Timing is guaranteed by design and characterization.

5. Guaranteed by design.

6. The SYSCLK driver's closed loop jitter bandwidth should be less than 1.5 MHz at –3 dB.

7. Relock timing is guaranteed by design and characterization. PLL-relock time is the maximum amount of time required for PLL lock after a stable  $V_{DD}$  and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the power-on reset sequence.

[Figure 3](#page-16-0) provides the SYSCLK input timing diagram.



**Figure 3. SYSCLK Input Timing Diagram**

### <span id="page-16-0"></span>**5.2.2 Processor Bus AC Specifications**

[Table 9](#page-17-0) provides the processor bus AC timing specifications for the MPC7457 as defined in [Figure 4](#page-18-0) and [Figure 5](#page-19-1). Timing specifications for the L3 bus are provided in [Section 5.2.3, "L3 Clock AC](#page-20-0)  [Specifications.](#page-20-0)"

#### **Table 9. Processor Bus AC Timing Specifications <sup>1</sup>**

<span id="page-17-0"></span>

#### **Table 9. Processor Bus AC Timing Specifications <sup>1</sup> (continued)**

At recommended operating conditions. See Table 4.



#### **Notes:**

- 1. All input specifications are measured from the midpoint of the signal in question to the midpoint of the rising edge of the input SYSCLK. All output specifications are measured from the midpoint of the rising edge of SYSCLK to the midpoint of the signal in question. All output timings assume a purely resistive 50-Ω load (see [Figure 4\)](#page-18-0). Input and output timings are measured at the pin; time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbology used for timing specifications herein follows the pattern of t<sub>(signal)(state)</sub>(reference)(state) for inputs and t<sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>IVKH</sub> symbolizes the time input signals (I) reach the valid state (V)</sub> relative to the SYSCLK reference (K) going to the high (H) state or input setup time. And t<sub>KHOV</sub> symbolizes the time from SYSCLK(K) going high (H) until outputs (O) are valid (V) or output valid time. Input hold time can be read as the time that the input signal (I) went invalid (X) with respect to the rising clock edge (KH) (note the position of the reference and its state for inputs) and output hold time can be read as the time from the rising edge (KH) until the output went invalid (OX).
- 3. t<sub>sysclk</sub> is the period of the external clock (SYSCLK) in ns. The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in ns) of the parameter in question.
- 4. According to the bus protocol,  $\overline{TS}$  is driven only by the currently active bus master. It is asserted low then precharged high before returning to high impedance as shown in [Figure 6](#page-19-0). The nominal precharge width for  $\overline{TS}$  is 0.5 × t<sub>SYSCLK</sub>, that is, less than the minimum t<sub>SYSCLK</sub> period, to ensure that another master asserting  $\overline{TS}$  on the following clock will not contend with the precharge. Output valid and output hold timing is tested for the signal asserted. Output valid time is tested for precharge.The high-impedance behavior is guaranteed by design.
- 5. Guaranteed by design and not tested.
- 6. According to the bus protocol,  $\overline{ARTRY}$  can be driven by multiple bus masters through the clock period immediately following AACK. Bus contention is not an issue because any master asserting ARTRY will be driving it low. Any master asserting it low in the first clock following  $\overline{AACK}$  will then go to high impedance for one clock before precharging it high during the second cycle after the assertion of  $\overline{AACK}$ . The nominal precharge width for  $\overline{ARTRY}$  is 1.0 t<sub>SYSCLK</sub>; that is, it should be high impedance as shown in [Figure 6](#page-19-0) before the first opportunity for another master to assert ARTRY. Output valid and output hold timing is tested for the signal asserted.The high-impedance behavior is guaranteed by design.
- 7. According to the MPX bus protocol, SHD0 and SHD1 can be driven by multiple bus masters beginning the cycle of TS. Timing is the same as **ARTRY**, that is, the signal is high impedance for a fraction of a cycle, then negated for up to an entire cycle (crossing a bus cycle boundary) before being three-stated again. The nominal precharge width for SHD0 and SHD1 is 1.0 t<sub>SYSCLK</sub>. The edges of the precharge vary depending on the programmed ratio of core to bus (PLL configurations).
- 8. BMODE[0:1] and BVSEL are mode select inputs and are sampled before and after HRESET negation. These parameters represent the input setup and hold times for each sample. These values are guaranteed by design and not tested. These inputs must remain stable after the second sample. See [Figure 5](#page-19-1) for sample timing.

<span id="page-18-0"></span>[Figure 4](#page-18-0) provides the AC test load for the MPC7457.



**Figure 4. AC Test Load**

#### **Electrical and Thermal Characteristics**

[Figure 5](#page-19-1) provides the mode select input timing diagram for the MPC7457.



**Figure 5. Mode Input Timing Diagram**

<span id="page-19-1"></span>[Figure 6](#page-19-0) provides the input/output timing diagram for the MPC7457.

<span id="page-19-0"></span>

## <span id="page-20-0"></span>**5.2.3 L3 Clock AC Specifications**

The L3\_CLK frequency is programmed by the L3 configuration register core-to-L3 divisor ratio. See [Table 18](#page-48-2) for example core and L3 frequencies at various divisors. [Table 10](#page-20-1) provides the potential range of L3\_CLK output AC timing specifications as defined in [Figure 7.](#page-21-0)

The maximum L3\_CLK frequency is the core frequency divided by two. Given the high core frequencies available in the MPC7457, however, most SRAM designs will be not be able to operate in this mode using current technology and, as a result, will select a greater core-to-L3 divisor to provide a longer L3\_CLK period for read and write access to the L3 SRAMs. Therefore, the typical L3\_CLK frequency shown in [Table 10](#page-20-1) is considered to be the practical maximum in a typical system. The maximum L3\_CLK frequency for any application of the MPC7457 will be a function of the AC timings of the MPC7457, the AC timings for the SRAM, bus loading, and printed-circuit board trace length, and may be greater or less than the value given in [Table 10](#page-20-1). Note that SYSCLK input jitter and L3\_CLK[0:1] output jitter are already comprehended in the L3 bus AC timing specifications and do not need to be separately accounted for in an L3 AC timing analysis. Clock skews, where applicable, do need to be accounted for in an AC timing analysis.

Freescale is similarly limited by system constraints and cannot perform tests of the L3 interface on a socketed part on a functional tester at the maximum frequencies of [Table 10](#page-20-1). Therefore, functional operation and AC timing information are tested at core-to-L3 divisors which result in L3 frequencies at 250 MHz or lower.

<span id="page-20-1"></span>

#### **Table 10. L3\_CLK Output AC Timing Specifications**

#### **Table 10. L3\_CLK Output AC Timing Specifications (continued)**

At recommended operating conditions. See Table 4.



**Notes**:

1. The maximum L3 clock frequency (and minimum L3 clock period) will be system dependent. See [Section 5.2.3, "L3 Clock](#page-20-0)  [AC Specifications,](#page-20-0)" for an explanation that this maximum frequency is not functionally tested at speed by Freescale. The minimum L3 clock frequency and period are f<sub>SYSCLK</sub> and t<sub>SYSCLK</sub>, respectively.

- 2. The nominal duty cycle of the L3 output clocks is 50% measured at midpoint voltage.
- 3. Maximum possible skew between L3\_CLK0 and L3\_CLK1. This parameter is critical to the address and control signals which are common to both SRAM chips in the L3.
- 4. Maximum possible skew between L3\_CLK0 and L3\_ECHO\_CLK1 or between L3\_CLK1 and L3\_ECHO\_CLK3 for PB2 or Late Write SRAM. This parameter is critical to the read data signals because the processor uses the feedback loop to latch data driven from the SRAM, each of which drives data based on L3\_CLK0 or L3\_CLK1.
- 5. Guaranteed by design and not tested. The input jitter on SYSCLK affects L3 output clocks and the L3 address, data, and control signals equally and, therefore, is already comprehended in the AC timing and does not have to be considered in the L3 timing analysis. The clock-to-clock jitter shown here is uncertainty in the internal clock period caused by supply voltage noise or thermal effects. This is also comprehended in the AC timing specifications and need not be considered in the L3 timing analysis.
- 6. L3 I/O voltage mode must be configured by L3VSEL as described in [Table 3,](#page-11-1) and voltage supplied at GV<sub>DD</sub> must match mode selected as specified in [Table 4.](#page-12-0) See [Table 23](#page-67-0) for revision level information and part marking.

The L3\_CLK timing diagram is shown in [Figure 7.](#page-21-0)



<span id="page-21-0"></span>**Figure 7. L3\_CLK\_OUT Output Timing Diagram**

## **5.2.4 L3 Bus AC Specifications**

The MPC7457 L3 interface supports three different types of SRAM: source-synchronous, double data rate (DDR) MSUG2 SRAM, Late Write SRAMs, and pipeline burst (PB2) SRAMs. Each requires a different protocol on the L3 interface and a different routing of the L3 clock signals. The type of SRAM is programmed in L3CR[22:23] and the MPC7457 then follows the appropriate protocol for that type. The designer must connect and route the L3 signals appropriately for each type of SRAM. Following are some observations about the L3 interface.

- The routing for the point-to-point signals (L3\_CLK[0:1], L3DATA[0:63], L3DP[0:7], and L3\_ECHO\_CLK[0:3]) to a particular SRAM must be delay matched.
- For 1-Mbyte of SRAM, use L3\_ADDR[16:0] (L3\_ADDR[0] is LSB)
- For 2-Mbyte of SRAM, use L3\_ADDR[17:0] (L3\_ADDR[0] is LSB)
- For 4-Mbyte of SRAM, use L3\_ADDR[18:0] (L3\_ADDR[0] is LSB)
- No pull-up resistors are required for the L3 interface
- For high-speed operations, L3 interface address and control signals should be a 'T' with minimal stubs to the two loads; data and clock signals should be point-to-point to their single load. [Figure 8](#page-22-0) shows the AC test load for the L3 interface.



**Figure 8. AC Test Load for the L3 Interface**

<span id="page-22-0"></span>In general, if routing is short, delay-matched, and designed for incident wave reception and minimal reflection, there is a high probability that the AC timing of the MPC7457 L3 interface will meet the maximum frequency operation of appropriately chosen SRAMs. This is despite the pessimistic, guard-banded AC specifications (see [Table 12](#page-23-0), [Table 13,](#page-25-0) and [Table 14\)](#page-29-0), the limitations of functional testers described in [Section 5.2.3, "L3 Clock AC Specifications](#page-20-0)," and the uncertainty of clocks and signals which inevitably make worst-case critical path timing analysis pessimistic.

More specifically, certain signals within groups should be delay-matched with others in the same group while intergroup routing is less critical. Only the address and control signals are common to both SRAMs and additional timing margin is available for these signals. The double-clocked data signals are grouped with individual clocks as shown in [Figure 9](#page-27-0) or [Figure 11](#page-30-0), depending on the type of SRAM. For example, for the MSUG2 DDR SRAM (see [Figure 9](#page-27-0)); L3DATA[0:31], L3DP[0:3], and L3 CLK[0] form a closely coupled group of outputs from the MPC7457; while L3DATA[0:15], L3DP[0:1], and L3\_ECHO\_CLK[0] form a closely coupled group of inputs.

The *MPC7450 RISC Microprocessor Family User's Manual* refers to logical settings called 'sample points' used in the synchronization of reads from the receive FIFO. The computation of the correct value for this setting is system-dependent and is described in the *MPC7450 RISC Microprocessor Family User's Manual*. Three specifications are used in this calculation and are given in [Table 11](#page-23-1). It is essential that all three specifications are included in the calculations to determine the sample points, as incorrect settings can result in errors and unpredictable behavior. For more information, see the *MPC7450 RISC Microprocessor Family User's Manual.*

<span id="page-23-1"></span>

#### **Table 11. Sample Points Calculation Parameters**

**Notes**:

- 1. This specification describes a logical offset between the internal clock edge used to launch the L3 address and control signals (this clock edge is phase-aligned with the processor clock edge) and the internal clock edge used to launch the L3 CLK[n] signals. With proper board routing, this offset ensures that the L3  $CLK[n]$  edge will arrive at the SRAM within a valid address window and provide adequate setup and hold time. This offset is reflected in the L3 bus interface AC timing specifications, but must also be separately accounted for in the calculation of sample points and, thus, is specified here.
- 2. This specification is the delay from a rising or falling edge on the internal L3 CLK signal to the corresponding rising or falling edge at the L3CLK[n] pins.
- 3. This specification is the delay from a rising or falling edge of L3\_ECHO\_CLK[n] to data valid and ready to be sampled from the FIFO.

### <span id="page-23-2"></span>**5.2.4.1 Effects of L3OHCR Settings on L3 Bus AC Specifications**

The AC timing of the L3 interface can be adjusted using the L3 Output Hold Control Register (L3OCHR). Each field controls the timing for a group of signals. The AC timing specifications presented herein represent the AC timing when the register contains the default value of 0x0000\_0000. Incrementing a field delays the associated signals, increasing the output valid time and hold time of the affected signals. In the special case of delaying an L3\_CLK signal, the net effect is to decrease the output valid and output hold times of all signals being latched relative to that clock signal. The amount of delay added is summarized in [Table 12.](#page-23-0) Note that these settings affect output timing parameters only and do not impact input timing parameters of the L3 bus in any way.

#### **Table 12. Effect of L3OHCR Settings on L3 Bus AC Timing**

<span id="page-23-0"></span>

#### **Table 12. Effect of L3OHCR Settings on L3 Bus AC Timing (continued)**

At recommended operating conditions. See Table 4.



**Notes:**

1. See the MPC7450 RISC Microprocessor Family User's Manual for specific information regarding L3OHCR.

2. See [Table 13](#page-25-0) and [Table 14](#page-29-0) for more information.

3. Approximate delay verified by simulation; not tested or characterized.

4. Default value.

5. Increasing values of L3CLKn\_OH delay the L3\_CLKn signal, effectively decreasing the output valid and output hold times of all signals latched relative to that clock signal by the SRAM; see [Figure 9](#page-27-0) and [Figure 11.](#page-30-0)

### **5.2.4.2 L3 Bus AC Specifications for DDR MSUG2 SRAMs**

When using DDR MSUG2 SRAMs at the L3 interface, the parts should be connected as shown in [Figure 9.](#page-27-0) Outputs from the MPC7457 are actually launched on the edges of an internal clock phase-aligned to SYSCLK (adjusted for core and L3 frequency divisors). L3 CLK0 and L3 CLK1 are this internal clock output with 90° phase delay, so outputs are shown synchronous to L3\_CLK0 and L3\_CLK1. Output valid times are typically negative when referenced to L3\_CLK*n* because the data is launched one-quarter period before L3\_CLKn to provide adequate setup time at the SRAM after the delay-matched address, control, data, and L3 CLKn signals have propagated across the printed-wiring board.

Inputs to the MPC7457 are source-synchronous with the CQ clock generated by the DDR MSUG2 SRAMs. These CQ clocks are received on the L3\_ECHO\_CLK*n* inputs of the MPC7457. An internal circuit delays the incoming L3\_ECHO\_CLK*n* signal such that it is positioned within the valid data

#### **Electrical and Thermal Characteristics**

window at the internal receiving latches. This delayed clock is used to capture the data into these latches which comprise the receive FIFO. This clock is asynchronous to all other processor clocks. This latched data is subsequently read out of the FIFO synchronously to the processor clock. The time between writing and reading the data is set by the using the sample point settings defined in the L3CR register.

[Table 13](#page-25-0) provides the L3 bus interface AC timing specifications for the configuration as shown in [Figure 9](#page-27-0), assuming the timing relationships shown in [Figure 10](#page-28-0) and the loading shown in [Figure 8.](#page-22-0)

#### **Table 13. L3 Bus Interface AC Timing Specifications for MSUG2**

<span id="page-25-0"></span>

#### **Table 13. L3 Bus Interface AC Timing Specifications for MSUG2 (continued)**

At recommended operating conditions. See Table 4.



#### **Notes**:

1. Rise and fall times for the L3\_CLK output are measured from 20% to 80% of GV<sub>DD</sub>.

- 2. For DDR, all input specifications are measured from the midpoint of the signal in question to the midpoint voltage of the rising or falling edge of the input L3\_ECHO\_CLKn (see [Figure 10\)](#page-28-0). Input timings are measured at the pins.
- 3. For DDR, the input data will typically follow the edge of L3\_ECHO\_CLKn as shown in [Figure 10.](#page-28-0) For consistency with other input setup time specifications, this will be treated as negative input setup time.
- 4.  $t_{13, CI}$  /4 is one-fourth the period of L3\_CLKn. This parameter indicates that the MPC7457 can latch an input signal that is valid for only a short time before and a short time after the midpoint between the rising and falling (or falling and rising) edges of L3\_ECHO\_CLKn at any frequency.
- 5. All output specifications are measured from the midpoint voltage of the rising (or for DDR write data, also the falling) edge of L3\_CLK to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see [Figure 8](#page-22-0)).
- 6. For DDR, the output data will typically lead the edge of L3\_CLKn as shown in [Figure 10.](#page-28-0) For consistency with other output valid time specifications, this will be treated as negative output valid time.
- 7.  $t_{13, \text{Cl}}$  K/4 is one-fourth the period of L3\_CLKn. This parameter indicates that the specified output signal is actually launched by an internal clock delayed in phase by 90°. Therefore, there is a frequency component to the output valid and output hold times such that the specified output signal will be valid for approximately one L3\_CLK period starting three-fourths of a clock before the edge on which the SRAM will sample it and ending one-fourth of a clock period after the edge it will be sampled.
- 8. Assumes default value of L3OHCR. See [Section 5.2.4.1, "Effects of L3OHCR Settings on L3 Bus AC Specifications](#page-23-2)," for more information.
- 9. L3 I/O voltage mode must be configured by L3VSEL as described in [Table 3](#page-11-1), and voltage supplied at  $GV<sub>DD</sub>$  must match mode selected as specified in [Table 4](#page-12-0). See [Table 23](#page-67-0) for revision level information and part marking.

#### **Electrical and Thermal Characteristics**



[Figure 9](#page-27-0) shows the typical connection diagram for the MPC7457 interfaced to MSUG2 DDR SRAMs.

#### **Note:**

<span id="page-27-0"></span>1. Or as recommended by SRAM manufacturer for single-ended clocking.

#### **Figure 9. Typical Source Synchronous 4-Mbyte L3 Cache DDR Interface**

[Figure 10](#page-28-0) shows the L3 bus timing diagrams for the MPC7457 interfaced to MSUG2 SRAMs.



**Figure 10. L3 Bus Timing Diagrams for L3 Cache DDR SRAMs**

### <span id="page-28-0"></span>**5.2.4.3 L3 Bus AC Specifications for PB2 and Late Write SRAMs**

When using PB2 or Late Write SRAMs at the L3 interface, the parts should be connected as shown in [Figure 11.](#page-30-0) These SRAMs are synchronous to the MPC7457; one L3\_CLK*n* signal is output to each SRAM to latch address, control, and write data. Read data is launched by the SRAM synchronous to the delayed L3 CLKn signal it received. The MPC7457 needs a copy of that delayed clock which launched the SRAM read data to know when the returning data will be valid. Therefore, L3\_ECHO\_CLK1 and L3\_ECHO\_CLK3 must be routed halfway to the SRAMs and returned to the MPC7457 inputs L3 ECHO CLK0 and L3 ECHO CLK2, respectively. Thus, L3 ECHO CLK0 and L3 ECHO CLK2 are phase-aligned with the input clock received at the SRAMs. The MPC7457 will latch the incoming data on the rising edge of L3\_ECHO\_CLK0 and L3\_ECHO\_CLK2.

[Table 14](#page-29-0) provides the L3 bus interface AC timing specifications for the configuration shown in [Figure 11](#page-30-0), assuming the timing relationships of [Figure 12](#page-31-0) and the loading of [Figure 8](#page-22-0).

#### **Table 14. L3 Bus Interface AC Timing Specifications for PB2 and Late Write SRAMs**

<span id="page-29-0"></span>At recommended operating conditions. See [Table 4.](#page-12-0)



**Notes**:

1. Rise and fall times for the L3\_CLK output are measured from 20% to 80% of  $GV<sub>DD</sub>$ .

2. Timing behavior and characterization are currently being evaluated.

3. All input specifications are measured from the midpoint of the signal in question to the midpoint voltage of the rising edge of the input L3\_ECHO\_CLKn (see [Figure 10\)](#page-28-0). Input timings are measured at the pins.

4. All output specifications are measured from the midpoint voltage of the rising edge of L3\_CLKn to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see [Figure 10\)](#page-28-0).

5. Assumes default value of L3OHCR. See [Section 5.2.4.1, "Effects of L3OHCR Settings on L3 Bus AC Specifications](#page-23-2)," for more information.





#### **Note:**

<span id="page-30-0"></span>1. Or as recommended by SRAM manufacturer for single-ended clocking.



[Figure 12](#page-31-0) shows the L3 bus timing diagrams for the MPC7457 interfaced to PB2 or Late Write SRAMs.



**Figure 12. L3 Bus Timing Diagrams for Late Write or PB2 SRAMs**

### <span id="page-31-0"></span>**5.2.5 IEEE 1149.1 AC Timing Specifications**

[Table 15](#page-31-1) provides the IEEE 1149.1 (JTAG) AC timing specifications as defined in [Figure 14](#page-32-0) through [Figure 17](#page-33-0).

#### **Table 15. JTAG AC Timing Specifications (Independent of SYSCLK) <sup>1</sup>**

<span id="page-31-1"></span>

#### **Table 15. JTAG AC Timing Specifications (Independent of SYSCLK) <sup>1</sup> (continued)**

At recommended operating conditions. See Table 4.



**Notes:**

1. All outputs are measured from the midpoint voltage of the falling/rising edge of TCLK to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see [Figure 13](#page-32-1)). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

2. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.

3. Non-JTAG signal input timing with respect to TCK.

4. Non-JTAG signal output timing with respect to TCK.

5. Guaranteed by design and characterization.

[Figure 13](#page-32-1) provides the AC test load for TDO and the boundary-scan outputs of the MPC7457.



**Figure 13. Alternate AC Test Load for the JTAG Interface**

<span id="page-32-1"></span>[Figure 14](#page-32-0) provides the JTAG clock input timing diagram.



**Figure 14. JTAG Clock Input Timing Diagram**

<span id="page-32-2"></span><span id="page-32-0"></span>[Figure 15](#page-32-2) provides the TRST timing diagram.



#### **Electrical and Thermal Characteristics**

[Figure 16](#page-33-1) provides the boundary-scan timing diagram.



**Figure 16. Boundary-Scan Timing Diagram**

<span id="page-33-1"></span>



<span id="page-33-0"></span>**Figure 17. Test Access Port Timing Diagram**

**Pin Assignments**

## <span id="page-34-0"></span>**6 Pin Assignments**

[Figure 18](#page-34-1) (Part A) shows the pinout of the MPC7447, 360 CBGA package as viewed from the top surface. Part B shows the side profile of the CBGA package to indicate the direction of the top surface view.



**Part B**



<span id="page-34-1"></span>**Figure 18. Pinout of the MPC7447, 360 CBGA Package as Viewed from the Top Surface**

#### **Pin Assignments**

[Figure 19](#page-35-0) (Part A) shows the pinout of the MPC7457, 483 CBGA package as viewed from the top surface. Part B shows the side profile of the CBGA package to indicate the direction of the top surface view.

#### **Part A**



<span id="page-35-0"></span>**Figure 19. Pinout of the MPC7457, 483 CBGA Package as Viewed from the Top Surface**
# **7 Pinout Listings**

[Table 16](#page-36-0) provides the pinout listing for the MPC7447, 360 CBGA package. [Table 17](#page-38-0) provides the pinout listing for the MPC7457, 483 CBGA package.

### **NOTE**

This pinout is not compatible with the MPC750, MPC7400, or MPC7410 360 BGA package.

<span id="page-36-0"></span>

#### **Table 16. Pinout Listing for the MPC7447, 360 CBGA Package**

#### **Pinout Listings**



### **Table 16. Pinout Listing for the MPC7447, 360 CBGA Package (continued)**





#### **Notes:**

1. OV<sub>DD</sub> supplies power to the processor bus, JTAG, and all control signals; and V<sub>DD</sub> supplies power to the processor core and the PLL (after filtering to become AV<sub>DD</sub>). To program the I/O voltage, connect BVSEL to either GND (selects 1.8 V) or to HRESET (selects 2.5 V). If used, the pull-down resistor should be less than 250 Ω. For actual recommended value of V<sub>in</sub> or supply voltages see [Table 4](#page-12-0).

2. Unused address pins must be pulled down to GND.

3. These pins require weak pull-up resistors (for example, 4.7 kΩ) to maintain the control signals in the negated state after they have been actively negated and released by the MPC7447 and other bus masters.

4. This signal selects between MPX bus mode (asserted) and 60x bus mode (negated) and will be sampled at HRESET going high.

5. This signal must be negated during reset, by pull up to  $OV<sub>DD</sub>$  or negation by  $\neg$ HRESET (inverse of HRESET), to ensure proper operation.

- 6. Internal pull up on die.
- 7. Ignored in 60x bus mode.

8. These signals must be pulled down to GND if unused, or if the MPC7447 is in 60x bus mode.

9. These input signals are for factory use only and must be pulled down to GND for normal machine operation.

10. This test signal is recommended to be tied to HRESET; however, other configurations will not adversely affect performance.

11.These signals are for factory use only and must be left unconnected for normal machine operation.

12. These input signals are for factory use only and must be pulled up to  $O(V_{DD})$  for normal machine operation.

13.This pin can externally cause a performance monitor event. Counting of the event is enabled via software.

14. This signal must be asserted during reset, by pull down to GND or assertion by HRESET, to ensure proper operation.

#### **Table 17. Pinout Listing for the MPC7457, 483 CBGA Package**

<span id="page-38-0"></span>

```
Pinout Listings
```


### **Table 17. Pinout Listing for the MPC7457, 483 CBGA Package (continued)**





#### **Pinout Listings**



#### **Table 17. Pinout Listing for the MPC7457, 483 CBGA Package (continued)**

#### **Notes:**

- 1.  $\text{OV}_{DD}$  supplies power to the processor bus, JTAG, and all control signals except the L3 cache controls (L3CTL[0:1]); GV<sub>DD</sub> supplies power to the L3 cache interface (L3ADDR[0:17], L3DATA[0:63], L3DP[0:7], L3\_ECHO\_CLK[0:3], and L3\_CLK[0:1]) and the L3 control signals  $\overline{L3_CNTL[0:1]}$ ; and  $V_{DD}$  supplies power to the processor core and the PLL (after filtering to become  $AV<sub>DD</sub>$ ). For actual recommended value of  $V<sub>in</sub>$  or supply voltages, see [Table 4.](#page-12-0)
- 2. Unused address pins must be pulled down to GND.
- 3. These pins require weak pull-up resistors (for example, 4.7 kΩ) to maintain the control signals in the negated state after they have been actively negated and released by the MPC7457 and other bus masters.
- 4. This signal selects between MPX bus mode (asserted) and 60x bus mode (negated) and will be sampled at HRESET going high.
- 5. This signal must be negated during reset, by pull up to  $O(V_{DD}$  or negation by  $\neg$  HRESET (inverse of HRESET), to ensure proper operation.
- 6. See [Table 3](#page-11-0) for bus voltage configuration information. If used, pull-down resistors should be less than 250 Ω.
- 7. Internal pull up on die.
- 8. Ignored in 60x bus mode.
- 9. These signals must be pulled down to GND if unused or if the MPC7457 is in 60x bus mode.
- 10.These input signals for factory use only and must be pulled down to GND for normal machine operation.
- 11. Power must be supplied to  $GV<sub>DD</sub>$ , even when the L3 interface is disabled or unused.

12. This test signal is recommended to be tied to HRESET; however, other configurations will not adversely affect performance.

- 13. These input signals are for factory use only and must be pulled up to  $O(V_{DD})$  for normal machine operation.
- 14.These signals are for factory use only and must be left unconnected for normal machine operation.

15.This pin can externally cause a performance monitor event. Counting of the event is enabled via software.

16. This signal must be asserted during reset, by pull down to GND or assertion by HRESET, to ensure proper operation.

17. These pins are internally connected to  $V_{DD}$ . They are intended to allow an external device to detect the core voltage level present at the processor core. If unused, they must be connected directly to V<sub>DD</sub> or left unconnected.

# **8 Package Description**

The following sections provide the package parameters and mechanical dimensions for the CBGA package.

## **8.1 Package Parameters for the MPC7447, 360 CBGA**

The package parameters are as provided in the following list. The package type is  $25 \times 25$  mm, 360-lead ceramic ball grid array (CBGA).



**Package Description**

## **8.2 Mechanical Dimensions for the MPC7447, 360 CBGA**

[Figure 20](#page-43-0) provides the mechanical dimensions and bottom surface nomenclature for the MPC7447, 360 CBGA package.



<span id="page-43-0"></span>**Figure 20. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC7447, 360 CBGA Package**

## **8.3 Substrate Capacitors for the MPC7447, 360 CBGA**

[Figure 21](#page-44-0) shows the connectivity of the substrate capacitor pads for the MPC7447, 360 CBGA. All capacitors are 100 nF.

|                                                          | Capacitor       | <b>Pad Number</b> |                            |  |
|----------------------------------------------------------|-----------------|-------------------|----------------------------|--|
| <b>A1 CORNER</b>                                         |                 | $-1$              | $-2$                       |  |
|                                                          | C1              | GND               | $\mathsf{V}_{\mathsf{DD}}$ |  |
| $C3-1$<br>$C1-1$<br>$C2-1$<br>$C4-1$<br>$C5-1$<br>$C6-1$ | C <sub>2</sub>  | <b>GND</b>        | $V_{DD}$                   |  |
|                                                          | C <sub>3</sub>  | GND               | OV <sub>DD</sub>           |  |
| $C4-2$<br>$C6-2$<br>$C1-2$<br>C2-2 C3-2<br>$C5-2$        | C <sub>4</sub>  | <b>GND</b>        | $V_{DD}$                   |  |
|                                                          | C <sub>5</sub>  | GND               | $V_{DD}$                   |  |
| $C24-2$<br>$C24-1$<br>$C$ <sup>-2</sup><br>-75           | C <sub>6</sub>  | GND               | $V_{DD}$                   |  |
|                                                          | C7              | GND               | $V_{DD}$                   |  |
| $C23-2$<br>$C23-1$<br>$C8-2$<br>$C8-1$                   | C <sub>8</sub>  | <b>GND</b>        | $\mathsf{V}_{\mathsf{DD}}$ |  |
| $C22 - 2$<br>$C9-2$                                      | C <sub>9</sub>  | <b>GND</b>        | OV <sub>DD</sub>           |  |
| $C22-1$<br>-ა<br>მ                                       | C10             | <b>GND</b>        | $\mathsf{V}_{\mathsf{DD}}$ |  |
| $C10-2$<br>C <sub>10-1</sub>                             | C11             | GND               | $\mathsf{V}_{\mathsf{DD}}$ |  |
| $C21-2$<br>$C21-1$                                       | C12             | <b>GND</b>        | $V_{DD}$                   |  |
| $C11-2$<br>$C11-1$<br>$C20 - 2$<br>C <sub>20</sub> -1    | C <sub>13</sub> | <b>GND</b>        | $\mathsf{V}_{\mathsf{DD}}$ |  |
|                                                          | C14             | <b>GND</b>        | $V_{DD}$                   |  |
| $2 - 2$<br>$C12-1$<br>$C19-2$<br>$C19-1$                 | C15             | <b>GND</b>        | $\mathsf{V}_{\mathsf{DD}}$ |  |
| C18-2 C17-2 C16-2 C15-2 C14-2 C13-2                      | C16             | GND               | OV <sub>DD</sub>           |  |
|                                                          | C17             | GND               | $V_{DD}$                   |  |
| C18-1 C17-1 C16-1<br>C15-1 C14-1 C13-1                   | C18             | <b>GND</b>        | OV <sub>DD</sub>           |  |
|                                                          | C <sub>19</sub> | <b>GND</b>        | $V_{DD}$                   |  |
|                                                          | C <sub>20</sub> | <b>GND</b>        | $V_{DD}$                   |  |
|                                                          | C <sub>21</sub> | <b>GND</b>        | OV <sub>DD</sub>           |  |
|                                                          | C <sub>22</sub> | <b>GND</b>        | $V_{DD}$                   |  |
|                                                          | C <sub>23</sub> | GND               | $V_{DD}$                   |  |

<span id="page-44-0"></span>**Figure 21. Substrate Bypass Capacitors for the MPC7447, 360 CBGA**

 $C24$  GND  $V_{DD}$ 

## **8.4 Package Parameters for the MPC7457, 483 CBGA or RoHS BGA**

The package parameters are as provided in the following list. The package type is  $29 \times 29$  mm, 483 ceramic ball grid array (CBGA).



### **8.5 Mechanical Dimensions for the MPC7457, 483 CBGA or RoHS BGA**

[Figure 22](#page-46-0) provides the mechanical dimensions and bottom surface nomenclature for the MPC7457, 483 CBGA package.



<span id="page-46-0"></span>**Figure 22. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC7457, 483 CBGA or RoHS BGA Package**

**Package Description**

## **8.6 Substrate Capacitors for the MPC7457, 483 CBGA or RoHS BGA**

[Figure 23](#page-47-0) shows the connectivity of the substrate capacitor pads for the MPC7457, 483 CBGA or RoHS BGA. All capacitors are 100 nF.

| <b>A1 CORNER</b>                                                                      | Capacitor       | <b>Pad Number</b> |                             |  |
|---------------------------------------------------------------------------------------|-----------------|-------------------|-----------------------------|--|
|                                                                                       |                 | $-1$              | $-2$                        |  |
| $C1-1$<br>$C3-1$<br>$C4-1$<br>$C5-1$<br>$C6-1$<br>$C2-1$                              | C1              | <b>GND</b>        | $\textsf{OV}_{\textsf{DD}}$ |  |
|                                                                                       | C <sub>2</sub>  | <b>GND</b>        | V <sub>DD</sub>             |  |
| $C1-2$<br>$C2-2$<br>$C3-2$<br>$C4-2$<br>$C5-2$<br>$C6-2$                              | C <sub>3</sub>  | <b>GND</b>        | $GV_{DD}$                   |  |
|                                                                                       | C <sub>4</sub>  | <b>GND</b>        | $V_{DD}$                    |  |
| $C24 - 2$<br>$C24-1$<br>$C - 2$<br>$\overline{C}$                                     | C <sub>5</sub>  | <b>GND</b>        | V <sub>DD</sub>             |  |
|                                                                                       | C <sub>6</sub>  | <b>GND</b>        | GV <sub>DD</sub>            |  |
| $C23-2$<br>$C23-1$<br>$C8-2$<br>$C8-1$                                                | C7              | <b>GND</b>        | V <sub>DD</sub>             |  |
|                                                                                       | C <sub>8</sub>  | <b>GND</b>        | $V_{DD}$                    |  |
| $C22 - 2$<br>$C9-2$<br>$C22-1$<br>$C9-1$                                              | C9              | <b>GND</b>        | $\texttt{GV}_{\texttt{DD}}$ |  |
|                                                                                       | C10             | <b>GND</b>        | $V_{DD}$                    |  |
| $C10-2$<br>$C10-1$<br>$C21-2$<br>$C21-1$                                              | C11             | <b>GND</b>        | $V_{DD}$                    |  |
|                                                                                       | C12             | <b>GND</b>        | GV <sub>DD</sub>            |  |
| $C11-2$<br>$C11-1$<br>$C20-2$<br>C <sub>20-1</sub>                                    | C <sub>13</sub> | <b>GND</b>        | $\mathsf{V}_{\mathsf{DD}}$  |  |
|                                                                                       | C14             | <b>GND</b>        | $V_{DD}$                    |  |
| $C12-2$<br>$C12-1$<br>$C19-1$<br>$C19-2$<br>C15-2 C14-2<br>C13-2<br>C18-2 C17-2 C16-2 | C15             | <b>GND</b>        | $V_{DD}$                    |  |
|                                                                                       | C <sub>16</sub> | <b>GND</b>        | OV <sub>DD</sub>            |  |
|                                                                                       | C17             | <b>GND</b>        | $V_{DD}$                    |  |
| C18-1 C17-1 C16-1<br>C15-1 C14-1<br>$C13-1$                                           | C <sub>18</sub> | <b>GND</b>        | OV <sub>DD</sub>            |  |
|                                                                                       | C <sub>19</sub> | <b>GND</b>        | $V_{DD}$                    |  |
|                                                                                       | C <sub>20</sub> | <b>GND</b>        | V <sub>DD</sub>             |  |
|                                                                                       | C <sub>21</sub> | <b>GND</b>        | OV <sub>DD</sub>            |  |
|                                                                                       | C <sub>22</sub> | <b>GND</b>        | $V_{DD}$                    |  |
|                                                                                       | C <sub>23</sub> | <b>GND</b>        | $V_{DD}$                    |  |
|                                                                                       | C <sub>24</sub> | <b>GND</b>        | $\mathsf{V}_{\mathsf{DD}}$  |  |

<span id="page-47-0"></span>**Figure 23. Substrate Bypass Capacitors for the MPC7457, 483 CBGA or RoHS BGA**

This section provides system and thermal design recommendations for successful application of the MPC7457.

## **9.1 Clocks**

The following sections provide more detailed information regarding the clocking of the MPC7457.

### **9.1.1 Core Clocks and PLL Configuration**

The MPC7457 PLL is configured by the PLL\_CFG[0:4] signals. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation. The PLL configuration for the MPC7457 is shown in [Table 18](#page-48-0) for a set of example frequencies. In this example, shaded cells represent settings that, for a given SYSCLK frequency, result in core and/or VCO frequencies that do not comply with the 1-GHz column in [Table 8.](#page-15-0) Note that these configurations were different in some earlier MPC7450-family devices and care should be taken when upgrading to the MPC7457 to verify the correct PLL settings for an application.

<span id="page-48-0"></span>

|              |                   | Core-to-<br><b>VCO</b><br><b>Multiplier</b> | Example Bus-to-Core Frequency in MHz (VCO Frequency in MHz) |                  |                    |                  |                  |                   |                   |                   |  |  |
|--------------|-------------------|---------------------------------------------|-------------------------------------------------------------|------------------|--------------------|------------------|------------------|-------------------|-------------------|-------------------|--|--|
| PLL_CFG[0:4] | Bus-to-<br>Core   |                                             | <b>Bus (SYSCLK) Frequency</b>                               |                  |                    |                  |                  |                   |                   |                   |  |  |
|              | <b>Multiplier</b> |                                             | 33.3<br><b>MHz</b>                                          | 50<br><b>MHz</b> | 66.6<br><b>MHz</b> | 75<br><b>MHz</b> | 83<br><b>MHz</b> | 100<br><b>MHz</b> | 133<br><b>MHz</b> | 167<br><b>MHz</b> |  |  |
| 01000        | 2x                | 2x                                          |                                                             |                  |                    |                  |                  |                   |                   |                   |  |  |
| 10000        | 3x                | 2x                                          |                                                             |                  |                    |                  |                  |                   |                   |                   |  |  |
| 10100        | 4x                | 2x                                          |                                                             |                  |                    |                  |                  |                   |                   | 667<br>(1333)     |  |  |
| 10110        | 5x                | 2x                                          |                                                             |                  |                    |                  |                  |                   | 667<br>(1333)     | 835<br>(1670)     |  |  |
| 10010        | 5.5x              | 2x                                          |                                                             |                  |                    |                  |                  |                   | 733<br>(1466)     | 919<br>(1837)     |  |  |
| 11010        | 6x                | 2x                                          |                                                             |                  |                    |                  |                  | 600<br>(1200)     | 800<br>(1600)     | 1002<br>(2004)    |  |  |
| 01010        | 6.5x              | 2x                                          |                                                             |                  |                    |                  |                  | 650<br>(1300)     | 866<br>(1730)     | 1086<br>(2171)    |  |  |
| 00100        | 7x                | 2x                                          |                                                             |                  |                    |                  |                  | 700<br>(1400)     | 931<br>(1862)     | 1169<br>(2338)    |  |  |
| 00010        | 7.5x              | 2x                                          |                                                             |                  |                    |                  | 623<br>(1245)    | 750<br>(1500)     | 1000<br>(2000)    | 1253<br>(2505)    |  |  |
| 11000        | 8x                | 2x                                          |                                                             |                  |                    | 600<br>(1200)    | 664<br>(1328)    | 800<br>(1600)     | 1064<br>(2128)    |                   |  |  |
| 01100        | 8.5x              | 2x                                          |                                                             |                  |                    | 638<br>(1276)    | 706<br>(1412)    | 850<br>(1700)     | 1131<br>(2261)    |                   |  |  |

**Table 18. MPC7457 Microprocessor PLL Configuration Example for 1267 MHz Parts**





### **Table 18. MPC7457 Microprocessor PLL Configuration Example for 1267 MHz Parts (continued)**

**Table 18. MPC7457 Microprocessor PLL Configuration Example for 1267 MHz Parts (continued)**

| <b>PLL_CFG[0:4]</b> |                        | Core-to-<br><b>VCO</b><br><b>Multiplier</b> | <b>Example Bus-to-Core Frequency in MHz (VCO Frequency in MHz)</b> |                  |                    |                  |                  |                   |                   |                   |  |  |
|---------------------|------------------------|---------------------------------------------|--------------------------------------------------------------------|------------------|--------------------|------------------|------------------|-------------------|-------------------|-------------------|--|--|
|                     | <b>Bus-to-</b><br>Core |                                             | <b>Bus (SYSCLK) Frequency</b>                                      |                  |                    |                  |                  |                   |                   |                   |  |  |
|                     | <b>Multiplier</b>      |                                             | 33.3<br><b>MHz</b>                                                 | 50<br><b>MHz</b> | 66.6<br><b>MHz</b> | 75<br><b>MHz</b> | 83<br><b>MHz</b> | 100<br><b>MHz</b> | 133<br><b>MHz</b> | 167<br><b>MHz</b> |  |  |
| 11110               |                        | PLL off                                     | PLL off, no core clocking occurs                                   |                  |                    |                  |                  |                   |                   |                   |  |  |

**Notes:** 

1. PLL\_CFG[0:4] settings not listed are reserved.

2. The sample bus-to-core frequencies shown are for reference only. Some PLL configurations may select bus, core, or VCO frequencies which are not useful, not supported, or not tested for by the MPC7455; see [Section 5.2.1, "Clock AC](#page-15-1)  [Specifications,](#page-15-1)" for valid SYSCLK, core, and VCO frequencies.

3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly and the PLL is disabled. However, the bus interface unit requires a 2x clock to function. Therefore, an additional signal, EXT\_QUAL, must be driven at one-half the frequency of SYSCLK and offset in phase to meet the required input setup t<sub>IVKH</sub> and hold time t<sub>IXKH</sub> (see [Table 9\)](#page-17-0). The result is that the processor bus frequency is one-half SYSCLK while the internal processor is clocked at SYSCLK frequency. This mode is intended for factory use and emulator tool use only.

**Note**: The AC timing specifications given in this document do not apply in PLL-bypass mode.

4. In PLL-off mode, no clocking occurs inside the MPC7455 regardless of the SYSCLK input.

### **9.1.2 L3 Clocks**

The MPC7457 generates the clock for the external L3 synchronous data SRAMs by dividing the core clock frequency of the MPC7457. The core-to-L3 frequency divisor for the L3 PLL is selected through the L3 CLK bits of the L3CR register. Generally, the divisor must be chosen according to the frequency supported by the external RAMs, the frequency of the MPC7457 core, and timing analysis of the circuit board routing. [Table 19](#page-50-0) shows various example L3 clock frequencies that can be obtained for a given set of core frequencies.

<span id="page-50-0"></span>

| Core<br><b>Frequency</b><br>(MHz) $2$ | $\div 2$ | $\div 2.5$ | $\div 3$ | $\div 3.5$ | ÷4  | $\div 4.5$ | $\div 5$ | $+5.5$ | $\div 6$ | $\div 6.5$ | $\div 7$ | $\div 7.5$ | $\div 8$ |
|---------------------------------------|----------|------------|----------|------------|-----|------------|----------|--------|----------|------------|----------|------------|----------|
| 500                                   | 250      | 200        | 167      | 143        | 125 | 111        | 100      | 91     | 83       | 77         | 71       | 67         | 63       |
| 533                                   | 266      | 213        | 178      | 152        | 133 | 118        | 107      | 97     | 89       | 82         | 76       | 71         | 67       |
| 550                                   | 275      | 220        | 183      | 157        | 138 | 122        | 110      | 100    | 92       | 85         | 79       | 73         | 69       |
| 600                                   | 300      | 240        | 200      | 171        | 150 | 133        | 120      | 109    | 100      | 92         | 86       | 80         | 75       |
| 650                                   | 325      | 260        | 217      | 186        | 163 | 144        | 130      | 118    | 108      | 100        | 93       | 87         | 81       |
| 666                                   | 333      | 266        | 222      | 190        | 167 | 148        | 133      | 121    | 111      | 102        | 95       | 89         | 83       |
| 700                                   | 350      | 280        | 233      | 200        | 175 | 156        | 140      | 127    | 117      | 108        | 100      | 93         | 88       |
| 733                                   | 367      | 293        | 244      | 209        | 183 | 163        | 147      | 133    | 122      | 113        | 105      | 98         | 92       |
| 800                                   | 400      | 320        | 266      | 230        | 200 | 178        | 160      | 145    | 133      | 123        | 114      | 107        | 100      |
| 866                                   | 433      | 347        | 289      | 248        | 217 | 192        | 173      | 157    | 145      | 133        | 124      | 115        | 108      |
| 933                                   | 467      | 373        | 311      | 266        | 233 | 207        | 187      | 170    | 156      | 144        | 133      | 124        | 117      |
| 1000                                  | 500      | 400        | 333      | 285        | 250 | 222        | 200      | 182    | 166      | 154        | 143      | 133        | 125      |

**Table 19. Sample Core-to-L3 Frequencies <sup>1</sup>**



| Core<br><b>Frequency</b><br>$(MHz)^2$ | ÷2  | $\div 2.5$ | ÷3  | $\div 3.5$ | ÷4  | $\div 4.5$ | ÷5  | $+5.5$ | ÷6  | $\div 6.5$ | ÷7  | $\div 7.5$ | ÷8  |
|---------------------------------------|-----|------------|-----|------------|-----|------------|-----|--------|-----|------------|-----|------------|-----|
| 1050                                  | 525 | 420        | 350 | 300        | 263 | 233        | 191 | 191    | 175 | 162        | 150 | 140        | 131 |
| 1100                                  | 550 | 440        | 367 | 314        | 275 | 244        | 200 | 200    | 183 | 169        | 157 | 147        | 138 |
| 1150                                  | 575 | 460        | 383 | 329        | 288 | 256        | 209 | 209    | 192 | 177        | 164 | 153        | 144 |
| 1200                                  | 600 | 480        | 400 | 343        | 300 | 267        | 218 | 218    | 200 | 185        | 171 | 160        | 150 |
| 1250                                  | 638 | 500        | 417 | 357        | 313 | 278        | 227 | 227    | 208 | 192        | 179 | 167        | 156 |
| 1300                                  | 650 | 520        | 433 | 371        | 325 | 289        | 236 | 236    | 217 | 200        | 186 | 173        | 163 |
| $- -$                                 |     |            |     |            |     |            |     |        |     |            |     |            |     |

**Table 19. Sample Core-to-L3 Frequencies <sup>1</sup> (continued)**

**Notes:**

1. The core and L3 frequencies are for reference only. Note that maximum L3 frequency is design dependent. Some examples may represent core or L3 frequencies which are not useful, not supported, or not tested for the MPC7457; see [Section 5.2.3,](#page-20-0)  ["L3 Clock AC Specifications,](#page-20-0)" for valid L3\_CLK frequencies and for more information regarding the maximum L3 frequency.

2. Not all core frequencies are supported by all speed grades; see [Table 8](#page-15-0) for minimum and maximum core frequency specifications.

### **9.1.3 System Bus Clock (SYSCLK) and Spread Spectrum Sources**

Spread spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter in order to diffuse the EMI spectral content. The jitter specification given in [Table 8](#page-15-0) considers short-term (cycle-to-cycle) jitter only and the clock generator's cycle-to-cycle output jitter should meet the MPC7457 input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns, and the MPC7457 is compatible with spread spectrum sources if the recommendations listed in [Table 20](#page-51-0) are observed.

### **Table 20. Spread Specturm Clock Source Recommendations**

<span id="page-51-0"></span>At recommended operating conditions. See [Table 4.](#page-12-0)



**Notes:**

1. Guaranteed by design.

2. SYSCLK frequencies resulting from frequency spreading, and the resulting core and VCO frequencies, must meet the minimum and maximum specifications given in [Table 8](#page-15-0).

It is imperative to note that the processor's minimum and maximum SYSCLK, core, and VCO frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated core or bus frequency should avoid violating the stated limits by using down-spreading only.

## **9.2 PLL Power Supply Filtering**

The AV<sub>DD</sub> power signal is provided on the MPC7457 to provide power to the clock generation PLL. To ensure stability of the internal clock, the power supplied to the  $AV<sub>DD</sub>$  input signal should be filtered of any noise in the 500 kHz to 10 MHz resonant frequency range of the PLL. A circuit similar to the one shown in [Figure 24](#page-52-0) using surface mount capacitors with minimum effective series inductance (ESL) is recommended.

The circuit should be placed as close as possible to the  $AV<sub>DD</sub>$  pin to minimize noise coupled from nearby circuits. It is often possible to route directly from the capacitors to the  $AV<sub>DD</sub>$  pin, which is on the periphery of the 360 CBGA footprint and very close to the periphery of the 483 CBGA footprint, without the inductance of vias.



**Figure 24. PLL Power Supply Filter Circuit**

**NOTE**

<span id="page-52-0"></span>All production 7447 and 7457 Rev. B devices require a 400  $\Omega$  resistor instead of the 10  $\Omega$  resistor shown above. All production 7457 Rev. C devices require a 10 Ω resistor. For more information, see the *MPC7450 Family Chip Errata for the MPC7457 and MPC7447*.

## **9.3 Decoupling Recommendations**

Due to the MPC7457 dynamic power management feature, large address and data buses, and high operating frequencies, the MPC7457 can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC7457 system, and the MPC7457 itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $OV_{DD}$ , and  $GV_{DD}$  pin of the MPC7457. It is also recommended that these decoupling capacitors receive their power from separate  $V_{DD}$ ,  $OV_{DD}/GV_{DD}$ , and GND power planes in the PCB, utilizing short traces to minimize inductance. If compromises must be made due to board constraints,  $V_{DD}$  pins should receive the highest priority for decoupling.

These capacitors should have a value of 0.01 or 0.1  $\mu$ F. Only ceramic surface mount technology (SMT) capacitors should be used to minimize lead inductance, preferably 0508 or 0603 orientations where connections are made along the length of the part. Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993) and contrary to previous recommendations for decoupling Freescale microprocessors, multiple small capacitors of equal value are recommended over using multiple values of capacitance.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ , GV<sub>DD</sub>, and OV<sub>DD</sub> planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low equivalent series resistance (ESR) rating to ensure the quick

response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors: 100–330 µF (AVX TPS tantalum or Sanyo OSCON).

## **9.4 Connection Recommendations**

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to  $\text{OV}_{\text{DD}}$ . Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ , and GND pins in the MPC7457. If the L3 interface is not used,  $GV<sub>DD</sub>$  should be connected to the  $OV<sub>DD</sub>$  power plane, and L3VSEL should be connected to BVSEL; the remainder of the L3 interface may be left unterminated.

### **9.5 Output Buffer DC Impedance**

The MPC7457 processor bus and L3 I/O drivers are characterized over process, voltage, and temperature. To measure  $Z_0$ , an external resistor is connected from the chip pad to  $OV<sub>DD</sub>$  or GND. Then, the value of each resistor is varied until the pad voltage is  $\text{OV}_{\text{DD}}/2$  (see [Figure 25\)](#page-53-0).

The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held low, SW2 is closed (SW1 is open), and  $R_N$  is trimmed until the voltage at the pad equals  $\text{OV}_{DD}/2$ . R<sub>N</sub> then becomes the resistance of the pull-down devices. When data is held high, SW1 is closed (SW2 is open), and  $R_p$  is trimmed until the voltage at the pad equals  $\text{OV}_{DD}/2$ .  $R_p$  then becomes the resistance of the pull-up devices.  $R_p$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .



**Figure 25. Driver Impedance Measurement**

<span id="page-53-0"></span>[Table 21](#page-54-0) summarizes the signal impedance results. The impedance increases with junction temperature and is relatively unaffected by bus voltage.

#### **Table 21. Impedance Characteristics**

 $\rm V_{DD}$  = 1.5 V, OV $_{DD}$  = 1.8 V  $\pm$  5%, T $_{\rm j}$  = 5°–85°C

<span id="page-54-0"></span>

## **9.6 Pull-Up/Pull-Down Resistor Requirements**

The MPC7457 requires high-resistive (weak: 4.7-kΩ) pull-up resistors on several control pins of the bus interface to maintain the control signals in the negated state after they have been actively negated and released by the MPC7457 or other bus masters. These pins are: TS, ARTRY, SHDO, and SHD1.

Some pins designated as being for factory test must be pulled up to  $\rm{OV}_{DD}$  or down to GND to ensure proper device operation. For the MPC7447, 360 BGA, the pins that must be pulled up to  $\text{OV}_{\text{DD}}$  are: LSSD\_MODE and TEST[0:3]; the pins that must be pulled down to GND are: L1\_TSTCLK and TEST[4]. For the MPC7457, 483 BGA, the pins that must be pulled up to  $\text{OV}_{DD}$  are: LSSD\_MODE and TEST[0:5]; the pins that must be pulled down are: L1\_TSTCLK and TEST[6]. The CKSTP\_IN signal should likewise be pulled up through a pull-up resistor (weak or stronger: 4.7–1 kΩ) to prevent erroneous assertions of this signal.

In addition, the MPC7457 has one open-drain style output that requires a pull-up resistor (weak or stronger:  $4.7-1 \text{ k}\Omega$ ) if it is used by the system. This pin is CKSTP OUT.

If pull-down resistors are used to configure BVSEL or L3VSEL, the resistors should be less than 250  $\Omega$ (see [Table 16\)](#page-36-0). Because PLL\_CFG[0:4] must remain stable during normal operation, strong pull-up and pull-down resistors (1 kΩ or less) are recommended to configure these signals in order to protect against erroneous switching due to ground bounce, power supply noise or noise coupling.

During inactive periods on the bus, the address and transfer attributes may not be driven by any master and may, therefore, float in the high-impedance state for relatively long periods of time. Because the MPC7457 must continually monitor these signals for snooping, this float condition may cause excessive power draw by the input receivers on the MPC7457 or by other receivers in the system. These signals can be pulled up through weak (10-kΩ) pull-up resistors by the system, address bus driven mode enabled (see the *MPC7450 RISC Microprocessor Family Users' Manual* for more information about this mode), or they may be otherwise driven by the system during inactive periods of the bus to avoid this additional power draw. Preliminary studies have shown the additional power draw by the MPC7457 input receivers to be negligible and, in any event, none of these measures are necessary for proper device operation. The snooped address and transfer attribute inputs are: A[0:35], AP[0:4], TT[0:4],  $\overline{CI}$ ,  $\overline{WT}$ , and  $\overline{GBL}$ .

If extended addressing is not used, A[0:3] are unused and must be pulled low to GND through weak pull-down resistors. If the MPC7457 is in 60x bus mode, DTI[0:3] must be pulled low to GND through weak pull-down resistors.

The data bus input receivers are normally turned off when no read operation is in progress and, therefore, do not require pull-up resistors on the bus. Other data bus receivers in the system, however, may require pull-ups, or that those signals be otherwise driven by the system during inactive periods by the system. The data bus signals are: D[0:63] and DP[0:7].

If address or data parity is not used by the system, and the respective parity checking is disabled through HID0, the input receivers for those pins are disabled, and those pins do not require pull-up resistors and should be left unconnected by the system. If all parity generation is disabled through HID0, all parity checking should also be disabled through HID0, and all parity pins may be left unconnected by the system.

The L3 interface does not normally require pull-up resistors. Unused L3 ADDR signals are driven low when the SRAM is configured to be less than 1 M in size via L3CR. For example, L3 ADD[18] will be driven low if the SRAM size is configured to be 2 M; likewise, L3 ADDR[18:17] will be driven low if the SRAM size is configured to be 1 M.

## **9.7 JTAG Configuration Signals**

Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification, but is provided on all processors that implement the PowerPC architecture. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, more reliable power-on reset performance will be obtained if the  $\overline{T RST}$  signal is asserted during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to HRESET is not practical.

The COP function of these processors allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, the COP reset signals must be merged into these signals with logic.

The arrangement shown in [Figure 26](#page-57-0) allows the COP port to independently assert HRESET or TRST, while ensuring that the target can drive  $\overline{HRESET}$  as well. If the JTAG interface and COP header will not be used, TRST should be tied to HRESET through a  $0-\Omega$  isolation resistor so that it is asserted when the system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during power-on. While Freescale recommends that the COP header be designed into the system as shown in [Figure 26](#page-57-0), if this is not possible, the isolation resistor will allow future access to TRST in the case where a JTAG interface may need to be wired onto the system in debug situations.

The COP header shown in [Figure 26](#page-57-0) adds many benefits—breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features are possible through this interface—and can be as inexpensive as an unpopulated footprint for a header to be added when needed.

The COP interface has a standard header for connection to the target system, based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

There is no standardized way to number the COP header shown in [Figure 26](#page-57-0); consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in [Figure 26](#page-57-0) is common to all known emulators.

The QACK signal shown in [Figure 26](#page-57-0) is usually connected to the PCI bridge chip in a system and is an input to the MPC7457 informing it that it can go into the quiescent state. Under normal operation this occurs during a low-power mode selection. In order for COP to work, the MPC7457 must see this signal asserted (pulled down). While shown on the COP header, not all emulator products drive this signal. If the product does not, a pull-down resistor can be populated to assert this signal. Additionally, some emulator products implement open-drain type outputs and can only drive QACK asserted; for these tools, a pull-up resistor can be implemented to ensure this signal is deasserted when it is not being driven by the tool. Note that the pull-up and pull-down resistors on the QACK signal are mutually exclusive and it is never necessary to populate both in a system. To preserve correct power-down operation, QACK should be merged via logic so that it also can be driven by the PCI bridge.



#### **Notes:**

- 1. RUN/STOP, normally found on pin 5 of the COP header, is not implemented on the MPC7457. Connect pin 5 of the COP header to OV<sub>DD</sub> with a 10-kΩ pull-up resistor.
- 2. Key location; pin 14 is not physically present on the COP header.
- 3. Component not populated. Populate only if debug tool does not drive  $\overline{QACK}$ .
- 4. Populate only if debug tool uses an open-drain type output and does not actively deassert  $\overline{QACK}$ .
- 5. If the JTAG interface is implemented, connect HRESET from the target source to TRST from the COP header though an AND gate to TRST of the part. If the JTAG interface is not implemented, connect HRESET from the target source to TRST of the part through a 0- $\Omega$  isolation resistor.
- <span id="page-57-0"></span>6. Though defined as a No-Connect, it is a common and recommended practice to use pin 12 as an additional GND pin for improved signal integrity.

**Figure 26. JTAG Interface Connection**

## **9.8 Thermal Management Information**

This section provides thermal management information for the ceramic ball grid array (CBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design—the heat sink, airflow, and thermal interface material. To reduce the die-junction temperature, heat sinks may be attached to the package by several methods—spring clip to holes in the printed-circuit board or package, and mounting clip and screw assembly (see [Figure 27](#page-58-0)); however, due to the potential large mass of the heat sink, attachment through the printed-circuit board is suggested. If a spring clip is used, the spring force should not exceed 10 pounds.



**Figure 27. Package Exploded Cross-Sectional View with Several Heat Sink Options**

<span id="page-58-0"></span>The board designer can choose between several types of heat sinks to place on the MPC7457. There are several commercially available heat sinks for the MPC7457 provided by the following vendors:





Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost.

### **9.8.1 Internal Package Conduction Resistance**

For the exposed-die packaging technology, shown in [Table 5](#page-12-1), the intrinsic conduction thermal resistance paths are as follows:

- The die junction-to-case (actually top-of-die since silicon die is exposed) thermal resistance
- The die junction-to-ball thermal resistance

[Figure 28](#page-59-0) depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



**Figure 28. C4 Package with Heat Sink Mounted to a Printed-Circuit Board**

<span id="page-59-0"></span>Heat generated on the active side of the chip is conducted through the silicon, through the heat sink attach material (or thermal interface material), and finally to the heat sink where it is removed by forced-air convection.

Because the silicon thermal resistance is quite small, for a first-order analysis, the temperature drop in the silicon may be neglected. Thus, the thermal interface material and the heat sink conduction/convective thermal resistances are the dominant terms.

### **9.8.2 Thermal Interface Materials**

A thermal interface material is recommended at the package lid-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, [Figure 29](#page-60-0) shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. That is, the bare joint results in a thermal resistance approximately seven times greater than the thermal grease joint.

Often, heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see [Figure 27\)](#page-58-0). Therefore, the synthetic grease offers the best thermal performance, considering the low interface pressure and is recommended due to the high power dissipation of the MPC7457. Of course, the selection of any thermal interface material depends on many factors—thermal performance requirements, manufacturability, service temperature, dielectric properties, cost, etc.



**Figure 29. Thermal Performance of Select Thermal Interface Material**

<span id="page-60-0"></span>The board designer can choose between several types of thermal interface. Heat sink adhesive materials should be selected based on high conductivity, yet adequate mechanical strength to meet equipment shock/vibration requirements. There are several commercially available thermal interfaces and adhesive materials provided by the following vendors:



The following section provides a heat sink selection example using one of the commercially available heat sinks.

### **9.8.3 Heat Sink Selection Example**

For preliminary heat sink sizing, the die-junction temperature can be expressed as follows:

$$
T_j = T_I + T_r + (R_{\theta JC} + R_{\theta int} + R_{\theta sa}) \times P_d
$$

where:

 $T_i$  is the die-junction temperature

 $T_I$  is the inlet cabinet ambient temperature

 $T_r$  is the air temperature rise within the computer cabinet

 $R_{\theta$ JC is the junction-to-case thermal resistance

 $R<sub>limit</sub>$  is the adhesive or interface material thermal resistance

 $R_{\theta$ sa is the heat sink base-to-ambient thermal resistance

 $P_d$  is the power dissipated by the device

During operation, the die-junction temperatures  $(T_j)$  should be maintained less than the value specified in [Table 4](#page-12-0). The temperature of air cooling the component greatly depends on the ambient inlet air temperature and the air temperature rise within the electronic cabinet. An electronic cabinet inlet-air temperature  $(T_a)$ may range from 30 $\degree$  to 40 $\degree$ C. The air temperature rise within a cabinet  $(T_r)$  may be in the range of 5 $\degree$  to 10<sup>o</sup>C. The thermal resistance of the thermal interface material ( $R_{\text{6int}}$ ) is typically about 1.5<sup>o</sup>C/W. For

example, assuming a T<sub>a</sub> of 30°C, a T<sub>r</sub> of 5°C, a CBGA package  $R_{\theta JC} = 0.1$ , and a typical power consumption ( $P_d$ ) of 18.7 W, the following expression for  $T_j$  is obtained:

Die-junction temperature:  $T_j = 30^\circ \text{C} + 5^\circ \text{C} + (0.1^\circ \text{C/W} + 1.5^\circ \text{C/W} + \theta_{sa}) \times 18.7 \text{ W}$ 

For this example, a  $R_{\theta$ savalue of 2.1°C/W or less is required to maintain the die junction temperature below the maximum value of [Table 4.](#page-12-0)

Though the die junction-to-ambient and the heat sink-to-ambient thermal resistances are a common figure-of-merit used for comparing the thermal performance of various microelectronic packaging technologies, one should exercise caution when only using this metric in determining thermal management because no single parameter can adequately describe three-dimensional heat flow. The final die-junction operating temperature is not only a function of the component-level thermal resistance, but the system-level design and its operating conditions. In addition to the component's power consumption, a number of factors affect the final operating die-junction temperature—airflow, board population (local heat flux of adjacent components), heat sink efficiency, heat sink attach, heat sink placement, next-level interconnect technology, system air temperature rise, altitude, etc.

Due to the complexity and the many variations of system-level boundary conditions for today's microelectronic equipment, the combined effects of the heat transfer mechanisms (radiation, convection, and conduction) may vary widely. For these reasons, we recommend using conjugate heat transfer models for the board, as well as system-level designs.

For system thermal modeling, the MPC7447 and MPC7457 thermal model is shown in [Figure 30](#page-63-0). Four volumes will be used to represent this device. Two of the volumes, solder ball, and air and substrate, are modeled using the package outline size of the package. The other two, die, and bump and underfill, have the same size as the die. The silicon die should be modeled  $9.64 \times 11.0 \times 0.74$  mm with the heat source applied as a uniform source at the bottom of the volume. The bump and underfill layer is modeled as  $9.64 \times$  $11.0 \times 0.069$  mm (or as a collapsed volume) with orthotropic material properties: 0.6 W/(m  $\cdot$  K) in the xy-plane and 2 W/(m  $\cdot$  K) in the direction of the z-axis. The substrate volume is  $25 \times 25 \times 1.2$  mm (MPC7447) or  $29 \times 29 \times 1.2$  mm (MPC7457), and this volume has 18 W/(m  $\cdot$  K) isotropic conductivity. The solder ball and air layer is modeled with the same horizontal dimensions as the substrate and is 0.9 mm thick. It can also be modeled as a collapsed volume using orthotropic material properties: 0.034 W/(m • K) in the xy-plane direction and 3.8 W/(m  $\cdot$  K) in the direction of the z-axis.



Top View of Model (Not to Scale)

<span id="page-63-0"></span>**Figure 30. Recommended Thermal Model of MPC7447 and MPC7457**

# **10 Document Revision History**

Table 22 provides a revision history for this hardware specification.





i<br>S

i<br>S



### **Table 22. Document Revision History (continued)**



#### **Table 22. Document Revision History (continued)**

## **11 Part Numbering and Marking**

Ordering information for the parts fully covered by this specification document is provided in [Section 11.1, "Part Numbers Fully Addressed by This Document.](#page-66-0)" Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision level code which refers to the die mask revision number. [Section 11.2, "Part Numbers Not Fully](#page-67-0)  [Addressed by This Document](#page-67-0)," lists the part numbers which do not fully conform to the specifications of this document. These special part numbers require an additional document called a referred to as a hardware specification addendum.

### <span id="page-66-0"></span>**11.1 Part Numbers Fully Addressed by This Document**

[Table 23](#page-67-1) provides the Freescale part numbering nomenclature for the MPC7457.

<span id="page-67-1"></span>



**Notes:**

1. Processor core frequencies supported by parts addressed by this specification only. Parts addressed by a hardware specification addendum may support other maximum core frequencies.

2. The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes may be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur while shipping pilot production prototypes.

## <span id="page-67-0"></span>**11.2 Part Numbers Not Fully Addressed by This Document**

Parts with application modifiers or revision levels not fully addressed are described in a separate addendum, which supplement and supersede this hardware specification. As such parts are released, these specifications will be listed in this section.

### **Table 24. Part Numbers Addressed by MPC74x7RXnnnnNx Series Hardware Specifications Addendum (Document Order No. MPC7457ECS01AD)**



#### **Table 25. Part Numbers Addressed by MPC7457TRXnnnnLB Series Hardware Specifications Addendum (Document Order No. MPC7457ECS02AD)**

| <b>MC</b>              | 7457                      |                                         | <b>RX</b>   | nnnn                                 |                                            |                           |
|------------------------|---------------------------|-----------------------------------------|-------------|--------------------------------------|--------------------------------------------|---------------------------|
| <b>Product</b><br>Code | Part<br><b>Identifier</b> | <b>Specification</b><br><b>Modifier</b> | Package     | <b>Processor</b><br><b>Frequency</b> | <b>Application</b><br><b>Modifier</b>      | <b>Revision Level</b>     |
| <b>MC</b>              | 7457                      | $T =$ Extended<br>Temperature<br>Device | $RX = CBGA$ | 1000<br>1267                         | l L: 1.3 V ± 50 mV<br>$-40^\circ$ to 105°C | $IC: 1.2: PVR = 80020102$ |

**Table 26. Part Numbers Addressed by MPC7457TRXnnnnNx Series Hardware Specifications Addendum (Document Order No. MPC7457ECS03AD)**



## **11.3 Part Marking**

Parts are marked as the examples shown in [Figure 31](#page-68-0).



<span id="page-68-0"></span>MMMMMM is the 6-digit mask number. ATWLYYWWA is the traceability code.

### **Figure 31. Part Marking for BGA Device**

**Part Numbering and Marking**

### **THIS PAGE INTENTIONALLY LEFT BLANK**

**Part Numbering and Marking**

### **THIS PAGE INTENTIONALLY LEFT BLANK**

#### **How to Reach Us:**

**Home Page:**  www.freescale.com

**email:**  support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 1-800-521-6274 480-768-2130 support@freescale.com

#### **Europe, Middle East, and Africa:**

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### **Japan:**

Freescale Semiconductor Japan Ltd. **Headquarters** ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 3 5437 9125 support.japan@freescale.com

#### **Asia/Pacific:**

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### **For Literature Requests Only:**

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC7457EC Rev. 7 03/2006

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2004, 2005, 2006.




**MPC7457 Parametrics**

**Parametric Search E** Export to Excel





www.freescale.com Site Map Terms of Use Privacy Practices Newsletter View Agreement RSS Feeds © Freescale Semiconductor, Inc. 2004 - 2009. All Rights Reserved.