

# 42V Load Dump Tolerant, 3A, Ultra-Compact, Low-IQ, Synchronous Step-Down Converter

### **DESCRIPTION**

The MP4323 is a frequency-configurable (350kHz to 2.5MHz), synchronous, step-down switching converter with integrated internal high-side and low-side power MOSFETs (HS-FET and LS-FET, respectively). It can achieve up to 3A of highly efficient output current (I<sub>OUT</sub>) with peak current control mode.

The wide 3.3V to 36V input voltage ( $V_{IN}$ ) range and 42V load dump tolerance accommodate a variety of step-down applications in automotive input environments. A 1 $\mu$ A shutdown current ( $I_{SD}$ ) allows the device to be used in battery-powered applications.

High power conversion efficiency across a wide load range is achieved by scaling down the switching frequency (f<sub>SW</sub>) under light-load conditions to reduce the switching and gate driver losses.

An open-drain power good (PG) signal indicates whether the output voltage (V<sub>OUT</sub>) is between 94.5% and 105.5% of its nominal voltage.

Frequency foldback prevents inductor current  $(I_L)$  runaway during start-up. Thermal shutdown provides reliable, fault-tolerant operation.

A high duty cycle and low-dropout mode are provided for automotive cold-crank conditions.

The MP4323 is available in a QFN-12 (2mmx3mm) package.

### **FEATURES**

- Designed for Automotive Applications:
  - 42V Load Dump Tolerance
  - Supports 3.1V Cold Crank
  - 3A Continuous Output Current (I<sub>OUT</sub>)
  - $\circ$  Wide 3V to 36V Operating Input Voltage ( $V_{IN}$ ) Range
  - -40°C to +125°C Junction Temperature
     (T<sub>J</sub>) Range
- Increases Battery Life:
  - 1µA Shutdown Current (I<sub>SD</sub>)
  - 20µA Sleep Mode Current
  - Advanced Asynchronous Modulation (AAM) Mode for Increased Efficiency under Light-Load Conditions
- High Performance for Improved Thermals:
  - o Integrated 70m $\Omega$  HS-FET and 50m $\Omega$  LS-FET
  - 65ns Minimum On Time (t<sub>ON\_MIN</sub>) and 50ns Minimum Off Time (t<sub>OFF MIN</sub>)
- Optimized for EMC/EMI Reduction:
  - Frequency Spread Spectrum (FSS)
     Modulation
  - Symmetric VIN Pins (Pin 2 and Pin 10)
  - CISPR25 Class 5 Compliant
  - 350kHz to 2.5MHz Configurable Switching Frequency (f<sub>SW</sub>)
  - o MeshConnect™ Flip-Chip Package
- Additional Features:
  - Power Good (PG) Output
  - Low-Dropout (LDO) Mode
  - Over-Current Protection (OCP) with Hiccup Mode
  - Available in a QFN-12 (2mmx3mm) Package
  - Available in a Wettable Flank Package

### **APPLICATIONS**

- USB Chargers
- Automotive Applications
- Battery-Powered Systems
- General Consumer Applications

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



## **TYPICAL APPLICATION**



Figure 1: Typical Application (Adjustable Output)



Figure 2: Typical Application (Fixed Output)





### **ORDERING INFORMATION**

| Part Number * (1) | Package          | Top Marking | MSL Rating** |
|-------------------|------------------|-------------|--------------|
| MP4323GDE ***     | QFN-12 (2mmx3mm) | See Below   | 1            |

\* For Tape & Reel, add suffix -Z (e.g. MP4323GDE-Z).

\*\*Moisture Sensitivity Level Rating

\*\*\*Wettable flank

### Note:

1) Contact MPS for details on the fixed output versions.

# **TOP MARKING (MP4323GDE)**

BPN YWW LLLL

BPN: Production code of MP4323GDE

Y: Year code WW: Week code LLLL: Lot number

### **PACKAGE REFERENCE**





# **PIN FUNCTIONS**

| Pin#  | Name | Description                                                                                                                                                                                                                                                                                                                                                                      |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 11 | PGND | Power ground.                                                                                                                                                                                                                                                                                                                                                                    |
| 2, 10 | VIN  | <b>Input supply.</b> The VIN pin supplies power to the internal control circuitry and the power MOSFET connected to the SW pin. The two VIN pins are connected internally. Connect a decoupling capacitor between VIN and PGND to minimize switching spikes. Place this capacitor as close to VIN as possible.                                                                   |
| 3     | воот | <b>Bootstrap.</b> The BOOT pin is the positive power supply for the high-side MOSFET (HS-FET) driver connected to SW. Connect a bypass capacitor between the BOOT and SW pins.                                                                                                                                                                                                   |
| 4     | FREQ | <b>Switching frequency (fsw) configuration.</b> Connect a resistor from the FREQ pin to AGND to set fsw.                                                                                                                                                                                                                                                                         |
| 5     | VCC  | Bias supply. The VCC pin is the output of the internal regulator that supplies power to the internal control circuitry and gate drivers. Connect a ≥1µF decoupling capacitor between VCC and AGND. Place this capacitor as close to VCC as possible.                                                                                                                             |
| 6     | AGND | Analog ground.                                                                                                                                                                                                                                                                                                                                                                   |
| 7     | FB   | <b>Feedback input</b> . The FB pin is the negative input of the error amplifier (EA) (typically 0.8V). For a fixed output, connect FB to the output voltage (V <sub>OUT</sub> ) directly. For an adjustable output, connect FB to the middle point of the external feedback divider, between the output and AGND. V <sub>OUT</sub> can be set via the external feedback divider. |
| 8     | PG   | <b>Power good output.</b> The PG pin is an open-drain output. Connect PG to a power source via a pull-up resistor. PG goes high If V <sub>OUT</sub> is between 94.5% and 105.5% of the nominal voltage, then PG is pulled high. If V <sub>OUT</sub> exceeds 107% or drops below 93% of the nominal voltage, the PG is pulled low. Float PG if not used.                          |
| 9     | EN   | <b>Enable.</b> Pull the EN pin below 0.85V to turn the converter off; pull EN above 1.02V to turn it on. EN does not require an internal pull-up or pull-down resistor. Do not float EN.                                                                                                                                                                                         |
| 12    | SW   | <b>Switching node.</b> The SW pin is the source of the HS-FET and the drain of the low-side MOSFET (LS-FET).                                                                                                                                                                                                                                                                     |



## ABSOLUTE MAXIMUM RATINGS (2) VIN, EN.....42V for automotive load dump (3) VIN, EN.....-0.3V to +40V SW.....-0.3V to $V_{IN\ MAX} + 0.3V$ BOOT......V<sub>SW</sub> + 5.5V All other pins.....-0.3V to +6V Continuous power dissipation $(T_A = 25^{\circ}C)^{(4)}$ QFN-12 (2mmx3mm) ......3.5W (9) Operating junction temperature......150°C Lead temperature......260°C Storage temperature.....-65°C to +150°C ESD Ratings Human body model (HBM) ......Class 2 (5) Charged device model (CDM)......Class C2b (6) **Recommended Operating Conditions** Supply voltage $(V_{IN})$ ......3.3V to 36V Minimum V<sub>IN</sub> after start-up ......3.1V Output voltage ( $V_{OUT}$ )......0.8V to 0.95 x $V_{IN}$ Operating junction temp (T<sub>J</sub>)..-40°C to +125°C (7)

# Thermal Resistance θ<sub>JA</sub> θ<sub>JC</sub>

#### Notes:

- Absolute maximum ratings are rated under room temperature, unless otherwise noted. Exceeding these ratings may damage the device.
- 3) Refer to ISO16750.
- 4) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J$  (MAX), the junction-to-ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, which may cause the device to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 5) Per ANSI/ESDA/JEDEC JS-001.
- 6) Per with ANSI/ESDA/JEDEC JS-002.
- The device can operate at junction temperatures above 125°C. Contact an MPS FAE for details.
- 8) Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values are calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.
- Measured on the EVQ4323-D-00A, 8.3cmx8.3cm, 2oz copper thickness, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V,  $V_{EN}$  = 2V,  $T_J$  = -40°C to +125°C  $^{(10)}$ , typical values are tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                                                        | Symbol                    | Condition                                                                                      | Min   | Тур  | Max   | Units |
|------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| Input Supply                                                     |                           |                                                                                                |       |      |       |       |
| V <sub>IN</sub> under-voltage lockout<br>(UVLO) rising threshold | VIN_UVLO_RISING           |                                                                                                | 3.4   | 3.65 | 3.9   | V     |
| V <sub>IN</sub> UVLO falling<br>threshold                        | VIN_UVLO_FALLING          |                                                                                                | 2.6   | 2.9  | 3.1   | V     |
| V <sub>IN</sub> UVLO hysteresis                                  | V <sub>IN_UVLO_HYS</sub>  |                                                                                                |       | 750  |       | mV    |
|                                                                  |                           | V <sub>FB</sub> = 0.85V, no load, T <sub>J</sub> = 25°C                                        |       | 20   | 28    | μΑ    |
| Quiescent current                                                | lα                        | $V_{FB} = 0.85V$ , no load,<br>$T_{J} = -40^{\circ}C$ to $+125^{\circ}C$ (11)                  |       |      | 34    | μΑ    |
| Quiescent current (switching) (11)                               | I <sub>Q_</sub> switching | Switching, $R_{FB1} = 1M\Omega$ , $R_{FB2} = 191k\Omega$ , no load                             |       | 25   |       | μΑ    |
| Shutdown current                                                 | I <sub>SD</sub>           | V <sub>EN</sub> = 0V                                                                           |       | 1    | 10    | μΑ    |
| V <sub>IN</sub> over-voltage protection (OVP) rising threshold   | VIN_OVP_RISING            |                                                                                                | 35.5  | 37.5 | 40    | V     |
| V <sub>IN</sub> OVP falling threshold                            | VIN_OVP_FALLING           |                                                                                                | 34.5  | 36.5 | 39    | V     |
| V <sub>IN</sub> OVP hysteresis                                   | VIN_OVP_HYS               |                                                                                                |       | 1    |       | V     |
| Switching Frequency (fs)                                         | v)                        |                                                                                                |       |      | l     | I.    |
|                                                                  |                           | $R_{FREQ} = 86.6k\Omega$ , without FSS                                                         | 332   | 415  | 498   | kHz   |
| Switching frequency                                              | f <sub>SW</sub>           | $R_{FREQ} = 34.8k\Omega$ , without FSS                                                         | 900   | 1000 | 1100  | kHz   |
|                                                                  |                           | $R_{FREQ} = 15k\Omega$ , without FSS                                                           | 1980  | 2200 | 2420  | kHz   |
| Frequency spread spectrum (FSS) range                            |                           |                                                                                                |       | ±10  |       | %     |
| FSS modulation frequency                                         |                           |                                                                                                |       | 15   |       | kHz   |
| Minimum on time (11)                                             | t <sub>on_min</sub>       |                                                                                                |       | 65   | 80    | ns    |
| Minimum off time (11)                                            | toff_min                  |                                                                                                |       | 50   | 70    | ns    |
| Maximum duty cycle                                               | D <sub>MAX</sub>          |                                                                                                | 98    | 99.5 |       | %     |
| Switch leakage current                                           | I <sub>SW_LKG</sub>       | $V_{EN} = 0V$ , $V_{SW} = V_{BOOT} = 0V$ or $V_{IN}$ , $T_J = 25^{\circ}C$                     |       | 0.01 | 1     | μΑ    |
|                                                                  | 15W_LNG                   | $V_{EN} = 0V$ , $V_{SW} = V_{BOOT} = 0V$ or $V_{IN}$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$ |       | 0.01 | 5     | μΑ    |
| High-side MOSFET (HS-<br>FET) on resistance                      | Rds(on)_hs                | V <sub>BOOT</sub> - V <sub>SW</sub> = 5V                                                       |       | 70   | 130   | mΩ    |
| Low-side MOSFET (LS-<br>FET) on resistance                       | R <sub>DS(ON)_LS</sub>    | V <sub>CC</sub> = 5V                                                                           |       | 50   | 90    | mΩ    |
| Output and Regulation                                            |                           | ,                                                                                              |       |      | 1     | T     |
| Feedback (FB) voltage                                            | V <sub>FB</sub>           | T <sub>J</sub> = 25°C, adjustable output version                                               | 0.794 | 0.8  | 0.806 | V     |
| Tocuback (LD) voltage                                            | A LR                      | $T_J = -40$ °C to +125°C, adjustable output version                                            | 0.790 | 0.8  | 0.810 | V     |
| FB input current                                                 | I <sub>FB</sub>           | Adjustable output version                                                                      |       | 0    | 100   | nA    |
| Vout discharge current                                           | Idischarge                | $V_{EN} = 0V$ , $V_{OUT} = 0.3V$                                                               | 2     | 4    |       | mA    |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V,  $V_{EN}$  = 2V,  $T_J$  = -40°C to +125°C  $^{(10)}$ , typical values are tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                            | Symbol                                              | Condition                                                   | Min   | Тур   | Max   | Units             |
|--------------------------------------|-----------------------------------------------------|-------------------------------------------------------------|-------|-------|-------|-------------------|
| Bootstrap (BOOT)                     |                                                     |                                                             |       |       |       |                   |
| BOOT to SW refresh rising            | VBOOT_RISING                                        |                                                             |       | 2.5   | 2.9   | V                 |
| threshold                            | V BOOT_RISING                                       |                                                             |       | 2.5   | 2.5   | V                 |
| BOOT to SW refresh                   | V <sub>BOOT_FALLING</sub>                           |                                                             |       | 2.3   | 2.7   | V                 |
| falling threshold                    | 2001_1712210                                        |                                                             |       |       |       |                   |
| BOOT to SW refresh                   | V <sub>BOOT_HYS</sub>                               |                                                             |       | 0.2   |       | V                 |
| hysteresis Enable (EN)               |                                                     |                                                             |       |       |       |                   |
| EN rising threshold                  | V                                                   | 1                                                           | 0.97  | 1.02  | 1.07  | V                 |
| EN falling threshold                 | V <sub>EN_</sub> RISING<br>V <sub>EN_</sub> FALLING |                                                             | 0.97  | 0.85  | 0.9   | V                 |
| EN threshold hysteresis              | VEN_HYS                                             |                                                             | 0.0   | 170   | 0.9   | mV                |
| Soft Start (SS) and VCC              | V EN_HYS                                            |                                                             |       | 170   |       | IIIV              |
| Soft-start time                      | too                                                 | EN high to SS is complete                                   | 3     | 5     | 7     | ms                |
| VCC voltage                          | t <sub>ss</sub>                                     | I <sub>VCC</sub> = 0mA                                      | 4.7   | 5     | 5.3   | V                 |
| Vcc regulation                       | VCC                                                 | Ivcc = 30mA                                                 | 4.7   | 1     | 5.5   | %                 |
| VCC current limit                    | ILIMIT_VCC                                          | $V_{CC} = 4V$                                               | 50    | 70    |       | mA                |
| Power Good (PG)                      | ILIMIT_VCC                                          | VCC = 4 V                                                   | 30    | 70    |       | шл                |
| r ower dood (r d)                    |                                                     |                                                             |       |       |       | % of              |
| DC riging threshold                  | V                                                   | V <sub>OUT</sub> rising, V <sub>FB</sub> / V <sub>REF</sub> | 93    | 94.5  | 96    | VREF              |
| PG rising threshold                  | V <sub>PG_RISING</sub>                              | Vout falling, VFB / VREF                                    | 104   | 105.5 | 107   | % of $V_{REF}$    |
| PG falling threshold                 | V <sub>PG_FALLING</sub>                             | Vout falling                                                | 91.5  | 93    | 94.5  | $\%$ of $V_{REF}$ |
| T a railing threshold                | VPG_FALLING                                         | Vout rising                                                 | 105.5 | 107   | 108.5 | $\%$ of $V_{REF}$ |
| PG threshold hysteresis              | V <sub>PG_HYS</sub>                                 | V <sub>FB</sub> / V <sub>REF</sub>                          |       | 1.5%  |       | % of $V_{REF}$    |
| PG output voltage low                | $V_{PG\_LOW}$                                       | I <sub>SINK</sub> = 1mA                                     |       | 0.1   | 0.3   | V                 |
| PG rising deglitch time              | tpg_rising                                          |                                                             |       | 70    |       | μs                |
| PG falling deglitch time             | tpg_falling                                         |                                                             |       | 60    |       | μs                |
| Protections                          |                                                     |                                                             |       |       |       |                   |
| HS-FET peak current limit            | llimit_hs                                           | 30% duty cycle                                              | 4.3   | 5.8   | 7.3   | Α                 |
| LS-FET valley current limit          | ILIMIT_LS                                           |                                                             | 3     | 4.4   | 5.7   | Α                 |
| Zero current detection (ZCD) current | Izcd                                                |                                                             | -0.05 | 0.05  | +0.15 | Α                 |
| Thermal shutdown (11)                | T <sub>SD</sub>                                     |                                                             | 160   | 175   | 185   | °C                |
| Thermal shutdown hysteresis (11)     | T <sub>SD_HYS</sub>                                 |                                                             |       | 20    |       | °C                |

#### Notes

<sup>10)</sup> Guaranteed by over-temperature correlation. Not tested in production.

<sup>11)</sup> Guaranteed by design and characterization. Not tested in production.



### TYPICAL CHARACTERISTICS

 $V_{IN}$  = 12V, unless otherwise noted.















## TYPICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 12V, unless otherwise noted.















# TYPICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 12V, unless otherwise noted.





© 2021 MPS. All Rights Reserved.



### TYPICAL PERFORMANCE CHARACTERISTICS















 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted.





### Input Current vs. Load Current



### Efficiency vs. Load Current



## Efficiency vs. Load Current $f_{SW} = 415kHz, L = 5.6\mu H, DCR = 14.5m\Omega$



### Efficiency vs. Load Current





 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted.













© 2021 MPS. All Rights Reserved.









































 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted. (12)

# **CISPR25 Class 5 Peak Conducted Emissions**

150kHz to 108MHz



# **CISPR25 Class 5 Average Conducted Emissions**

150kHz to 108MHz



### CISPR25 Class 5 Peak Radiated Emissions

150kHz to 30MHz



# CISPR25 Class 5 Average Radiated Emissions

150kHz to 30MHz



### CISPR25 Class 5 Peak Radiated Emissions

Horizontal, 30MHz to 1GHz



# **CISPR25 Class 5 Average Radiated Emissions**

Horizontal, 30MHz to 1GHz





 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted. (12)

### **CISPR25 Class 5 Peak Radiated Emissions**

Vertical, 30MHz to 1GHz



### CISPR25 Class 5 Average Radiated **Emissions**

Vertical, 30MHz to 1GHz





 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 415kHz, L = 5.6 $\mu$ H,  $C_{OUT}$  = 47 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted. (13)

# **CISPR25 Class 5 Peak Conducted Emissions**

150kHz to 108MHz



# **CISPR25 Class 5 Average Conducted Emissions**

150kHz to 108MHz



### CISPR25 Class 5 Peak Radiated Emissions

150kHz to 30MHz



# CISPR25 Class 5 Average Radiated Emissions

150kHz to 30MHz



### CISPR25 Class 5 Peak Radiated Emissions

Horizontal, 30MHz to 1GHz



# **CISPR25 Class 5 Average Radiated Emissions**

Horizontal, 30MHz to 1GHz





 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 415kHz, L = 5.6 $\mu$ H,  $C_{OUT}$  = 47 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted. (13)

### **CISPR25 Class 5 Peak Radiated Emissions**

Vertical, 30MHz to 1GHz



# **CISPR25 Class 5 Average Radiated Emissions**

Vertical, 30MHz to 1GHz



#### Note:

- 12) The EMC test results are based on Figure 16 on page 39.
- 13) The EMC test results are based on Figure 17 on page 40.























 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted.



 $V_{IN} = 6V$  to 0V, 0.5V/min,  $I_{OUT} = 0A$ 



### **VIN Ramps Down and Up**

 $V_{IN} = 6V$  to 0V, 0.5V/min,  $I_{OUT} = 3A$ 





# **FUNCTIONAL BLOCK DIAGRAMS**



Figure 3: Functional Block Diagram (Adjustable Output)



# FUNCTIONAL BLOCK DIAGRAMS (continued)



Figure 4: Functional Block Diagram (Fixed Output)



### **OPERATION**

The MP4323 is a synchronous, step-down switching converter with integrated internal high-side and low-side power MOSFETs (HS-FET and LS-FET, respectively). It can achieve up to 3A of highly efficient output current ( $I_{OUT}$ ) with peak current control mode.

The device features a wide input voltage  $(V_{IN})$  range, 350kHz to 2.5MHz configurable switching frequency  $(f_{SW})$ , internal soft start (SS), and precise current limit. The MP4323's low quiescent current  $(I_Q)$  makes it well-suited for battery-powered applications.

### **Pulse-Width Modulation (PWM) Control**

At moderate to high output currents, the MP4323 operates with fixed-frequency, peak current mode control to regulate the output voltage  $(V_{\text{OUT}})$ . A PWM cycle is initiated by the internal clock. At the rising edge of the clock, the HS-FET turns on and remains on until the control signal reaches the value set by the internal COMP voltage  $(V_{\text{COMP}})$ .

If the HS-FET is off, then the LS-FET turns on and remains on until the next cycle starts or until the inductor current ( $I_L$ ) drops below the zero current detection (ZCD) threshold. The LS-FET remains off for at least the minimum off time ( $t_{OFF\ MIN}$ ) before the next cycle starts.

If the current in the HS-FET cannot reach the value set by  $V_{\text{COMP}}$  within one PWM period, then the HS-FET remains on, skipping a turn-off operation. The HS-FET is forced off until it reaches the value set by  $V_{\text{COMP}}$ , or once its maximum on time  $(t_{\text{ON\_MAX}})$   $(7\mu s)$  is complete. This mode extends the duty cycle, which achieves low dropout while  $V_{\text{IN}} \approx V_{\text{OUT}}$ .

### **Light-Load Operation**

The MP4323 operates in advanced asynchronous modulation (AAM) mode to optimize efficiency under light-load and no-load conditions.

If  $I_L$  approaches 0A under light-load conditions, then the part enters asynchronous operation. If the load is further decreased and  $V_{COMP}$  drops below the set value, then the part enters AAM mode (see Figure 5).



Figure 5: AAM Mode

In AAM mode, the internal clock is reset each time  $V_{\text{COMP}}$  exceeds the set value. The crossover time is used as a benchmark for the next clock. If the load increases and  $V_{\text{COMP}}$  exceeds the set value, then the device operates with a constant  $f_{\text{SW}}$  in either continuous conduction mode (CCM) or discontinuous conduction mode (DCM).

### **Error Amplifier (EA)**

The error amplifier (EA) compares the feedback (FB) voltage ( $V_{FB}$ ) with the internal reference voltage ( $V_{REF}$ ) (0.8V), and outputs a current proportional to the difference between the two values. This current is then used to charge the compensation network to produce  $V_{COMP}$ .  $V_{COMP}$  provides the error that controls the power MOSFET's duty cycle.

During normal operation, the minimum  $V_{\text{COMP}}$  is clamped at 0.5V, and the maximum  $V_{\text{COMP}}$  is clamped at 2.5V. During shutdown, COMP is internally pulled down to AGND.

### Frequency Spread Spectrum (FSS)

The MP4323 uses a 15kHz modulation frequency with a maximum 128-step triangular profile to spread the internal  $f_{SW}$  across a 20% ( $\pm 10\%$ ) window. The steps vary with the set  $f_{SW}$  to ensure that the exact steps cycle by cycle (see Figure 6 on page 30).





Figure 6: Frequency Spread Spectrum

Sidebands are created by modulating  $f_{SW}$  via the triangle modulation waveform. The emission power of the fundamental  $f_{SW}$  and its harmonics are reduced. This significantly reduces peak EMI noise.

### Soft Start (SS)

Soft start (SS) is implemented to prevent  $V_{\text{OUT}}$  from overshooting during start-up. The soft-start time ( $t_{\text{SS}}$ ) is fixed internally.

Once an SS is initiated, the soft-start voltage ( $V_{SS}$ ) rises from 0V to 1.2V according to the internal slew rate. If  $V_{SS}$  drops below the internal  $V_{REF}$  (0.8V), then  $V_{SS}$  takes over and the EA uses  $V_{SS}$  as its reference. If  $V_{SS}$  exceeds  $V_{REF}$ , then the EA uses  $V_{REF}$  as its reference.

During start-up through EN, the first pulse occurs after about  $830\mu s$ .  $V_{CC}$  is regulated, the internal bias is charged, and the compensation network is charged. Then  $V_{OUT}$  ramps up and reaches its set value after 2.9ms. SS is complete after 1.5ms. PG is also be pulled high after a  $70\mu s$  delay.

### **Pre-Biased Start-Up**

If  $V_{FB}$  exceeds  $V_{SS}$  during start-up, this means that the output has a pre-biased voltage. Both

the HS-FET and LS-FET remain off until  $V_{\text{SS}}$  exceeds  $V_{\text{FB}}$ .

### **Thermal Shutdown**

Thermal shutdown prevents the device from operating at exceedingly high temperatures. If the die temperature exceeds the thermal shutdown threshold (about 175°C), then the device shuts down. Once the temperature drops below 155°C, the device initiates an SS to resume normal operation.

### Start-Up and Shutdown

If both  $V_{\text{IN}}$  and  $V_{\text{EN}}$  exceeds their respective thresholds, then the IC starts up. The reference block starts up first to generate a stable  $V_{\text{REF}}$  and reference currents. Then the internal regulator turns on to provide a stable supply for the remaining circuitries.

Once the internal supply rail is up, then the internal circuits being normal operation. If the BOOT pin does not reach its refresh rising threshold (about 2.5V), then the LS-FET turns on to charge BOOT. The HS-FET remains off during this charging period. Once an SS is imitated,  $V_{\text{OUT}}$  starts to ramp up slowly until it reaches its target voltage.  $V_{\text{OUT}}$  should reach its target voltage within 5ms.

Three events can shut down the chip: EN goes low,  $V_{\text{IN}}$  drops below its UVLO threshold, and thermal shutdown. During shutdown, the signaling path is blocked to avoid any fault triggering. Then  $V_{\text{COMP}}$  is pulled down, and the HS-FET turns off.



### APPLICATION INFORMATION

### Selecting the Input Capacitor (CIN)

The step-down converter has a discontinuous input current ( $I_{\text{IN}}$ ), and requires a capacitor to supply AC current to the converter while maintaining the DC  $V_{\text{IN}}$ . Use low-ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are recommended due to their low ESR and small temperature coefficients.

For most applications, a  $4.7\mu F$  to  $10\mu F$  is sufficient. It is strongly recommended to use an additional lower-value capacitor (e.g.  $0.1\mu F$ ) with a small package size (0603) to absorb high-frequency switching noise. Place the smaller capacitor as close to the VIN and AGND pins as possible.

Since the input capacitor ( $C_{IN}$ ) absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in  $C_{IN}$  ( $I_{CIN}$ ) can be estimated with Equation (1):

$$I_{CIN} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (1)

The worst-case condition occurs at  $V_{IN} = 2 x V_{OUT}$ , which can be calculated with Equation (2):

$$I_{CIN} = \frac{I_{LOAD}}{2}$$
 (2)

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current ( $I_{LOAD\_MAX}$ ).  $C_{IN}$  can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g.  $0.1\mu F$ ) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple ( $\Delta V_{IN}$ ) caused by the capacitance can be estimated with Equation (3):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (3)

### **VIN Over-Voltage Protection (OVP)**

The MP4323 stops switching once  $V_{\text{IN}}$  exceeds its over-voltage protection (OVP) rising threshold (37.5V). The device resumes normal regulation once  $V_{\text{IN}}$  drops below the over-voltage falling threshold (36.5V).

# Floating Driver and Bootstrap (BOOT) Charging

It is recommended to choose a BOOT capacitor ( $C_{BOOT}$ ) between 0.1 $\mu$ F to 1 $\mu$ F.

It is not recommended to place a resistor ( $R_{BOOT}$ ) in series with the  $C_{BOOT}$ , unless there is a strict EMI requirement.  $R_{BOOT}$  reduces EMI and voltage stress at high input voltages; however, it also generates additional power consumption and reduces efficiency. If necessary, choose  $R_{BOOT}$  to be below  $4\Omega$ .

The voltage between BOOT and SW ( $V_{BOOT}$ ) is regulated to about 5V by the dedicated internal BOOT regulator. If  $V_{BOOT}$  drops below its regulated value, then a P-channel MOSFET pass transistor connected between VCC and BOOT turns on to  $C_{BOOT}$ . The external circuit should provide enough voltage headroom to facilitate charging. If the high-side MOSFET (HSFET) is on and  $V_{BOOT}$  exceeds the VCC voltage ( $V_{CC}$ ), then  $C_{BOOT}$  is not charged.

At higher duty cycles, the time available to charge  $C_{\text{BOOT}}$  is shorter.  $C_{\text{BOOT}}$  may not be charged sufficiently since the external circuit does not have sufficient voltage or time to charge  $C_{\text{BOOT}}$ . External circuitry can ensure that  $V_{\text{BOOT}}$  remains within its normal operating range.

If  $V_{BOOT}$  exceeds its UVLO threshold, then the HS-FET turns off, and the LS-FET turns on. The LS-FET has a  $t_{OFF\ MIN}$  to refresh  $V_{BOOT}$  via  $f_{SW}$ .

### Setting the Switching Frequency (f<sub>SW</sub>)

 $f_{SW}$  can be set via an external resistor ( $R_{FREQ}$ ) connected from the FREQ pin to AGND (see the  $f_{SW}$  vs.  $R_{FREQ}$  curves on page 16).

Connect R<sub>FREQ</sub> between the FREQ and GND pins, placed as close to the IC as possible.



Table 1 shows the resistor values for different f<sub>SW</sub>.

Table 1: Resistor Values for Different fsw

| R <sub>FREQ</sub> (kΩ) | f <sub>SW</sub> (kHz) | R <sub>FREQ</sub> (kΩ) | f <sub>SW</sub> (kHz) |
|------------------------|-----------------------|------------------------|-----------------------|
| 100                    | 355                   | 30.1                   | 1150                  |
| 93.1                   | 385                   | 26.1                   | 1300                  |
| 86.6                   | 415                   | 22.6                   | 1450                  |
| 80.6                   | 450                   | 20.5                   | 1600                  |
| 75                     | 480                   | 19.6                   | 1750                  |
| 68.1                   | 520                   | 17.8                   | 1900                  |
| 59                     | 600                   | 16.2                   | 2050                  |
| 51.1                   | 700                   | 15                     | 2200                  |
| 40.2                   | 850                   | 14.3                   | 2350                  |
| 34.8                   | 1000                  | 13.3                   | 2500                  |

It is not possible to have both a  $f_{SW}$  and a high  $V_{IN}$  due to the HS-FET's  $t_{MIN\_ON}$ . The MP4323 control loop sets the maximum possible  $f_{SW}$  as the set frequency automatically. This also reduces power loss.  $V_{OUT}$  is regulated by varying the duration of the HS-FET's off time ( $t_{OFF}$ ), which reduces  $f_{SW}$ .

The device is guaranteed to adhere to the HS-FET's minimum on time. This means that the device operates at the target  $f_{SW}$  for as long as possible, and  $f_{SW}$  changes only while the device is operating at a high  $V_{IN}$ . For more details, see the  $f_{SW}$  vs.  $V_{IN}$  curve on page 16, where  $R_{FREQ}$  =  $15k\Omega$  and  $V_{OUT}$  = 3.3V.

### Selecting the Internal VCC Capacitor

It is recommended to use a  $1\mu F$  VCC capacitor (C<sub>VCC</sub>). Most of the internal circuitry is powered by the internal 5V VCC regulator. This regulator uses the VIN pin as its input to operate across the entire V<sub>IN</sub> range. If V<sub>IN</sub> exceeds 5V, then VCC is in full regulation. If V<sub>IN</sub> drops below 5V, then the VCC output degrades.

### Setting the Feedback (FB) Voltage

The external resistor divider  $(R_5 + R_6)$  sets the output voltage (see Figure 7).



Figure 7: FB Network with Adjustable Output

R<sub>6</sub> can be calculated with Equation (4):

$$R_6 = \frac{R_5}{\frac{V_{OUT}}{0.8V} - 1}$$
 (4)

With a fixed output, the FB resistor divider is integrated internally. This means that the FB pin must be connected to the output directly to set  $V_{\text{OUT}}$ . The following fixed outputs can be selected: 1V, 1.8V, 2.5V, 3V, 3.3V, 3.8V, and 5V (see Figure 8).



Figure 8: FB Network with Fixed Output

Table 2 shows the resistor values for different  $V_{\text{OUT}}$ .

Table 2: Resistor Values for Different Vout

| V <sub>OUT</sub> (V) | R <sub>FB1</sub> (kΩ) | $R_{FB2}(k\Omega)$ |
|----------------------|-----------------------|--------------------|
| 1                    | 64                    | 256                |
| 1.8                  | 320                   | 256                |
| 2.5                  | 544                   | 256                |
| 3                    | 704                   | 256                |
| 3.3                  | 800                   | 256                |
| 3.8                  | 960                   | 256                |
| 5                    | 1344                  | 256                |

### Power Good (PG) Indication

The PG resistor ( $R_7$ ) should have a resistance of about 100k $\Omega$ . The MP4323 includes an opendrain power good (PG) output that indicates whether  $V_{OUT}$  is within its nominal range.

Connect PG to a logic high power source (e.g. 3.3V) via a pull-up resistor. If  $V_{\text{OUT}}$  is within 94.5% to 105.5% of the nominal voltage, then PS is pulled high. PG goes If  $V_{\text{OUT}}$  exceeds 107% or drops below 93% of the nominal voltage, then PG is pulled low. Float PG if not used.

# Enable (EN) and Under-Voltage Lockout (UVLO) Protection

The enable (EN) pin is a digital control pin that turns the converter on and off.

### Enable via External Logic High/Low Signal

If the EN voltage (V<sub>EN</sub>) reaches 0.7V, then the



bottom gate (BG) turns on once  $V_{\text{IN}}$  exceeds 2.7V. BG turns on to provides an accurate  $V_{\text{REF}}$  for the  $V_{\text{EN}}$  threshold. Pull EN above 1.02V to turns the converter on; pull EN below 0.85V to turn it off. There is no internal pull-up or pull-down resistor connected to the EN pin. Do not float EN. An external pull-up or pull-down resistor is required if the control signal cannot give an accurate high or low logic.

### Configurable V<sub>IN</sub> UVLO Protection

The MP4323 has an internal, fixed UVLO threshold. The rising threshold is 3.65V, and the falling threshold is about 2.9V. For applications requiring a higher UVLO point, place an external resistor divider between the VIN and EN pins (see Figure 9).



Figure 9: Configurable UVLO via the EN Divider

The UVLO rising threshold can be calculated with Equation (5):

$$V_{\text{IN\_UVLO\_RISING}} = (1 + \frac{R_1}{R_2}) \times V_{\text{EN\_RISING}}$$

(5)

Where  $V_{EN\ RISING}$  is 1.02V.

The UVLO falling threshold can be calculated with Equation (6):

$$V_{\text{IN\_UVLO\_FALLING}} = (1 + \frac{R_1}{R_2}) \times V_{\text{EN\_FALLING}}$$

(6)

Where  $V_{EN\ FALLING}$  is 0.85V.

If EN is not used to turn the IC on and off, connect EN to a high voltage source (e.g. VIN) to turn the device on by default.

# Selecting the Inductor and the Output Capacitors

The inductance  $(L_1)$  can be estimated with Equation (7):

$$L_{1} = \frac{V_{OUT}}{f_{SW} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (7)

Where  $\Delta I_L$  is the peak-to-peak inductor ripple current.

For most applications, a  $1\mu H$  to  $10\mu H$  inductor with a DC current rating that exceeds at least 25% of  $I_{LOAD\_MAX}$  is recommended. For higher efficiency, choose an inductor with a lower DC resistance. A larger-value inductor results in less ripple current and a lower output ripple voltage  $(\Delta V_{OUT})$ ; however, a larger-value inductor has a larger physical size, higher series resistance, and lower saturation current. A good rule to determine the inductance is to have the inductor ripple current be approximately 30% of the  $I_{LOAD\_MAX}$ .

The peak inductor current (I<sub>L\_PEAK</sub>) can be calculated with Equation (8)

$$I_{L\_PEAK} = I_{LOAD} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (8)

Choose an inductor that does not saturate under  $I_{L\ PEAK}$ .

 $\Delta V_{OUT}$  can be estimated with Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 f_{\text{SW}} \times C_{\text{OUT}}}) \ (9)$$

Where L is the inductance.

The output capacitor ( $C_{OUT}$ ) maintains the DC  $V_{OUT}$ . Use ceramic, tantalum, or low-ESR electrolytic capacitors for  $C_{OUT}$ . For the best results, use low-ESR capacitors to keep  $\Delta V_{OUT}$  low.

When using ceramic capacitors, the capacitance dominates the impedance at  $f_{SW}$  and causes the majority of  $\Delta V_{OUT}$ . For simplification,  $\Delta V_{OUT}$  can be calculated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) (10)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at  $f_{SW}$ . For simplification,  $\Delta V_{OUT}$  can be estimated with Equation (11):



$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \quad (11)$$

When selecting  $C_{\text{OUT}}$ , consider the allowed  $V_{\text{OUT}}$  overshoot if the load is suddenly removed. In this scenario, energy stored in the inductor is transferred to  $C_{\text{OUT}}$ , causing its voltage to rise. To achieve optimal overshoot relative to the regulated voltage,  $C_{\text{OUT}}$  can be estimated with Equation (12):

$$C_{\text{OUT}} = \frac{I_{\text{OUT}}^2 \times L}{V_{\text{OUT}}^2 \times ((V_{\text{OUTMAX}} / V_{\text{OUT}})^2 - 1)}$$
 (12)

Where  $V_{\text{OUTMAX}}$  /  $V_{\text{OUT}}$  is the allowable maximum overshoot.

After calculating the capacitance that meets both the ripple requirement and overshoot requirement, choose the larger of the two capacitances for application.

The characteristics of  $C_{\text{OUT}}$  also affect the stability of the regulation system. The MP4323 can be optimized for a wide range of capacitance and ESR values.

### **Peak and Valley Current Limits**

Both the HS-FET and LS-FET feature cycle-by-cycle current limiting. If  $I_L$  reaches the high-side peak current limit ( $I_{LIMIT\_HS}$ ) (typically 5.8A) while the HS-FET is on, then the HS-FET turns off to prevent the current from rising further.

If the LS-FET is on, the next clock's rising edge is held until  $I_L$  drops below the low-side valley

current limit (I<sub>LIMIT\_LS</sub>) (typically 4.4A). I<sub>L</sub> drops to a sufficiently low value once the HS-FET turns on again. This prevents current runaway if an overload condition or short-circuit occurs.

### **Short-Circuit Protection (SCP)**

If the output is shorted to ground and  $V_{\text{OUT}}$  drops below 70% of its nominal voltage, then the part shuts down and discharges  $V_{\text{SS}}$ . Once  $V_{\text{SS}}$  is fully discharged, the device initiates an SS to resume normal operation. This hiccup process is repeated until the fault is removed.

# Output Over-Voltage Protection (OVP) and Discharge

The MP4323 stops switching If  $V_{\text{OUT}}$  exceeds 130% of its nominal voltage, then the MP4323 shuts down. An internal 75 $\Omega$  discharge path between the FB to AGND pins discharges  $V_{\text{OUT}}$ . This discharge path is only active with a fixed output. The part resumes normal operation once  $V_{\text{OUT}}$  drops below 125% of its nominal voltage, and the discharge path is disabled.

For a fixed output, the  $V_{\text{OUT}}$  discharge path also activates if a shutdown through EN occurs while  $V_{\text{CC}}$  exceeds its UVLO rising threshold. Once  $V_{\text{CC}}$  drops below its UVLO falling threshold, the discharge path is deactivated.

### **Design Guide**

Table 3 shows the design guide index.

| Table 3: Design Guide I |
|-------------------------|
|-------------------------|

| Pin#  | Pin Name | Component             | Design Guide Index                                           |  |
|-------|----------|-----------------------|--------------------------------------------------------------|--|
| 1, 11 | PGND     | -                     | GND connection (PGND, pin 1, pin 6, and pin 11)              |  |
| 2, 10 | VIN      | C1A, C1B,<br>C1C, C1D | Selecting the input capacitors (VIN, pin 2, and pin 10)      |  |
| 3     | BOOT     | R4, C4                | Floating driver and bootstrap charging (BOOT, pin 3)         |  |
| 4     | FREQ     | R3                    | Setting fsw (FREQ, pin 4)                                    |  |
| 5     | VCC      | C3                    | Setting the internal Vcc (VCC, pin 5)                        |  |
| 6     | AGND     | -                     | GND connection (AGND, pin 1, pin 6, and pin 11)              |  |
| 7     | FB       | R5, R6                | Feedback (FB, pin 7)                                         |  |
| 8     | PG       | R7                    | Power good indication (PG, pin 8)                            |  |
| 9     | EN       | R1, R2                | Enable (EN) and configuring UVLO (EN, pin 9)                 |  |
| 12    | SW       | L1, C2A, C2B          | Selecting the inductor and the output capacitor (SW, pin 12) |  |



### PCB Layout Guidelines (14)

Efficient PCB layout is critical for stable operation, especially the placement of the input capacitor. A 4-layer layout is recommended to improve thermal performance. For the best results, refer to Figure 10 and follow the guidelines below:

- Place the symmetric input capacitors as close to the VIN and AGND as possible.
- 2. Use a large ground plane to connect PGND.
- 3. If the bottom layer is a ground plane, place multiple vias near PGND.
- 4. Connect the high-current paths (AGND and VIN) using short, direct, and wide traces.
- To minimize high-frequency noise, place the ceramic input capacitors, especially the small-sized (0603) input bypass capacitor, as close to VIN and PGND as possible.

- 6. Make the connection between the input capacitor and VIN as short and wide as possible.
- 7. Place the VCC capacitor as close to VCC and AGND as possible.
- 8. Route SW and BOOT away from sensitive analog areas, such as FB.
- 9. Place the feedback resistors as close to the IC as possible to make the FB trace as short as possible.
- 10. Use multiple vias to connect the power planes to the internal layers.

#### Note:

14) The recommended PCB layout is based on the typical application circuit in Figure 11 on page 36.



Top Layer and Top Silk





Mid-Layer 1



**Bottom Layer and Bottom Silk** 

Figure 10: Recommended PCB Layout



### TYPICAL APPLICATION CIRCUITS



Figure 11: Typical Application Circuit with Bootstrap Resistor (R4) (V<sub>OUT</sub> = 5V, f<sub>SW</sub> = 2.2MHz)



Figure 12: Typical Application Circuit (V<sub>OUT</sub> = 3.3V, f<sub>SW</sub> = 2.2MHz)





Figure 13: Typical Application Circuit (V<sub>OUT</sub> = 5V, f<sub>SW</sub> = 2.2MHz)



Figure 14: Typical Application Circuit (V<sub>OUT</sub> = 3.3V, f<sub>SW</sub> = 415kHz)





Figure 15: Typical Application Circuit (V<sub>OUT</sub> = 5V, f<sub>SW</sub> = 415kHz)

© 2021 MPS. All Rights Reserved.





Figure 16: Typical Application Circuit (V<sub>OUT</sub> = 5V, f<sub>SW</sub> = 2.2MHz with EMI Filters)





Figure 17: Typical Application Circuit (V<sub>OUT</sub> = 5V, f<sub>SW</sub> = 415kHz with EMI Filters)



### PACKAGE INFORMATION

# QFN-12 (2mmx3mm) Wettable Flank





### **TOP VIEW**

**BOTTOM VIEW** 







### **SECTION A-A**



### **RECOMMENDED LAND PATTERN**

#### **NOTE:**

- 1) THE LEAD SIDE IS WETTABLE.
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) LEAD COPLANARITIES SHALL BE 0.08 MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.



### **CARRIER INFORMATION**



| Part Number | Package             | Quantity/ | Quantity/      | Quantity/ | Reel     | Carrier    | Carrier    |
|-------------|---------------------|-----------|----------------|-----------|----------|------------|------------|
|             | Description         | Reel      | Tube (15) (17) | Tray (16) | Diameter | Tape Width | Tape Pitch |
| MP4323GDE-Z | QFN-12<br>(2mmx3mm) | 5000      | N/A            | N/A       | 13in     | 12mm       | 8mm        |

#### Notes:

- 15) N/A indicates that this part is "not available" in tubes.
- 16) N/A indicates that this part is "not available" in trays.
  17) Contact an MPS FAE for 500-piece tape and reel prototype quantities. The order code for a 500-piece small reel is "-P". The tape and reel dimensions of the small reel are the same as a full reel.



### **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages Updated |
|------------|---------------|-----------------|---------------|
| 1.0        | 11/11/2021    | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.