





**TUSB9261** 

SLLSE67I-MARCH 2011-REVISED MARCH 2016

Support &

Community

.....

# TUSB9261 USB 3.0 to SATA Bridge

Technical

Documents

Sample &

Buy

#### Features 1

- Universal Serial Bus (USB)
  - SuperSpeed USB 3.0 Compliant TID 340730020
    - Integrated Transceiver Supports SS/HS/FS Signaling
  - Best-in-Class Adaptive Equalizer
    - Allows for Greater Jitter Tolerance in the Receiver
  - USB Class Support
    - USB Attached SCSI Protocol (UASP)
    - USB Mass Storage Class Bulk-Only Transport (BOT)
    - Support for Error Conditions Per the 13 Cases (Defined in the BOT Specification)
    - USB Bootability Support
    - USB Human Interface Device (HID)
  - Supports Firmware Update Via USB, Using a **TI Provided Application**
- SATA Interface
  - Serial ATA Specification Revision 2.6
    - Gen1i, Gen1m, Gen2i, and Gen2m
  - Support for Mass-Storage Devices Compatible With the ATA/ATAPI-8 Specification
- Integrated ARM Cortex M3 Core
  - Customizable Application Code Loaded from **EEPROM** by SPI Interface
  - Two Additional SPI Port Chip Selects for **Peripheral Connection**
  - Up to 12 GPIOs for End-User Configuration
    - Two GPIOs have PWM Functionality for LED Blink Speed Control
  - Serial Communications Interface for Debug (UART)
- **General Features** 
  - Integrated Spread Spectrum Clock Generation Enables Operation from a Single Low-Cost Crystal or Clock Oscillator
    - Supports 40 MHz
  - A JTAG Interface is Used for IEEE1149.1 and IEEE1149.6 Boundary Scan
  - Available in a Fully RoHS-Compliant Package

# 2 Applications

Tools &

Software

- External HDD/SSD
- External DVD
- External CD
- HDD-Based Portable Media Player

# 3 Description

TUSB9261 is an ARM<sup>®</sup> Cortex® М3 The microcontroller based USB 3.0 to serial ATA bridge. It provides the necessary hardware and firmware to implement a USB attached SCSI protocol (UASP)compliant mass storage device suitable for bridging hard disk drives (HDD), solid state disk drives (SSD), optical drives, and other compatible SATA 1.5-Gbps or SATA 3.0-Gbps devices to a USB 3.0 bus. In addition to UASP support, the firmware implements the mass storage class BOT and USB HID interfaces.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM) |
|-------------|------------|-----------------|
| TUSB9261    | HTQFP (64) | 7.00 × 7.00 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Simplified Schematic





2

# Table of Contents

| Feat           | tures 1                                                                                                       |  |  |  |  |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Applications 1 |                                                                                                               |  |  |  |  |  |  |  |
| Description1   |                                                                                                               |  |  |  |  |  |  |  |
| Rev            | ision History 2                                                                                               |  |  |  |  |  |  |  |
| Pin            | Configuration and Functions 3                                                                                 |  |  |  |  |  |  |  |
| Spe            | cifications7                                                                                                  |  |  |  |  |  |  |  |
| 6.1            | Absolute Maximum Ratings 7                                                                                    |  |  |  |  |  |  |  |
| 6.2            | ESD Ratings7                                                                                                  |  |  |  |  |  |  |  |
| 6.3            | Recommended Operating Conditions 7                                                                            |  |  |  |  |  |  |  |
| 6.4            | Thermal Information 7                                                                                         |  |  |  |  |  |  |  |
| 6.5            | DC Electrical Characteristics for 3.3-V Digital I/O 8                                                         |  |  |  |  |  |  |  |
| 6.6            | SuperSpeed USB Power Consumption8                                                                             |  |  |  |  |  |  |  |
| 6.7            | High-Speed USB Power Consumption 8                                                                            |  |  |  |  |  |  |  |
| 6.8            | Oscillator Specification9                                                                                     |  |  |  |  |  |  |  |
| 6.9            | Crystal Specification9                                                                                        |  |  |  |  |  |  |  |
| Deta           | ailed Description 10                                                                                          |  |  |  |  |  |  |  |
| 7.1            | Overview                                                                                                      |  |  |  |  |  |  |  |
| 7.2            | Functional Block Diagram 10                                                                                   |  |  |  |  |  |  |  |
|                | App<br>Des<br>Rev<br>Pin<br>Spe<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.7<br>6.8<br>6.9<br>Deta<br>7.1 |  |  |  |  |  |  |  |

|    | 7.3  | Feature Description               | 10 |
|----|------|-----------------------------------|----|
|    | 7.4  | Device Functional Modes           | 13 |
| 8  | App  | lication and Implementation       | 15 |
|    |      | Application Information           |    |
|    | 8.2  | Typical Application               | 15 |
| 9  | Pow  | er Supply Recommendations         | 19 |
|    | 9.1  | Digital Supplies 1.1-V and 3.3-V  | 19 |
|    | 9.2  | Analog Supplies 1.1-V and 3.3-V   | 19 |
| 10 | Lay  | out                               | 19 |
|    | 10.1 | Layout Guidelines                 | 19 |
|    | 10.2 | Layout Examples                   | 20 |
| 11 | Dev  | ice and Documentation Support     | 22 |
|    | 11.1 | Community Resources               | 22 |
|    | 11.2 | Trademarks                        | 22 |
|    | 11.3 | Electrostatic Discharge Caution   | 22 |
|    | 11.4 | Glossary                          | 22 |
| 12 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 22 |
|    |      |                                   |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision H (July 2015) to Revision I Page               |   |  |  |  |  |
|----|---------------------------------------------------------------------|---|--|--|--|--|
| •  | Changed the CDM value in the ESD Ratings table From: 5000 To: ±1500 | 7 |  |  |  |  |
|    |                                                                     |   |  |  |  |  |

#### Changes from Revision G (October 2014) to Revision H

#### Changes from Revision F (March 2014) to Revision G

| • | Updated supported frequency to 40 MHz                              | . 1 |
|---|--------------------------------------------------------------------|-----|
| • | Updated supported frequency in Clock and Reset Signals table       | . 4 |
| • | Updated the frequency for the clock to 40 MHz                      | . 9 |
| • | Updated the frequency for the crystal to 40 MHz                    | . 9 |
| • | Updated oscillation frequency and ESR equivalent series resistance | . 9 |
| • | Updated Table 1                                                    | 12  |

TEXAS INSTRUMENTS

www.ti.com

Page

Page



## TUSB9261 SLLSE67I – MARCH 2011 – REVISED MARCH 2016

# 5 Pin Configuration and Functions



TUSB9261 SLLSE67I – MARCH 2011 – REVISED MARCH 2016

www.ti.com

ISTRUMENTS

EXAS

#### Signal Descriptions – I/O Definitions

| Ι/Ο ΤΥΡΕ | DESCRIPTION                |
|----------|----------------------------|
| 1        | Input                      |
| 0        | Output                     |
| I/O      | Input/output               |
| PU       | Internal pullup resistor   |
| PD       | Internal pulldown resistor |
| PWR      | Power signal               |

#### Clock and Reset Signals

| PIN          |        | 1/0     | DECODIDEION |                                                                    |                                                                                               |
|--------------|--------|---------|-------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| NAME         | NO.    | I/O     |             | DESCRIPTION                                                        | 4                                                                                             |
| GRSTz        | 4      | l<br>PU |             | set brings all of the TUSB92<br>serted, the device is complete     | 61 internal registers to their default ely nonfunctional.                                     |
| хі           | 52     | I       |             | n external oscillator. When ι                                      | ernal oscillator. The input may alternately using a crystal, a 1-M $\Omega$ feedback resistor |
| хо           | 54     | 0       |             | nay be left unconnected. Wh                                        | internal oscillator. If XI is driven by an ten using a crystal, a 1-M $\Omega$ feedback       |
|              |        |         |             | rminals indicate the oscillato<br>nultiplier. The field encoding i | r input frequency and are used to<br>is as follows:                                           |
| FREQSEL[1:0] | 31, 30 | PU      | FREQSEL[1]  | FREQSEL[0]                                                         | INPUT CLOCK FREQUENCY                                                                         |
|              |        |         | 1           | 1                                                                  | 40 MHz                                                                                        |

# SATA Interface Signals<sup>(1)</sup>

| PIN      | L/O |     | DESCRIPTION                                         |
|----------|-----|-----|-----------------------------------------------------|
| NAME     | NO. | I/O | DESCRIPTION                                         |
| SATA_TXP | 57  | 0   | Serial ATA transmitter differential pair (positive) |
| SATA_TXM | 56  | 0   | Serial ATA transmitter differential pair (negative) |
| SATA_RXP | 60  | I   | Serial ATA receiver differential pair (positive)    |
| SATA_RXM | 59  | Ι   | Serial ATA receiver differential pair (negative)    |

(1) Note that the default firmware and reference design for the TUSB9261 have the SATA TXP/TXM swapped for ease of routing in the reference design. If you plan to use the TI default firmware please review the reference design in the *TUSB9261 DEMO User's Guide* (SLLU139) for proper SATA connection.

#### **USB Interface Signals**

| PIN       |     | I/O | DESCRIPTION                                                                                          |
|-----------|-----|-----|------------------------------------------------------------------------------------------------------|
| NAME      | NO. | 1/0 | DESCRIPTION                                                                                          |
| USB_SSTXP | 43  | 0   | SuperSpeed USB transmitter differential pair (positive)                                              |
| USB_SSTXM | 42  | 0   | SuperSpeed USB transmitter differential pair (negative)                                              |
| USB_SSRXP | 46  | I   | SuperSpeed USB receiver differential pair (positive)                                                 |
| USB_SSRXM | 45  | Ι   | SuperSpeed USB receiver differential pair (negative)                                                 |
| USB_DP    | 36  | I/O | USB high-speed differential transceiver (positive)                                                   |
| USB_DM    | 35  | I/O | USB high-speed differential transceiver (negative)                                                   |
| USB_VBUS  | 50  | I   | USB bus power                                                                                        |
| USB_R1    | 38  | 0   | Precision resistor reference. A 10-k $\Omega$ ±1% resistor should be connected between R1 and R1RTN. |
| USB_R1RTN | 39  | Ι   | Precision resistor reference return                                                                  |



#### TUSB9261 SLLSE67I – MARCH 2011 – REVISED MARCH 2016

#### Serial Peripheral Interface (SPI) Signals

| PIN          |     | I/O     | DESCRIPTION                                                                                         |
|--------------|-----|---------|-----------------------------------------------------------------------------------------------------|
| NAME         | NO. | 10      | DESCRIPTION                                                                                         |
| SPI_SCLK     | 17  | O<br>PU | SPI clock                                                                                           |
| SPI_DATA_OUT | 18  | O<br>PU | SPI master data out                                                                                 |
| SPI_DATA_IN  | 20  | I<br>PU | SPI master data in                                                                                  |
| SPI_CS0      | 21  | O<br>PU | Primary SPI chip select for flash RAM                                                               |
| SPI_CS2/     | 23  | I/O     | SPI chip select for additional peripherals. When not used for SPI chip select, this pin may be used |
| GPIO11       | 23  | PU      | as a general-purpose I/O.                                                                           |
| SPI_CS1/     | 22  | I/O     | SPI chip select for additional peripherals. When not used for SPI chip select, this pin may be used |
| GPIO10       | 22  | PU      | as a general-purpose I/O.                                                                           |

## JTAG, GPIO, and PWM Signals

| PIN           |     | I/O                    | DESCRIPTION                                                                                                                                               |  |
|---------------|-----|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME          | NO. | 1/0                    | DESCRIPTION                                                                                                                                               |  |
| JTAG_TCK      | 25  | I<br>PD                | JTAG test clock                                                                                                                                           |  |
| JTAG_TDI      | 26  | l<br>PU                | JTAG test data in                                                                                                                                         |  |
| JTAG_TDO      | 27  | O<br>PD                | JTAG test data out                                                                                                                                        |  |
| JTAG_TMS      | 28  | l<br>PU                | JTAG test mode select                                                                                                                                     |  |
| JTAG_TRSTz    | 29  | l<br>PD                | JTAG test reset                                                                                                                                           |  |
| GPIO9/UART_TX | 6   | I/O<br>PU              | GPIO/UART transmitter. This terminal can be configured as a GPIO or as the transmitter for a UART channel. This pin defaults to a general-purpose output. |  |
| GPIO8/UART_RX | 5   | I/O<br>PU              | GPIO/UART receiver. This terminal can be configured as a GPIO or as the receiver for a UART channel. This pin defaults to a general-purpose output.       |  |
| GPIO7         | 16  | I/O<br>PD              |                                                                                                                                                           |  |
| GPIO6         | 15  | I/O<br>PD              |                                                                                                                                                           |  |
| GPIO5         | 14  | I/O<br>PD              |                                                                                                                                                           |  |
| GPIO4         | 13  | I/O<br>PD              |                                                                                                                                                           |  |
| GPIO3         | 11  | I/O<br>PD              | Configurable as general-purpose input/outputs                                                                                                             |  |
| GPIO2         | 10  | I/O<br>PD              |                                                                                                                                                           |  |
| GPIO1         | 9   | I/O<br>PD              |                                                                                                                                                           |  |
| GPIO0         | 8   | I/O<br>PD              |                                                                                                                                                           |  |
| PWM0          | 2   | 0<br>PD <sup>(1)</sup> | Pulse width modulation (PMM). Can be used to drive status LEDs                                                                                            |  |
| PWM1          | 3   | 0<br>PD <sup>(1)</sup> | Pulse-width modulation (PWM). Can be used to drive status LEDs.                                                                                           |  |

(1) PWM pulldown resistors are disabled by default. A firmware modification is required to turn them on. All other internal pull up/down resistors are enabled by default.

TUSB9261 SLLSE67I-MARCH 2011-REVISED MARCH 2016 Texas Instruments

#### Power and Ground Signals

| PIN    |     | I/O |                                                                                                                                                                                                                   |  |
|--------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME   | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                       |  |
|        | 1   |     |                                                                                                                                                                                                                   |  |
|        | 12  | Ī   |                                                                                                                                                                                                                   |  |
|        | 19  | Ī   |                                                                                                                                                                                                                   |  |
|        | 32  |     |                                                                                                                                                                                                                   |  |
|        | 33  | Ī   |                                                                                                                                                                                                                   |  |
| VDD    | 41  | PWR | 1.1-V power rail                                                                                                                                                                                                  |  |
|        | 47  |     |                                                                                                                                                                                                                   |  |
|        | 49  |     |                                                                                                                                                                                                                   |  |
|        | 55  |     |                                                                                                                                                                                                                   |  |
|        | 61  |     |                                                                                                                                                                                                                   |  |
|        | 63  |     |                                                                                                                                                                                                                   |  |
|        | 7   | PWR | 3.3-V power rail                                                                                                                                                                                                  |  |
| VDD33  | 24  |     |                                                                                                                                                                                                                   |  |
|        | 51  |     |                                                                                                                                                                                                                   |  |
|        | 34  |     |                                                                                                                                                                                                                   |  |
| VDDA33 | 40  | PWR |                                                                                                                                                                                                                   |  |
| VDDA33 | 48  |     | 3.3-V analog power rail                                                                                                                                                                                           |  |
|        | 62  |     |                                                                                                                                                                                                                   |  |
| VSSOSC | 53  | PWR | Oscillator ground. If using a crystal, this should not be connected to a PCB ground plane. If using an oscillator, this should be connected to PCB ground. See <i>Clock Source Requirements</i> for more details. |  |
| 100    | 44  |     | Orrent                                                                                                                                                                                                            |  |
| VSS    | 58  | PWR | Ground                                                                                                                                                                                                            |  |
| VSS    | 65  | PWR | Ground – Thermal pad                                                                                                                                                                                              |  |
| NC     | 37  |     | No connect loove fleating                                                                                                                                                                                         |  |
|        | 64  |     | No connect, leave floating                                                                                                                                                                                        |  |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)

|                                           |                             | MIN  | MAX | UNIT |
|-------------------------------------------|-----------------------------|------|-----|------|
| V <sub>DD</sub>                           | Steady-state supply voltage | -0.3 | 1.4 | V    |
| V <sub>DD33</sub> /<br>V <sub>DDA33</sub> | Steady-state supply voltage | -0.3 | 3.8 | V    |
| T <sub>stg</sub>                          | Storage temperature         | -55  | 150 | °C   |

#### 6.2 ESD Ratings

|      |                         |                                                                  | VALUE | UNIT |
|------|-------------------------|------------------------------------------------------------------|-------|------|
| v    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS001 <sup>(1)</sup> | ±2000 | V    |
| VESD | Electrostatic discharge | Charged device model (CDM), per JESD22-C101 <sup>(2)</sup>       | ±1500 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                      |                    | MIN   | NOM | MAX   | UNIT |
|--------------------|--------------------------------------|--------------------|-------|-----|-------|------|
| V <sub>DD</sub>    | Digital 1.1-V supply voltage         |                    | 1.045 | 1.1 | 1.155 | V    |
| V <sub>DD33</sub>  | Digital 3.3-V supply voltage         |                    | 3     | 3.3 | 3.6   | V    |
| V <sub>DDA33</sub> | Analog 3.3-V supply voltage          |                    | 3     | 3.3 | 3.6   | V    |
| V <sub>BUS</sub>   | Voltage at VBUS PAD                  |                    | 0     |     | 1.155 | V    |
| -                  | Operating free air temperature renge |                    | 0     |     | 70    | °C   |
| IA                 | Operating free-air temperature range | Industrial version | -40   |     | 85    | -0   |
| TJ                 | Operating junction temperature range |                    | -40   |     | 100   | °C   |

#### 6.4 Thermal Information

|                       |                                              | TUSB9261    |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PVP (HTQFP) | UNIT |
|                       |                                              | 64 PINS     |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 30.2        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 11.0        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 6.1         | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.4         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 6.1         | °C/W |
| R <sub>J0C(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.9         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 DC Electrical Characteristics for 3.3-V Digital I/O

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                             | TEST CONDITIONS                                                | MIN | TYP   | MAX   | UNIT |
|------------------|---------------------------------------|----------------------------------------------------------------|-----|-------|-------|------|
|                  |                                       | DRIVER                                                         | ·   |       |       |      |
| T <sub>R</sub>   | Rise time                             | 5 pF                                                           |     |       | 1.5   | ns   |
| T <sub>F</sub>   | Fall time                             | 5 pF                                                           |     |       | 1.53  | ns   |
| I <sub>OL</sub>  | Low-level output current              | $V_{DD33} = 3.3 \text{ V}, \text{ T}_{J} = 25^{\circ}\text{C}$ |     | 6     |       | mA   |
| I <sub>OH</sub>  | High-level output current             | $V_{DD33} = 3.3 \text{ V}, \text{ T}_{J} = 25^{\circ}\text{C}$ |     | 6     |       | mA   |
| V <sub>OL</sub>  | Low-level output voltage              | I <sub>OL</sub> = 2 mA                                         |     |       | 0.4   | V    |
| V <sub>OH</sub>  | High-level output voltage             | $I_{OL} = -2 \text{ mA}$                                       | 2.4 |       |       | ٧    |
| Vo               | Output voltage                        |                                                                | 0   |       | VDD33 | ٧    |
|                  |                                       | RECEIVER                                                       | ·   |       |       |      |
| VI               | Input voltage                         |                                                                | 0   |       | VDD33 | V    |
| $V_{\text{IL}}$  | Low-level input voltage               |                                                                | 0   |       | 0.8   | ٧    |
| V <sub>IH</sub>  | High-level input voltage              |                                                                | 2   |       |       | ٧    |
| $V_{\text{hys}}$ | Input hysteresis                      |                                                                | 200 |       |       | mV   |
| t <sub>T</sub>   | Input transition time $(T_R and T_F)$ |                                                                |     |       | 10    | ns   |
| l <sub>l</sub>   | Input current                         | $V_1 = 0 V \text{ to } V_{DD33}$                               |     |       | 5     | μA   |
| CI               | Input capacitance                     | $V_{DD33} = 3.3 \text{ V}, \text{ T}_{J} = 25^{\circ}\text{C}$ |     | 0.384 |       | pF   |

#### 6.6 SuperSpeed USB Power Consumption

| POWER RAIL           | TYPICAL ACTIVE CURRENT (mA) <sup>(1)</sup> | TYPICAL SUSPEND CURRENT (mA) <sup>(2)</sup> |
|----------------------|--------------------------------------------|---------------------------------------------|
| VDD11                | 291                                        | 153                                         |
| VDD33 <sup>(3)</sup> | 65                                         | 28                                          |

(1) Transferring data by SS USB to a SSD SATA Gen II device. No SATA power management, U0 only.

(2) SATA Gen II SSD attached no active transfer. No SATA power management, U3 only.

(3) All 3.3-V power rails connected together.

#### 6.7 High-Speed USB Power Consumption

| POWER RAIL           | TYPICAL ACTIVE CURRENT (mA) <sup>(1)</sup> | TYPICAL SUSPEND CURRENT (mA) <sup>(2)</sup> |
|----------------------|--------------------------------------------|---------------------------------------------|
| VDD11                | 172                                        | 153                                         |
| VDD33 <sup>(3)</sup> | 56                                         | 28                                          |

(1) Transferring data via HS USB to a SSD SATA Gen II device. No SATA power management.

(2) SATA Gen II SSD attached no active transfer. No SATA power management.

(3) All 3.3-V power rails connected together.

8



## 6.8 Oscillator Specification

XI should be tied to the 1.8-V clock source and XO should be left floating. VSSOSC should be connected to the PCB ground plane. A 40-MHz clock can be used.

|                                | PARAMETER                | TEST CONDITIONS                   | MIN  | TYP   | MAX | UNIT |
|--------------------------------|--------------------------|-----------------------------------|------|-------|-----|------|
| C <sub>XI</sub>                | XI input capacitance     | $T_J = 25^{\circ}C$               |      | 0.414 |     | pF   |
| V <sub>IL</sub>                | Low-level input voltage  |                                   |      |       | 0.7 | V    |
| V <sub>IH</sub>                | High-level input voltage |                                   | 1.05 |       |     | V    |
| T <sub>tosc_i</sub>            | Frequency tolerance      | Operational temperature           | -50  |       | 50  | ppm  |
| T <sub>duty</sub>              | Duty cycle               |                                   | 45%  | 50%   | 55% |      |
| T <sub>R</sub> /T <sub>F</sub> | Rise/fall time           | 20% to 80%                        |      |       | 6   | ns   |
| RJ                             | Reference clock          | JTF (1 sigma) <sup>(1)(2)</sup>   |      |       | 0.8 | ps   |
| TJ                             | Reference clock          | JTF (total p-p) <sup>(2)(3)</sup> |      |       | 25  | ps   |
| T <sub>p-p</sub>               | Reference clock jitter   | (Absolute p-p) <sup>(4)</sup>     |      |       | 50  | ps   |

Sigma value assuming Gaussian distribution (1)

After application of JTF (2)

Calculated as  $14.1 \times R_J + D_J$ Absolute phase jitter (p-p) (3)

(4)

# 6.9 Crystal Specification

A parallel, 20-pF load capacitor should be used if a crystal source is used. VSSOSC should not be connected to the PCB ground plane. A 40-MHz crystal can be used.

|                     | PARAMETER                           | TEST CONDITIONS         | MIN | ТҮР  | MAX      | UNIT |
|---------------------|-------------------------------------|-------------------------|-----|------|----------|------|
|                     | Oscillation mode                    |                         |     | Func | lamental |      |
| fo                  | Oscillation frequency               |                         |     | 40   |          | MHz  |
| ESR                 | Equivalent series resistance        | 40 MHz                  |     |      | 50       | Ω    |
| T <sub>tosc_i</sub> | Frequency tolerance                 | Operational temperature |     |      | ±50      | ppm  |
|                     | Frequency stability                 | 1 year aging            |     |      | ±50      | ppm  |
| CL                  | Load capacitance                    |                         | 12  | 20   | 24       | pF   |
| C <sub>SHUNT</sub>  | Crystal and board stray capacitance |                         |     |      | 4.5      | pF   |
|                     | Drive level (max)                   |                         |     |      | 0.8      | mW   |

TEXAS INSTRUMENTS

www.ti.com

# 7 Detailed Description

# 7.1 Overview

The major functional blocks are as follows:

- Cortex M3 microcontroller subsystem including the following peripherals:
  - Time interrupt modules, including watchdog timer
  - Universal asynchronous receive/transmit (SCI)
  - SPI
  - General purpose input/output (GPIO)
  - PWM for support of PWM outputs (PWM)
- USB 3.0 core (endpoint controller) and integrated USB 3.0 PHY
- AHCI-compliant SATA controller and integrated SATA PHY
- Supporting Gen1i, Gen1m, Gen2i, and Gen2m
- Chip level clock generation and distribution
- Support for JTAG 1149.1 and 1149.6

# 7.2 Functional Block Diagram



A. USB connection is made at either SuperSpeed or high speed, depending on the upstream connection support.

# 7.3 Feature Description

# 7.3.1 Operation

# 7.3.1.1 General Functionality

The TUSB9261 ROM contains boot code that executes after a global reset, which performs the initial configuration required to load a firmware image from an attached SPI flash memory to local RAM.

After the firmware is loaded, it configures the SATA advanced host controller interface host bus adapter (AHCI) and the USB device controller. In addition, the configuration of the AHCI includes a port reset, which initiates an out of band (OOB) TX sequence from the AHCI link layer to determine if a device is connected, and if so, negotiate the connection speed with the device (3.0 Gbps or 1.5 Gbps).

The configuration of the USB device controller includes creation of the descriptors, configuration of the device endpoints for support of UASP and USB mass storage class BOT, allocation of memory for the transmit request blocks (TRBs), and creation of the TRBs necessary to transmit and receive packet data over the USB. In addition, the firmware provides any other custom configuration required for application-specific implementation, for example, a HID interface for user initiated backup.



#### Feature Description (continued)

After the USB device controller configuration is complete, if a SATA device was detected during the AHCI configuration, the firmware connects the device to the USB bus when VBUS is detected. According to the USB 3.0 specification, the TUSB9261 initially tries to connect at SuperSpeed USB. If successful, it enters U0; otherwise, after the training time out, it enables the DP pullup and connects as a USB 2.0 high-speed or full-speed device depending on the speed supported by host or hub port.

When connected, the firmware presents the BOT interface as the primary interface and the UASP interface as the secondary interface. If the host stack is UASP aware, it can enable the UASP interface using a SET\_INTERFACE request for alternate interface 1.

Following speed negotiation, the device should transmit a device to host (D2H) FIS with the device signature. This first D2H FIS is received by the link layer and copied to the port signature register. When firmware is notified of the device connection, it queries the device for capabilities using the IDENTIFY DEVICE command. Firmware then configures the device as appropriate for its interface and features supported, for example, an HDD that supports native command queuing (NCQ).

## 7.3.1.2 Firmware Support

Default firmware support is provided for the following:

- SuperSpeed USB and USB 2.0 high speed and full speed
- USB attached SCSI protocol (UASP)
- USB mass storage class (MSC) bulk-only transport (BOT)
  - Including the 13 error cases
- USB mass storage specification for bootability
- USB device class definition for HID
  - Firmware update and custom functionality (for example, one-touch backup)
- Serial ATA advanced host controller interface (AHCI)
- GPIO
  - LED control and custom functions (for example, one-touch backup control)
- PWM
  - LED dimming control
- SPI
  - Firmware storage and storing custom device descriptors
- Serial communications interface (SCI)
  - Debug output only



#### Feature Description (continued)

## 7.3.1.3 GPIO/PWM LED Designations

The default firmware provided by TI drives the GPIO and PWM outputs as listed in Table 1.

| GPIO            | D                                                                                     | DESCRIPTION                                   |        |  |  |
|-----------------|---------------------------------------------------------------------------------------|-----------------------------------------------|--------|--|--|
| GPIO0           | Undefined. Can use HID comr<br>[internal 100-µA PD]                                   | mands to change to output low or high.        | Input  |  |  |
| GPIO1           | USB 3.0 Link State if U1/U2 e                                                         | nabled, otherwise [input with 100-µA PD]      | Output |  |  |
| GPIO5           | USB 3.0 Link State if U1/U2 e                                                         | nabled, otherwise [input with 100-µA PD]      | Output |  |  |
|                 |                                                                                       | U0: Off/Off                                   |        |  |  |
|                 |                                                                                       | U1: On/Off                                    |        |  |  |
| GPIO1/<br>GPIO5 | USB3 power state (U0 to U3)                                                           | U2: Off/On                                    | Output |  |  |
|                 |                                                                                       | U3: On/On                                     |        |  |  |
|                 |                                                                                       | Other: Off/Off                                |        |  |  |
| GPIO2           | HS/FS suspend                                                                         |                                               | Output |  |  |
| GPIO3           | [INPUT with 100-µA PD] mom                                                            | entary push button                            | Input  |  |  |
| GPIO4           | Bus- or self-powered indicator powered). [internal 100-µA PD                          | : (GPIO level should be HIGH when self-<br>)] | Input  |  |  |
| GPIO6           | Undefined. Can use HID comr<br>[internal 100-μA PD]                                   | mands to change to output low or high.        | Input  |  |  |
| GPIO7           | SS connection                                                                         |                                               | Output |  |  |
| GPIO10          | Undefined. Can use HID comr<br>Compile option to configure as<br>[internal 100-µA PU] | Input                                         |        |  |  |
| GPIO11          | Power fault indicator. [internal                                                      | Input                                         |        |  |  |
| PWM0            | Disk activity (LED blink rate is<br>SuperSpeed), USB connection<br>LED).              | Output                                        |        |  |  |
| PWM1            | SW heartbeat                                                                          |                                               | Output |  |  |

The LEDs on the TUSB9261 product development kit (PDK) board are connected as in Table 1. See the TUSB9261 PDK Guide for more information on GPIO LED connection and usage. This EVM is available for purchase. Contact TI for ordering information.

#### 7.3.1.4 Power-Up and Reset Sequence

The core power (VDD) must be present and at its minimum high level prior to, or at the same time that, the I/O power (VDD33).

In addition, meet the following constraints:

- All maximum ratings and recommended operating conditions are observed.
- All warnings about exposure to maximum rated and recommended conditions are observed, particularly junction temperature. These apply to power transitions as well as normal operation.
- Bus contention while VDD33 is powered up must be limited to 100 hours over the projected lifetime of the device.
- Bus contention while VDD33 is powered down may violate the absolute maximum ratings.

A supply bus is powered up when the voltage is within the recommended operating range. It is powered down when it is below that range, either stable or in transition.

A minimum reset duration of 2 ms is required. This is defined as the time when the power supplies are in the recommended operating range to the deassertion of GRSTz.



#### 7.3.2 Clock Connections

#### 7.3.2.1 Clock Source Requirements

The TUSB9261 supports an external oscillator source or a crystal unit. If a clock is provided to XI instead of a crystal, XO is left open and VSSOSC should be connected to the PCB ground plane. Otherwise, if a crystal is used, the connection needs to follow these guidelines.

Because XI and XO are coupled to other leads and supplies on the PCB, it is important to keep them as short as possible and away from any switching leads. TI also recommends to minimize the capacitance between XI and XO. This can be accomplished by connecting the VSSOSC lead to the two external capacitors CL1 and CL2 and shielding them with the clean ground lines. The VSSOSC should not be connected to PCB ground when using a crystal.

Load capacitance ( $C_{load}$ ) of the crystal (varies with the crystal vendor) is the total capacitance value of the entire oscillation circuit system as seen from the crystal. It includes two external capacitors, CL1 and CL2, in Figure 1. The trace length between the decoupling capacitors and the corresponding power pins on the TUSB9261 must be minimized. TI also recommends that the trace length from the capacitor pad to the power or ground plane be minimized.



Figure 1. Typical Crystal Connections

#### 7.3.2.2 Clock Source Selection Guide

Reference clock jitter is an important parameter. Jitter on the reference clock degrades both the transmit eye and receiver jitter tolerance no matter how clean the rest of the PLL is, thereby impairing system performance. Additionally, a particularly jittery reference clock may interfere with the PLL lock detection mechanism, forcing the lock detector to issue an Unlock signal. A good-quality, low-jitter reference clock is required to achieve compliance with supported USB3.0 standards. For example, USB3.0 specification requires the random jitter (RJ) component of either RX or TX to be 2.42 ps (random phase jitter calculated after applying jitter transfer function (JTF)). As the PLL typically has a number of additional jitter components, the reference clock jitter must be considerably below the overall jitter budget.

#### 7.4 Device Functional Modes

#### 7.4.1 VBUS Power

Power can be supplied by a USB cable on the terminal VBUS. When using power from VBUS, both the TUSB9261 and the SATA device are allowed to draw only up to 500 mA from VBUS when operating.

#### 7.4.2 External Power

Power can be supplied from an external power source. When using an external power source, both the TUSB9261 and the SATA interface can draw all their current from the external supply.



## **Device Functional Modes (continued)**

#### 7.4.3 External Voltage Regulator

Because the TUSB9261 requires two voltage supplies (1.1 V and 3.3 V), TI recommends a multi-channel voltage regulator. The TPS650061 or TPS65024x are good choices. The TPS650061 uses a DC-DC converter and two LDO regulators in a single package. The DC-DC converter can supply 1-A nominal current while the two LDOs can supply 300-mA nominal current. Because the 1.1-V supply can consume upwards of 340 mA of current, the DC-DC converter is ideal for supplying the 1.1-V current while the two LDOs can be used to supply 3.3-V current. Likewise the TPS65024x uses three DC-DC converters and three LDOs. Both devices also have a built-in supervisor circuit that can be connected to GRST on the TUSB9261.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The device serves as a bridge between a downstream USB 3.0 host port and a SATA device such as a hard disk drive. A crystal or oscillator supplies the required clock source. A SPI flash device contains the firmware that is loaded into the TUSB9261 after the deassertion of RESET. Push buttons or any other desired logic can be connected to the TUSB9261 GPIO pins. The TUSB9261 can also output a pulse-width modulated signal that can be used to drive an activity LED.

#### 8.2 Typical Application





#### 8.2.1 Design Requirements

| EXAMPLE VALUE  |
|----------------|
| 1.1 V          |
| 3.3 V          |
| SS, HS, FS     |
| VBUS           |
| 90.9 kΩ, 10 kΩ |
| 40 MHz         |
| SSD            |
|                |

#### **Table 2. Design Parameters**



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 PWM Terminals

The TUSB9261 has two pulse-width modulated output terminals.

Table 3 shows the default firmware configuration of PWMs.

#### Table 3. Default Firmware Configuration of PWMs

| PWM | USAGE                                                                                                                                                                                                                   |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Primary Indicator LED:<br>ON when there is a USB connection. OFF when there is no connection.<br>Blinks during disk activity (Frequency: 5 Hz for USB2 or 10 Hz for USB3).<br>Fades when USB is in Suspend or U3 state. |
| 1   | Power indicator LED                                                                                                                                                                                                     |

PWM duty cycle will be 0% when the LED should be fully ON.

#### 8.2.2.2 JTAG Interface

The TUSB9261 supports JTAG for board-level test and debug support. Typically, these terminals are left unconnected or routed to a header to plug in an external JTAG controller. Table 4 shows the JTAG terminal names and internal resistor connection. The JTAG interface should be left unconnected if JTAG support is not required.

| NAME      | PULL UP OR PULL<br>DOWN | DESCRIPTION           |  |  |  |  |
|-----------|-------------------------|-----------------------|--|--|--|--|
| JTAG_TCK  | Pull down               | JTAG test clock       |  |  |  |  |
| JTAG_TDI  | Pull up                 | JTAG test data in     |  |  |  |  |
| JTAG_TDO  | Pull down               | JTAG test data out    |  |  |  |  |
| JTAG_TMS  | Pull up                 | JTAG test mode select |  |  |  |  |
| JTAG_RSTZ | Pull down               | JTAG reset            |  |  |  |  |

#### Table 4. Internal JTAG Resistor Termination

#### 8.2.2.3 Voltage Regulator Schematic



#### 8.2.2.4 SPI

A SPI system consists of one master device and one or more slave devices. The TUSB9261 is a SPI master providing the SPI clock, data-in, data-out, and up to three chip-select terminals.



The SPI has a 4-wire synchronous serial interface. Data communication is enabled with an active-low chip select terminal (SPI\_CS[2:0]#). Data is transmitted with a 3-terminal interface consisting of terminals for serial data input (SPI\_DATA\_IN), serial data output (SPI\_DATA\_OUT) and serial clock (SPI\_SCLK).

All SPI terminals have integrated pullup resistors. No external components are required to connect the SPI interface to an external SPI flash device. See Figure 3 for an example implementation of the SPI interface using one SPI slave device.



Figure 3. SPI Connection

The SPI\_CLK is running at a fixed frequency of 18.75 MHz and its clocking mode is configured with a POLARITY of 0 and a PHASE of 1, this means that the SPI sends the data output one half-cycle before the first rising edges of SPI\_CLK and on subsequent falling edges. Meanwhile, the input data is latched on the rising edge of SPI\_CLK (see Figure 4 and Table 5 for a detailed timing description).

The flash memory is erased by the bootloader prior to programming and must use a word size of 8 bits with an address length of 24 bits and its program instruction must allow 256 bytes to be written in one operation. TI recommends a minimum flash size of 512 kb ( $64 \text{ k} \times 8$ ). Table 5 shows SPI flash devices that have been tested with the TUSB9261.



NSTRUMENTS

Texas

# Table 5. SPI Characterization Time

| NO. | TIME REFERENCE                                     | THEORETICAL VALUE                          |
|-----|----------------------------------------------------|--------------------------------------------|
| 1   | Cycle time SPICLK                                  | 53.3 ns                                    |
| 2   | Positive SPI_CLK slope                             | 2 ns                                       |
| 3   | Negative SPI_CLK slope                             | 3 ns                                       |
| 4   | SPISCS – SPICLK edge(PHASE = 1)                    | MIN: 53.3 ns<br>TYP: 80 ns<br>MAX: 93.3 ns |
| 5   | Output delay time, SPICLK TX edge to SPISIMO valid | 260 ps                                     |
| 6   | Output hold time, SPICLK RX edge to SPISIMO valid  | 26.7 ns                                    |
| 7   | Setup time                                         | 22 ns                                      |
| 8   | Hold time                                          | 500 ps                                     |
| 9   | "SPICLK -SPISCS Phase = 1, Master"                 | 13.3 ns                                    |



# 9 Power Supply Recommendations

# 9.1 Digital Supplies 1.1-V and 3.3-V

The TUSB9261 requires a 1.1-V and 3.3-V digital power source.

The 1.1-V terminals are named VDD11. These terminals supply power to the digital core. The 1.1-V core allows for a significant reduction in both power consumption and logic switching noise.

The 3.3-V terminals are named VDD33 and supply power to most of the input and output cells. Both VDD11 and VDD33 supplies must have  $0.1-\mu$ F bypass capacitors to VSS (ground) to ensure proper operation. One capacitor per power terminal is sufficient and should be placed as close to the terminal as possible to minimize trace length. TI also recommends smaller value capacitors like  $0.01-\mu$ F on the digital supply terminals.

When placing and connecting all bypass capacitors, follow high-speed board design rules.

## 9.2 Analog Supplies 1.1-V and 3.3-V

TI recommends a Pi filter on all analog power terminals to minimize circuit noise. These filters can be combined on a per-rail basis for a total of two (VDDA11 / VDDA11\_USB2) + (VDDA33).

Analog power terminals must have a  $1-\mu F$  and a  $10-\mu F$  bypass capacitor connected to VSSA (ground) to ensure proper operation. Place the capacitor as close as possible to the associated terminal to minimize trace length. TI also recommends smaller value capacitors such as  $0.1-\mu F$  and  $0.01-\mu F$  on the analog supply terminals.

# 10 Layout

#### 10.1 Layout Guidelines

#### 10.1.1 High-Speed Differential Routing

The high-speed differential pair (USB\_DM and USB\_DP) is connected to a USB type B connector. The differential pair traces should be routed with 90- $\Omega$ , ±15% differential impedance. The high-speed signal pair should be trace length matched. Maximum trace length mismatch between high-speed USB signal pairs should be no greater than 150 mils. Keep total trace length to a minimum. Route differential traces first. Route the differential pairs on the top or bottom layers with the minimum amount of vias possible. No termination or coupling capacitors are required. If a common-mode choke is required, then place the choke as close as possible to the USB connector signal pins. Likewise, ESD clamps should also be placed as close as possible to the USB connector signal pins (closer than the choke).

To minimize crosstalk on the USB2/3 differential signal pairs, TI recommends that the spacing between the two interfaces be five times the width of the trace (5W rule). For instance, if the SS USB TX/RX differential pair trace widths are 5 mils, then there should be 25 mils of space (air gap) between the TX and RX differential pairs and the DP/DM differential pair. If this 5W rule cannot be implemented, then the space between the TX/RX differential pairs and DP/DM differential pairs should be maximized as much as possible and ground-fill should be placed between the two. In this case, it is better to route each differential pair on opposite sides of the board with a ground plane between them.

#### 10.1.2 SuperSpeed Differential Routing

SuperSpeed consists of two differential routing pairs, a transmit pair (USB\_SSTXM and USB\_SSTXP) and a receive pair (USB\_SSRXM and USB\_SSRXP). Each differential pair's traces should be routed with  $90-\Omega$ ,  $\pm 15\%$  differential impedance. The high-speed signal pair should be trace length matched. Maximum trace length mismatch between SuperSpeed USB signal pairs should be no greater than 2.5 mils. The transmit differential pair does not have to be the same length as the receive differential pair. Keep total trace length to a minimum. Route differential traces first. Route the differential pair on the top or bottom layers with the minimum amount of vias possible. The transmitter differential pair requires 0.1-uF coupling capacitors for proper operation. The package/case size of these capacitors should be no bigger than 0402. C-packs are not allowed. The capacitors should be placed symmetrically as close as possible to the USB connector signal pins. If a common mode choke is required, then place the choke as close as possible to the USB connector signal pins (closer than the transmitter capacitors). Likewise ESD clamps should also be placed as close as possible to the USB connector signal pins (closer than the choke and transmitter capacitors).

Copyright © 2011–2016, Texas Instruments Incorporated



#### Layout Guidelines (continued)

It is permissible to swap the plus and minus on either or both of the SuperSpeed differential pairs. This may be necessary to prevent the differential traces from crossing over one another. However, it is not permissible to swap the transmitter differential pair with receive differential pair. To minimize crosstalk on the SS USB differential signal pairs, TI recommends that the spacing between the TX and RX signal pairs be five times the width of the trace (5W rule). For instance, if the SS USB TX/RX differential pair trace widths are 5 mils, then there should be 25 mils of space (air gap) between the TX and RX differential pairs.

If this 5W rule cannot be implemented, then the space between the TX and RX differential pairs should be maximized as much as possible and ground-fill should be placed between the two. In this case, it is better to route each differential pair on opposite sides of the board with a ground plane between them.

#### 10.1.3 SATA Differential Routing

The SATA traces (SATA\_TXP and SATA\_TXM) should be routed with  $100-\Omega$ ,  $\pm 15\%$  differential impedance. Maximum trace length mismatch between SATA signal pairs should be no greater than 2.5 mils. The transmit differential pair does not have to be the same length as receive differential pair. Keep total trace length to a minimum. Route differential traces first. Route the differential pairs on the top or bottom layers with the minimum amount of vias possible. Each SATA trace requires a coupling capacitor be placed inline. The package/case size of these capacitors should be no bigger than 0402. C-packs are not allowed. The capacitors should be placed symmetrically as close as possible to the SATA connector signal pins.

It is permissible to swap the plus and minus on the SATA differential pair. This may be necessary to prevent the differential traces from crossing over one another. However, it is not permissible to swap the transmitter differential pair with the receive differential pair.

To minimize crosstalk on the SATA differential signal pairs, TI recommends that the spacing between the TX and RX signal pairs for each interface be five times the width of the trace (5W rule). For instance, if the SATA TX/RX differential pair trace widths are 5 mils, then there should be 25 mils of space (air gap) between the TX and RX differential pairs. If this 5W rule cannot be implemented, then the space between the TX and RX differential pairs should be maximized as much as possible and ground-fill should be placed between the two. In this case, it is better to route each differential pair on opposite sides of the board with a ground plane between them.

# 

#### 10.2 Layout Examples

Figure 5. SuperSpeed Differential Routing



# Layout Examples (continued)



Figure 6. SATA Differential Routing



# **11** Device and Documentation Support

#### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments. ARM, Cortex are registered trademarks of ARM Ltd. All other trademarks are the property of their respective owners.

## 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TUSB9261IPVP     | ACTIVE        | HTQFP        | PVP                | 64   | 250            | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | TUSB9261I               | Samples |
| TUSB9261PVP      | ACTIVE        | HTQFP        | PVP                | 64   | 250            | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | TUSB9261                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF TUSB9261 :

• Automotive: TUSB9261-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

5-Jan-2022

www.ti.com

Texas

**INSTRUMENTS** 

## TRAY



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device       | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|--------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| TUSB9261IPVP | PVP             | HTQFP           | 64   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |
| TUSB9261PVP  | PVP             | HTQFP           | 64   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |

PVP (S-PQFP-G64)

PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK



Α. All linear dimensions are in millimeters.

This drawing is subject to change without notice. Β.

- Body dimensions do not include mold flash or protrusion C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# PVP (S-PQFP-G64)

# PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

#### THERMAL INFORMATION

This PowerPAD<sup>M</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated