

## M40Z111 M40Z111W

### 5V or 3V NVRAM supervisor for up to two LPSRAMs

#### **Features**

- Convert low power SRAMs into NVRAMs
- Precision power monitoring and power switching circuitry
- Automatic write-protection when V<sub>CC</sub> is out-oftolerance
- Choice of supply voltages and power-fail deselect voltages:
  - $\begin{array}{ll} & \text{M40Z111: V}_{\text{CC}} = 4.5 \text{ to } 5.5 \text{V} \\ \text{THS} = \text{V}_{\text{SS}}; \ 4.5 \leq \text{V}_{\text{PFD}} \leq 4.75 \text{V} \\ \text{THS} = \text{V}_{\text{OUT}}; \ 4.2 \leq \text{V}_{\text{PFD}} \leq 4.5 \text{V} \end{array}$
  - $\begin{array}{ll} & \text{M40Z111W: V}_{CC} = 3.0 \text{ to } 3.6V \\ \text{THS} = V_{SS}; \ 2.8 \leq V_{PFD} \leq 3.0V \\ \text{V}_{CC} = 2.7 \text{ to } 3.3V \\ \text{THS} = V_{OUT}; \ 2.5 \leq V_{PFD} \leq 2.7V \\ \end{array}$
- Less than 15ns chip enable access propagation delay (for 5.0v device)
- Packaging includes a 28-lead SOIC and SNAPHAT<sup>®</sup> top (to be ordered separately)
- SOIC package provides direct connection for a SNAPHAT top which contains the battery
- RoHS compliant
  - Lead-free second level interconnect



## **Contents**

| 1 | Description                                             |
|---|---------------------------------------------------------|
| 2 | Operation 8                                             |
|   | 2.1 Data retention lifetime calculation 8               |
|   | 2.2 V <sub>CC</sub> noise and negative going transients |
| 3 | Maximum rating                                          |
| 4 | DC and AC parameters                                    |
| 5 | Package mechanical data 15                              |
| 6 | Part numbering19                                        |
| 7 | Revision history                                        |

M40Z111, M40Z111W List of tables

## List of tables

| Table 1.  | Signal names                                                             | . 6 |
|-----------|--------------------------------------------------------------------------|-----|
| Table 2.  | Power down/up AC characteristics                                         | 10  |
| Table 3.  | Absolute maximum ratings                                                 | 12  |
| Table 4.  | DC and AC measurement conditions                                         | 13  |
| Table 5.  | Capacitance                                                              | 13  |
| Table 6.  | DC characteristics                                                       | 14  |
| Table 7.  | SOH28 – 28-lead plastic small outline, battery SNAPHAT, pack. mech. data | 16  |
| Table 8.  | 4-pin SNAPHAT housing for 48mAh battery, package mechanical data         | 17  |
| Table 9.  | 4-pin SNAPHAT housing for 120mAh battery, package mechanical data        | 18  |
| Table 10. | Ordering information scheme                                              | 19  |
| Table 11. | Battery table                                                            | 19  |
| Table 12. | Document revision history                                                | 20  |



# **List of figures**

| Figure 1.  | Logic diagram                                                                    | . 5 |
|------------|----------------------------------------------------------------------------------|-----|
| Figure 2.  | SOIC28 connections                                                               |     |
| Figure 3.  | Hardware hookup                                                                  | . 7 |
| Figure 4.  | Power down timing                                                                | . 9 |
| Figure 5.  | Power up timing                                                                  | . 9 |
| Figure 6.  | Supply voltage protection                                                        | 11  |
| Figure 7.  | AC testing load circuit                                                          | 13  |
| Figure 8.  | SOH28 – 28-lead plastic small outline, 4-socket battery SNAPHAT, package outline | 15  |
| Figure 9.  | 4-pin SNAPHAT housing for 48mAh battery, package outline                         | 17  |
| Figure 10. | 4-pin SNAPHAT housing for 120mAh battery, package outline                        | 18  |



M40Z111, M40Z111W Description

### 1 Description

The M40Z111/W NVRAM supervisor is a self-contained device which converts a standard low-power SRAM into a non-volatile memory.

A precision voltage reference and comparator monitors the  $V_{CC}$  input for an out-of-tolerance condition.

When an invalid  $V_{CC}$  condition occurs, the conditioned chip enable ( $\overline{E}_{CON}$ ) output is forced inactive to write-protect the stored data in the SRAM.

During a power failure, the SRAM is switched from the  $V_{CC}$  pin to the lithium cell within the SNAPHAT<sup>®</sup> to provide the energy required for data retention. On a subsequent power-up, the SRAM remains write protected until a valid power condition returns.

The 28-pin, 330mil SOIC provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHAT housing containing the battery. The unique design allows the SNAPHAT battery package to be mounted on top of the SOIC package after the completion of the surface mount process.

Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is keyed to prevent reverse insertion.

The SOIC and battery packages are shipped separately in plastic anti-static tubes or in Tape & Reel form. For the 28-lead SOIC, the battery package (e.g., SNAPHAT) part number is "M4Z28-BR00SH1" or "M4Z32-BR00SH1" (See *Table 11 on page 19*).



Figure 1. Logic diagram

Description M40Z111, M40Z111W

Table 1. Signal names

| THS              | Threshold select input         |
|------------------|--------------------------------|
| Ē                | Chip enable input              |
| E <sub>CON</sub> | Conditioned chip enable output |
| V <sub>OUT</sub> | Supply voltage output          |
| V <sub>CC</sub>  | Supply voltage                 |
| V <sub>SS</sub>  | Ground                         |
| NC               | Not connected internally       |

Figure 2. SOIC28 connections



M40Z111, M40Z111W Description

Figure 3. Hardware hookup



Operation M40Z111, M40Z111W

### 2 Operation

The M40Z111/W, as shown in *Figure 3 on page 7*, can control up to two standard low-power SRAMs. These SRAMs must be configured to have the chip enable input disable all other input signals. Most slow, low-power SRAMs are configured like this, however many fast SRAMs are not. During normal operating conditions, the conditioned chip enable  $(\overline{E}_{CON})$  output pin follows the chip enable  $(\overline{E})$  input pin with timing shown in *Table 2 on page 10*. An internal switch connects  $V_{CC}$  to  $V_{OUT}$ . This switch has a voltage drop of less than 0.3V  $(I_{OUT1})$ .

When  $V_{CC}$  degrades during a power failure,  $\overline{E}_{CON}$  is forced inactive independent of  $\overline{E}$ . In this situation, the SRAM is unconditionally write protected as  $V_{CC}$  falls below an out-of-tolerance threshold ( $V_{PFD}$ ). The power fail detection value associated with  $V_{PFD}$  is selected by the THS pin and is shown in *Table 6 on page 14*.

Note: Note: The THS pin must be connected to either  $V_{SS}$  or  $V_{OUT}$ .

If chip enable access is in progress during a power fail detection, that memory cycle continues to completion before the memory is write protected. If the memory cycle is not terminated within time  $t_{WP}$ ,  $\overline{E}_{CON}$  is unconditionally driven high, write protecting the SRAM.

A power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the SRAM's contents. At voltages below  $V_{PFD}$  (min), the user can be assured the memory will be write protected provided the  $V_{CC}$  fall time exceeds  $t_F$ 

As  $V_{CC}$  continues to degrade, the internal switch disconnects  $V_{CC}$  and connects the internal battery to  $V_{OUT}$ . This occurs at the switchover voltage ( $V_{SO}$ ). Below the  $V_{SO}$ , the battery provides a voltage  $V_{OHB}$  to the SRAM and can supply current  $I_{OUT2}$  (see *Table 6 on page 14*). When  $V_{CC}$  rises above  $V_{SO}$ ,  $V_{OUT}$  is switched back to the supply voltage. Output  $\overline{E}_{CON}$  is held inactive for  $t_{ER}$  (200ms maximum) after the power supply has reached  $V_{PFD}$ , independent of the  $\overline{E}$  input, to allow for processor stabilization (see *Figure 5 on page 9*).

#### 2.1 Data retention lifetime calculation

Most low power SRAMs on the market today can be used with the M40Z111/W NVRAM SUPERVISOR. There are, however some criteria which should be used in making the final choice of which SRAM to use. The SRAM must be designed in a way where the chip enable input disables all other inputs to the SRAM. This allows inputs to the M40Z111/W and SRAMs to be "Don't Care" once  $V_{CC}$  falls below  $V_{PFD}$  (min). The SRAM should also guarantee data retention down to  $V_{CC}$  = 2.0V. The chip enable access time must be sufficient to meet the system needs with the chip enable propagation delays included. If the SRAM includes a second chip enable pin (E2), this pin should be tied to  $V_{OUT}$ . If data retention lifetime is a critical parameter for the system, it is important to review the data retention current specifications for the particular SRAMs being evaluated. Most SRAMs specify a data retention current at 3.0V.

Manufacturers generally specify a typical condition for room temperature along with a worst case condition (generally at elevated temperatures). The system level requirements will determine the choice of which value to use. The data retention current value of the SRAMs can then be added to the I<sub>CCDR</sub> value of the M40Z111/W to determine the total current requirements for data retention.

M40Z111, M40Z111W Operation

The available battery capacity for the SNAPHAT<sup>®</sup> of your choice can then be divided by this current to determine the amount of data retention available (see *Table 11 on page 19*). For more information on Battery Storage Life refer to the Application Note AN1012.

Figure 4. Power down timing



Figure 5. Power up timing



Operation M40Z111, M40Z111W

| Symbol                         | Parameter <sup>(1)</sup>                                                   | Min      | Max | Unit |    |
|--------------------------------|----------------------------------------------------------------------------|----------|-----|------|----|
| t <sub>F</sub> <sup>(2)</sup>  | $V_{PFD}$ (max) to $V_{PFD}$ (min) $V_{CC}$ fall time                      |          | 300 |      | μs |
| t <sub>FB</sub> (3)            | V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> fall time        |          | 10  |      | μs |
| t <sub>R</sub>                 | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> rise time | 10       |     | μs   |    |
| t <sub>RB</sub>                | V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> rise time        | 1        |     | μs   |    |
| t                              | t <sub>FDI</sub> Chip enable propagation delay                             |          |     | 15   | ns |
| t <sub>EDL</sub>               | Criip eriable propagation delay                                            | M40Z111W |     | 20   | ns |
| t                              | Chin enable propagation delay                                              | M40Z111  |     | 10   | ns |
| EDH                            | t <sub>EDH</sub> Chip enable propagation delay                             |          |     | 20   | ns |
| t <sub>ER</sub> <sup>(4)</sup> | Chip enable recovery                                                       | 40       | 200 | ms   |    |
| t                              | Write protect time                                                         | M40Z111  | 40  | 150  | μs |
| t <sub>WPT</sub>               | write protect time                                                         | M40Z111W | 40  | 250  | μs |

Table 2. Power down/up AC characteristics

- 3.  $V_{PFD}$  (min) to  $V_{SS}$  fall time of less than  $t_{FB}$  may cause corruption of RAM data.
- 4. t<sub>ER</sub> (min) = 20ms for industrial temperature range grade 6 device.

#### 2.2 V<sub>CC</sub> noise and negative going transients

 $I_{CC}$  transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the  $V_{CC}$  bus. These transients can be reduced if capacitors are used to store energy which stabilizes the  $V_{CC}$  bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of  $0.1\mu F$  (as shown in *Figure 6*) is recommended in order to provide the needed filtering.

In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on  $V_{CC}$  that drive it to values below  $V_{SS}$  by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, STMicroelectronics recommends connecting a schottky diode from  $V_{CC}$  to  $V_{SS}$  (cathode connected to  $V_{CC}$ , anode to  $V_{SS}$ ). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount.

<sup>1.</sup> Valid for ambient operating temperature:  $T_A = -40$  to  $85^{\circ}C$ ;  $V_{CC} = 4.5$  to 5.5V or 2.7 to 3.6V (except where noted).

<sup>2.</sup>  $V_{PFD}$  (max) to  $V_{PFD}$  (min) fall time of less than  $t_F$  may result in deselection/write protection not occurring until 200  $\mu$ s after  $V_{CC}$  passes  $V_{PFD}$  (min).

M40Z111, M40Z111W Operation

Figure 6. Supply voltage protection



Maximum rating M40Z111, M40Z111W

## 3 Maximum rating

Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 3. Absolute maximum ratings

| Symbol                          | Parameter                                 | Value                        | Unit        |    |
|---------------------------------|-------------------------------------------|------------------------------|-------------|----|
| T <sub>A</sub>                  | Ambient operating temperature Grade 6     |                              | -40 to 85   | °C |
| т                               | Storage temperature (V <sub>CC</sub> off) | SNAPHAT <sup>®</sup>         | -40 to 85   | °C |
| T <sub>STG</sub>                | Storage temperature (V <sub>CC</sub> on)  | SOIC                         | -55 to 125  | °C |
| T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 secon      | 260                          | °C          |    |
| V <sub>IO</sub>                 | Input or output voltages                  | -0.3 to V <sub>CC</sub> +0.3 | V           |    |
| V                               | Supply voltage M40Z111                    |                              | -0.3 to 7.0 | V  |
| V <sub>CC</sub>                 |                                           | M40Z111W                     | -0.3 to 4.6 | V  |
| I <sub>O</sub>                  | Output current                            | 20                           | mA          |    |
| $P_{D}$                         | Power dissipation                         |                              | 1           | W  |

For SO package, lead-free (Pb-free) lead finish: reflow at peak temperature of 260°C (total thermal budget not to exceed 245°C for greater than 30 seconds).

**Caution:** Negative undershoots below -0.3V are not allowed on any pin while in the Battery Back-up

mode.

**Caution:** Do NOT wave solder SOIC to avoid damaging SNAPHAT sockets.

### 4 DC and AC parameters

This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measurement Conditions listed in *Table 4:* DC and AC measurement conditions. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters.

Table 4. DC and AC measurement conditions

| Parameter                             | M40Z111     | M40Z111W    |
|---------------------------------------|-------------|-------------|
| V <sub>CC</sub> supply voltage        | 4.5 to 5.5V | 2.7 to 3.6V |
| Ambient operating temperature         | –40 to 85°C | –40 to 85°C |
| Load capacitance (C <sub>L</sub> )    | 100pF       | 50pF        |
| Input rise and fall times             | ≤ 5ns       | ≤ 5ns       |
| Input pulse voltages                  | 0 to 3V     | 0 to 3V     |
| Input and output timing ref. voltages | 1.5V        | 1.5V        |

Note: Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 7. AC testing load circuit



1. 50pF for M40Z111W.

Table 5. Capacitance

| Symbol               | Parameter <sup>(1)(2)</sup> | Min | Max | Unit |
|----------------------|-----------------------------|-----|-----|------|
| C <sub>IN</sub>      | Input capacitance           |     | 8   | pF   |
| C <sub>OUT</sub> (3) | Output capacitance          |     | 10  | pF   |

- Effective capacitance measured with power supply at 5V (M40Z111) or 3.3V (M40Z111W); sampled only, not 100% tested.
- 2. At 25°C, f = 1MHz.
- 3. Outputs deselected

Table 6. DC characteristics

| C                              | Davamatav                                             | Test condition <sup>(1)</sup> | M40Z111  |      |                       | M40Z111W |                             |                       | Unit |
|--------------------------------|-------------------------------------------------------|-------------------------------|----------|------|-----------------------|----------|-----------------------------|-----------------------|------|
| Sym                            | Parameter                                             | rest condition.               | Min      | Тур  | Max                   | Min      | Тур                         | Max                   | Unit |
| I <sub>CC</sub>                | Supply current                                        | Outputs open                  |          | 3    | 6                     |          | 2                           | 4                     | mA   |
| I <sub>CCDR</sub>              | Data retention mode current                           |                               |          |      | 150                   |          |                             | 150                   | nA   |
| ILI                            | Input leakage current                                 | $0V \le V_{IN} \le V_{CC}$    |          |      | ±1                    |          |                             | ±1                    | μΑ   |
| I <sub>LO</sub> <sup>(2)</sup> | Output leakage current                                | $0V \le V_{OUT} \le V_{CC}$   |          |      | ±1                    |          |                             | ±1                    | μΑ   |
| 1.                             | V ourront (activo)                                    | $V_{OUT} > V_{CC} - 0.3$      |          |      | 160                   |          |                             | 100                   | mA   |
| I <sub>OUT1</sub>              | V <sub>OUT</sub> current (active)                     | $V_{OUT} > V_{CC} - 0.2$      |          |      | 100                   |          |                             | 65                    | mA   |
| I <sub>OUT2</sub>              | V <sub>OUT</sub> current (battery back-up)            | $V_{OUT} > V_{BAT} - 0.3$     |          | 100  |                       |          | 100                         |                       | μА   |
| V <sub>BAT</sub>               | Battery voltage                                       |                               | 2.0      | 3.0  | 3.5                   | 2.0      | 3.0                         | 3.5                   | V    |
| V <sub>IH</sub>                | Input high voltage                                    |                               | 2.2      |      | V <sub>CC</sub> + 0.3 | 2.0      |                             | V <sub>CC</sub> + 0.3 | ٧    |
| V <sub>IL</sub>                | Input low voltage                                     |                               | -0.3     |      | 0.8                   | -0.3     |                             | 0.8                   | V    |
| V <sub>OH</sub>                | Output high voltage                                   | $I_{OH} = -2.0$ mA            | 2.4      |      |                       | 2.4      |                             |                       | V    |
| V <sub>OHB</sub>               | V <sub>OH</sub> battery back-up                       | $I_{OUT2} = -1.0 \mu A$       | 2.0      | 2.9  | 3.6                   | 2.0      | 2.9                         | 3.6                   | V    |
| V <sub>OL</sub>                | Output low voltage                                    | $I_{OL} = 4.0 \text{mA}$      |          |      | 0.4                   |          |                             | 0.4                   | V    |
| THS                            | Threshold select voltage                              |                               | $V_{SS}$ |      | V <sub>OUT</sub>      | $V_{SS}$ |                             | V <sub>OUT</sub>      | V    |
| V                              | Power-fail deselect voltage (THS = V <sub>SS</sub> )  |                               | 4.50     | 4.60 | 4.75                  | 2.80     | 2.90                        | 3.00                  | ٧    |
| V <sub>PFD</sub>               | Power-fail deselect voltage (THS = V <sub>OUT</sub> ) |                               | 4.20     | 4.35 | 4.50                  | 2.50     | 2.60                        | 2.70                  | V    |
| V <sub>SO</sub>                | Battery back-up switchover voltage                    |                               |          | 3.0  |                       |          | V <sub>PFD</sub> –<br>100mV |                       | ٧    |

<sup>1.</sup> Valid for ambient operating temperature:  $T_A = -40$  to  $85^{\circ}$ C;  $V_{CC} = 4.5$  to 5.5V or 2.7 to 3.6V (except where noted).

<sup>2.</sup> Outputs deselected.

### 5 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

Figure 8. SOH28 – 28-lead plastic small outline, 4-socket battery SNAPHAT, package outline



Note: Drawing is not to scale.

Table 7. SOH28 – 28-lead plastic small outline, battery SNAPHAT, pack. mech. data

| Symbol |      | mm    |       |       | inches |       |  |
|--------|------|-------|-------|-------|--------|-------|--|
|        | Тур  | Min   | Max   | Тур   | Min    | Max   |  |
| А      |      |       | 3.05  |       |        | 0.120 |  |
| A1     |      | 0.05  | 0.36  |       | 0.002  | 0.014 |  |
| A2     |      | 2.34  | 2.69  |       | 0.092  | 0.106 |  |
| В      |      | 0.36  | 0.51  |       | 0.014  | 0.020 |  |
| С      |      | 0.15  | 0.32  |       | 0.006  | 0.012 |  |
| D      |      | 17.71 | 18.49 |       | 0.697  | 0.728 |  |
| Е      |      | 8.23  | 8.89  |       | 0.324  | 0.350 |  |
| е      | 1.27 | _     | _     | 0.050 | _      | _     |  |
| eB     |      | 3.20  | 3.61  |       | 0.126  | 0.142 |  |
| Н      |      | 11.51 | 12.70 |       | 0.453  | 0.500 |  |
| L      |      | 0.41  | 1.27  |       | 0.016  | 0.050 |  |
| а      |      | 0°    | 8°    |       | 0°     | 8°    |  |
| N      |      | 28    |       | 28    |        |       |  |
| СР     |      |       | 0.10  |       |        | 0.004 |  |

Figure 9. 4-pin SNAPHAT housing for 48mAh battery, package outline

Note: Drawing is not to scale.

Table 8. 4-pin SNAPHAT housing for 48mAh battery, package mechanical data

| Symbol |     | mm    |       | inches |       |       |
|--------|-----|-------|-------|--------|-------|-------|
|        | Тур | Min   | Max   | Тур    | Min   | Max   |
| Α      |     |       | 9.78  |        |       | 0.385 |
| A1     |     | 6.73  | 7.24  |        | 0.265 | 0.285 |
| A2     |     | 6.48  | 6.99  |        | 0.255 | 0.275 |
| A3     |     |       | 0.38  |        |       | 0.015 |
| В      |     | 0.46  | 0.56  |        | 0.018 | 0.022 |
| D      |     | 21.21 | 21.84 |        | 0.835 | 0.860 |
| E      |     | 14.22 | 14.99 |        | 0.560 | 0.590 |
| eA     |     | 15.55 | 15.95 |        | 0.612 | 0.628 |
| eB     |     | 3.20  | 3.61  |        | 0.126 | 0.142 |
| L      |     | 2.03  | 2.29  |        | 0.080 | 0.090 |

Figure 10. 4-pin SNAPHAT housing for 120mAh battery, package outline

Note: Drawing is not to scale.

Table 9. 4-pin SNAPHAT housing for 120mAh battery, package mechanical data

| Cumbal   | mm  |       |       | inches |       |       |  |
|----------|-----|-------|-------|--------|-------|-------|--|
| Symbol - | Тур | Min   | Max   | Тур    | Min   | Max   |  |
| Α        |     |       | 10.54 |        |       | 0.415 |  |
| A1       |     | 8.00  | 8.51  |        | 0.315 | 0.335 |  |
| A2       |     | 7.24  | 8.00  |        | 0.285 | 0.315 |  |
| A3       |     |       | 0.38  |        |       | 0.015 |  |
| В        |     | 0.46  | 0.56  |        | 0.018 | 0.022 |  |
| D        |     | 21.21 | 21.84 |        | 0.835 | 0.860 |  |
| E        |     | 17.27 | 18.03 |        | 0.680 | 0.710 |  |
| eA       |     | 15.55 | 15.95 |        | 0.612 | 0.628 |  |
| eB       |     | 3.20  | 3.61  |        | 0.126 | 0.142 |  |
| L        |     | 2.03  | 2.29  |        | 0.080 | 0.090 |  |

M40Z111, M40Z111W Part numbering

### 6 Part numbering

Table 10. Ordering information scheme



## Shipping method for SOIC

E = Lead-free ECOPACK® package, tubes

F = Lead-free ECOPACK® package, tape & reel

 The SOIC package (SOH28) requires the battery package (SNAPHAT®) which is ordered separately under the part number "M4ZXX-BR00SHX" in plastic tubes or "M4ZXX-BR00SHXTR" in tape & reel form.

#### Caution:

Do not place the SNAPHAT battery package "M4ZXX-BR00SH" in conductive foam as this will drain the lithium button-cell battery.

For a list of available options (e.g., speed, package) or for further information on any aspect of this device, please contact the ST sales office nearest to you.

Table 11. Battery table

| Part number   | Description                        | Package |
|---------------|------------------------------------|---------|
| M4Z28-BR00SH1 | SNAPHAT housing for 48mAh battery  | SH      |
| M4Z32-BR00SH1 | SNAPHAT housing for 120mAh battery | SH      |

Revision history M40Z111, M40Z111W

# 7 Revision history

Table 12. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                    |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sep-2000    | 1        | First Draft Issue                                                                                                                                                                                                                                          |
| 14-Sep-2001 | 2        | Reformatted, TOC added, changed DC Characteristics ( <i>Table 6</i> ); changed battery, ind. temperature information ( <i>Table 3, 2, 10, 11</i> , <i>Figure 9, 10</i> ); Corrected SOIC label ( <i>Figure 2</i> ); added E2 to Hookup ( <i>Figure 3</i> ) |
| 13-May-2002 | 3        | Modify reflow time and temperature footnote (Table 3)                                                                                                                                                                                                      |
| 12-Nov-2007 | 4        | Reformatted document; added lead-free second level interconnect information to cover page and Section 5: Package mechanical data; updated Figure 5, Table 3, 10, 11.                                                                                       |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

