

# **MachXO2™ Family Data Sheet**

DS1035 Version 3.3, March 2017



# **MachXO2 Family Data Sheet Introduction**

#### **May 2016 Data Sheet DS1035**

### **Features**

- **Flexible Logic Architecture**
	- Six devices with 256 to 6864 LUT4s and 18 to 334 I/Os
- **Ultra Low Power Devices**
	- Advanced 65 nm low power process
	- As low as 22 µW standby power
	- Programmable low swing differential I/Os
	- Stand-by mode and other power saving options

#### **Embedded and Distributed Memory**

- Up to 240 kbits sysMEM™ Embedded Block RAM
- Up to 54 kbits Distributed RAM
- Dedicated FIFO control logic
- **On-Chip User Flash Memory**
	- Up to 256 kbits of User Flash Memory
	- 100,000 write cycles
	- Accessible through WISHBONE, SPI, I<sup>2</sup>C and JTAG interfaces
	- Can be used as soft processor PROM or as Flash memory

### ■ Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRX2, DDRX4
- Dedicated DDR/DDR2/LPDDR memory with DQS support

### **High Performance, Flexible I/O Buffer**

- Programmable sysIO™ buffer supports wide range of interfaces:
	- LVCMOS 3.3/2.5/1.8/1.5/1.2
	- LVTTL
	- PCI
	- LVDS, Bus-LVDS, MLVDS, RSDS, LVPECL
	- SSTL 25/18
	- HSTL 18
	- Schmitt trigger inputs, up to 0.5 V hysteresis
- I/Os support hot socketing
- On-chip differential termination
- Programmable pull-up or pull-down mode
- **Flexible On-Chip Clocking**
	- Eight primary clocks
	- Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
	- Up to two analog PLLs per device with fractional-n frequency synthesis
		- Wide input frequency range (7 MHz to 400 MHz)
- **Non-volatile, Infinitely Reconfigurable**
	- Instant-on powers up in microseconds
	- Single-chip, secure solution
	- Programmable through JTAG, SPI or I<sup>2</sup>C
	- Supports background programming of non-volatile memory
	- Optional dual boot with external SPI memory
- **TransFR™ Reconfiguration** 
	- In-field logic update while system operates

#### ■ Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- One Time Programmable (OTP) mode
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming

#### **Broad Range of Package Options**

- TQFP, WLCSP, ucBGA, csBGA, caBGA, ftBGA, fpBGA, QFN package options
- Small footprint package options  $-$  As small as 2.5 mm x 2.5 mm
- Density migration supported
- Advanced halogen-free packaging



#### <span id="page-2-0"></span>**Table 1-1. MachXO2™ Family Selection Guide**



1. Ultra high I/O device.

2. High performance with regulator  $-$  VCC = 2.5 V, 3.3 V

3. High performance without regulator –  $V_{CC}$  = 1.2 V

4. Low power without regulator –  $V_{CC}$  = 1.2 V

5. WLCSP package only available for ZE devices.

6. 32 QFN package only available for HC and ZE devices.

7. 184 csBGA package only available for HE devices.

8. 48-pin QFN information is 'Advanced'.

9. 48 QFN package only available for HC devices.



# **Introduction**

The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), preengineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller,  $I^2C$  controller and timer/counter. These features allow these devices to be used in low cost, high volume consumer and system applications.

The MachXO2 devices are designed on a 65 nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family.

The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices. The ultra low power devices are offered in three speed grades –1, –2 and –3, with –3 being the fastest. Similarly, the high-performance devices are offered in three speed grades: –4, –5 and –6, with –6 being the fastest. HC devices have an internal linear voltage regulator which supports external  $V_{CC}$  supply voltages of 3.3 V or 2.5 V. ZE and HE devices only accept 1.2 V as the external  $V_{CC}$  supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other.

The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 mm x 2.5 mm WLCSP to the 23 mm x 23 mm fpBGA. MachXO2 devices support density migration within the same package. [Table 1-1](#page-2-0) shows the LUT densities, package and I/O options, along with other key parameters.

The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os.

The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pulldown and bus-keeper features are controllable on a "per-pin" basis.

A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines.

The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity.



# **MachXO2 Family Data Sheet Architecture**

**March 2016 Data Sheet DS1035**

### **Architecture Overview**

The MachXO2 family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). The larger logic density devices in this family have sysCLOCK™ PLLs and blocks of sysMEM Embedded Block RAM (EBRs). [Figure 2-1](#page-4-0) and [Figure 2-2](#page-4-1) show the block diagrams of the various family members.

<span id="page-4-0"></span>



Note: MachXO2-256, and MachXO2-640/U are similar to MachXO2-1200. MachXO2-256 has a lower LUT count and no PLL or EBR blocks. MachXO2-640 has no PLL, a lower LUT count and two EBR blocks. MachXO2-640U has a lower LUT count, one PLL and seven EBR blocks.

<span id="page-4-1"></span>**Figure 2-2. Top View of the MachXO2-4000 Device**



Note: MachXO2-1200U, MachXO2-2000/U and MachXO2-7000 are similar to MachXO2-4000. MachXO2-1200U and MachXO2-2000 have a lower LUT count, one PLL, and eight EBR blocks. MachXO2-2000U has a lower LUT count, two PLLs, and 10 EBR blocks. MachXO2-7000 has a higher LUT count, two PLLs, and 26 EBR blocks.

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



The logic blocks, Programmable Functional Unit (PFU) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each row has either the logic blocks or the EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the MachXO2 family, the number of sysIO banks varies by device. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks; these blocks are found in MachXO2-640/U and larger devices. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT usage.

The MachXO2 registers in PFU and sysI/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

The MachXO2 architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks on MachXO2- 640U, MachXO2-1200/U and larger devices. These blocks are located at the ends of the on-chip Flash block. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

MachXO2 devices provide commonly used hardened functions such as SPI controller, I<sup>2</sup>C controller and timer/ counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These hardened functions and the UFM interface to the core logic and routing through a WISHBONE interface. The UFM can also be accessed through the SPI, I<sup>2</sup>C and JTAG ports.

Every device in the family has a JTAG port that supports programming and configuration of the device as well as access to the user logic. The MachXO2 devices are available for operation from 3.3 V, 2.5 V and 1.2 V power supplies, providing easy integration into the overall system.

# **PFU Blocks**

The core of the MachXO2 device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in [Figure 2-3](#page-6-0). Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block.



### <span id="page-6-0"></span>**Figure 2-3. PFU Block Diagram**



### **Slices**

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. [Table 2-1](#page-6-1)  shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chipselect and wider RAM/ROM functions.

|              | <b>PFU Block</b>                 |                         |  |
|--------------|----------------------------------|-------------------------|--|
| <b>Slice</b> | <b>Modes</b><br><b>Resources</b> |                         |  |
| Slice 0      | 2 LUT4s and 2 Registers          | Logic, Ripple, RAM, ROM |  |
| Slice 1      | 2 LUT4s and 2 Registers          | Logic, Ripple, RAM, ROM |  |
| Slice 2      | 2 LUT4s and 2 Registers          | Logic, Ripple, RAM, ROM |  |
| Slice 3      | 2 LUT4s and 2 Registers          | Logic, Ripple, ROM      |  |

<span id="page-6-1"></span>**Table 2-1. Resources and Modes Available per Slice**

[Figure 2-4](#page-7-0) shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). [Table 2-2](#page-7-1) lists the signals associated with Slices 0-3.



#### <span id="page-7-0"></span>**Figure 2-4. Slice Diagram**



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK • WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

<span id="page-7-1"></span>**Table 2-2. Slice Signal Descriptions**

| <b>Function</b> | <b>Type</b>      | <b>Signal Names</b>             | <b>Description</b>                                                   |
|-----------------|------------------|---------------------------------|----------------------------------------------------------------------|
| Input           | Data signal      | A0, B0, C0, D0                  | Inputs to LUT4                                                       |
| Input           | Data signal      | A1, B1, C1, D1                  | Inputs to LUT4                                                       |
| Input           | Multi-purpose    | MO/M1                           | Multi-purpose input                                                  |
| Input           | Control signal   | CE.                             | Clock enable                                                         |
| Input           | Control signal   | LSR.                            | Local set/reset                                                      |
| Input           | Control signal   | CLK.                            | System clock                                                         |
| Input           | Inter-PFU signal | <b>FCIN</b>                     | Fast carry in <sup>1</sup>                                           |
| Output          | Data signals     | F <sub>0</sub> , F <sub>1</sub> | LUT4 output register bypass signals                                  |
| Output          | Data signals     | Q <sub>0</sub> , Q <sub>1</sub> | Register outputs                                                     |
| Output          | Data signals     | OFX <sub>0</sub>                | Output of a LUT5 MUX                                                 |
| Output          | Data signals     | OFX <sub>1</sub>                | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output          | Inter-PFU signal | <b>FCO</b>                      | Fast carry out <sup>1</sup>                                          |

1. See [Figure 2-3](#page-6-0) for connection details.

2. Requires two PFUs.



### **Modes of Operation**

Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM.

#### **Logic Mode**

In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices.

#### **Ripple Mode**

Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/down counter with asynchronous clear
- Up/down counter with preload (sync)
- Ripple mode multiplier building block
- Multiplier support
- Comparator functions of A and B inputs
	- A greater-than-or-equal-to B
	- A not-equal-to B
	- A less-than-or-equal-to B

Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices.

### **RAM Mode**

In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals.

MachXO2 devices support distributed memory initialization.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. [Table 2-3](#page-8-0) shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO2 devices, please see TN1201, [Memory Usage Guide for MachXO2 Devices.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39082)

#### <span id="page-8-0"></span>**Table 2-3. Number of Slices Required For Implementing Distributed RAM**



Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM



### **ROM Mode**

ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information on the RAM and ROM modes, please refer to TN1201, [Memory Usage Guide for MachXO2](www.latticesemi.com/dynamic/view_document.cfm?document_id=39082) [Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39082).

# **Routing**

There are many resources provided in the MachXO2 devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.

The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

# **Clock/Control Distribution Network**

Each MachXO2 device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly.

The MachXO2 architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO2-640U, MachXO2-1200/U and higher density devices have two edge clocks each on the top and bottom edges. Lower density devices have no edge clocks. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources.

The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO2 devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals.

The maximum frequency for the primary clock network is shown in the MachXO2 External Switching Characteristics table.

The primary clock signals for the MachXO2-256 and MachXO2-640 are generated from eight 17:1 muxes The available clock sources include eight I/O sources and 9 routing inputs. Primary clock signals for the MachXO2- 640U, MachXO2-1200/U and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sysCLOCK PLL outputs.



#### **Figure 2-5. Primary Clocks for MachXO2 Devices**



Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices.

Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes.

Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in [Figure 2-6](#page-11-0). One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table.



#### <span id="page-11-0"></span>**Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices**



### **sysCLOCK Phase Locked Loops (PLLs)**

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, [MachXO2 sysCLOCK PLL](www.latticesemi.com/dynamic/view_document.cfm?document_id=39080)  [Design and Usage Guide.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39080)

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in [Figure 2-7.](#page-12-0)

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{\text{LOCK}}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the [sysCLOCK PLL Timing](#page-71-1)table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the  $t_{\text{loc}}$  parameter has been satisfied. The timing parameters for the PLL are shown in the [sysCLOCK PLL Timing](#page-71-1) table.

For more details on the PLL and the WISHBONE interface, see TN1199, [MachXO2 sysCLOCK PLL Design and](www.latticesemi.com/dynamic/view_document.cfm?document_id=39080) [Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39080).



#### <span id="page-12-0"></span>**Figure 2-7. PLL Diagram**

[Table 2-4](#page-12-1) provides signal descriptions of the PLL block.

<span id="page-12-1"></span>





#### **Table 2-4. PLL Signal Descriptions (Continued)**



# **sysMEM Embedded Block RAM Memory**

The MachXO2-640/U and larger devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

#### **sysMEM Memory Block**

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in [Table 2-5](#page-14-0).



<span id="page-14-0"></span>**Table 2-5. sysMEM Block Configurations**

| <b>Memory Mode</b>      | Configurations                                                                    |
|-------------------------|-----------------------------------------------------------------------------------|
| Single Port             | $8.192 \times 1$<br>4,096 x 2<br>2,048 x 4<br>$1,024 \times 9$                    |
| <b>True Dual Port</b>   | $8.192 \times 1$<br>4,096 x 2<br>2,048 x 4<br>$1,024 \times 9$                    |
| <b>Pseudo Dual Port</b> | $8.192 \times 1$<br>4,096 x 2<br>2,048 x 4<br>$1,024 \times 9$<br>512 x 18        |
| <b>FIFO</b>             | $8.192 \times 1$<br>4,096 x 2<br>2,048 x 4<br>$1,024 \times 9$<br>$512 \times 18$ |

#### **Bus Size Matching**

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

#### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO2 devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### **Memory Cascading**

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

#### **Single, Dual, Pseudo-Dual Port and FIFO Modes**

[Figure 2-8](#page-15-0) shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output.



#### <span id="page-15-0"></span>**Figure 2-8. sysMEM Memory Primitives**



#### **Table 2-6. EBR Signal Descriptions**



1. Optional signals.

2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively.

3. For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively.

4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2).

5. In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port chip select, ORE is the output read enable.



The EBR memory supports three forms of write behavior for single or dual port operation:

- 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. **Write Through** A copy of the input data appears at the output of the same port. This mode is supported for all data widths.
- 3. **Read-Before-Write** When new data is being written, the old contents of the address appears at the output.

#### **FIFO Configuration**

The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. [Table 2-7](#page-16-0) shows the range of programming values for these flags.

#### <span id="page-16-0"></span>**Table 2-7. Programmable FIFO Flag Ranges**



 $N =$  Address bit width.

The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO.

#### **Memory Core Reset**

The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in [Figure 2-9](#page-17-0).



#### <span id="page-17-0"></span>**Figure 2-9. Memory Core Reset**



For further information on the sysMEM EBR block, please refer to TN1201, [Memory Usage Guide for MachXO2](www.latticesemi.com/dynamic/view_document.cfm?document_id=39082) [Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39082).

#### **EBR Asynchronous Reset**

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in [Figure 2-10](#page-17-1). The GSR input to the EBR is always asynchronous.

#### <span id="page-17-1"></span>**Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram**



If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of  $1/f_{MAX}$  (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in [Figure 2-10.](#page-17-1) The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, [Memory Usage Guide for](www.latticesemi.com/dynamic/view_document.cfm?document_id=39082)  [MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39082).

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.



# **Programmable I/O Cells (PIC)**

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support.



**Figure 2-11. Group of Four Programmable I/O Cells**



Notes:

1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices.

2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices.



## **PIO**

The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.





1. Available in PIO on right edge only.

### **Input Register Block**

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition to this functionality, the input register blocks for the PIOs on the right edge include built-in logic to interface to DDR memory.

[Figure 2-12](#page-21-0) shows the input register block for the PIOs located on the left, top and bottom edges. [Figure 2-13](#page-21-1)  shows the input register block for the PIOs on the right edge.

#### **Left, Top, Bottom Edges**

Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams.



<span id="page-21-0"></span>**Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges)**



#### **Right Edge**

The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode.

In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block.

<span id="page-21-1"></span>**Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge)**





### **Output Register Block**

The output register block registers signals from the core of the device before they are passed to the sysIO buffers.

#### **Left, Top, Bottom Edges**

In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch.

In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

[Figure 2-14](#page-22-0) shows the output register block on the left, top and bottom edges.

<span id="page-22-0"></span>**Figure 2-14. MachXO2 Output Register Block Diagram (PIO on the Left, Top and Bottom Edges)**



#### **Right Edge**

The output register block on the right edge is a superset of the output register on left, top and bottom edges of the device. In addition to supporting SDR and Generic DDR modes, the output register blocks for PIOs on the right edge include additional logic to support DDR-memory interfaces. Operation of this block is similar to that of the output register block on other edges.

In DDR memory mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the DQSW90 signal is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

[Figure 2-15](#page-23-0) shows the output register block on the right edge.



<span id="page-23-0"></span>



### **Tri-state Register Block**

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control.

# **Input Gearbox**

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. [Table 2-9](#page-23-1) shows the gearbox signals.

<span id="page-23-1"></span>





These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. [Figure 2-16](#page-24-0) shows a block diagram of the input gearbox.

#### <span id="page-24-0"></span>**Figure 2-16. Input Gearbox**





More information on the input gearbox is available in TN1203, [Implementing High-Speed Interfaces with MachXO2](www.latticesemi.com/dynamic/view_document.cfm?document_id=39084) [Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39084).

# **Output Gearbox**

Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. [Table 2-10](#page-25-0) shows the gearbox signals.

#### <span id="page-25-0"></span>**Table 2-10. Output Gearbox Signal List**



The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the highspeed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. [Figure 2-17](#page-26-0) shows the output gearbox block diagram.



#### <span id="page-26-0"></span>**Figure 2-17. Output Gearbox**



More information on the output gearbox is available in TN1203, [Implementing High-Speed Interfaces with](www.latticesemi.com/dynamic/view_document.cfm?document_id=39084) [MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39084).



# **DDR Memory Support**

Certain PICs on the right edge of MachXO2-640U, MachXO2-1200/U and larger devices, have additional circuitry to allow the implementation of DDR memory interfaces. There are two groups of 14 or 12 PIOs each on the right edge with additional circuitry to implement DDR memory interfaces. This capability allows the implementation of up to 16-bit wide memory interfaces. One PIO from each group contains a control element, the DQS Read/Write Block, to facilitate the generation of clock and control signals (DQSR90, DQSW90, DDRCLKPOL and DATAVALID). These clock and control signals are distributed to the other PIO in the group through dedicated low skew routing.

# **DQS Read Write Block**

Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment. However, in DDR memories the clock (referred to as DQS) is not free-running so this approach cannot be used. The DQS Read Write block provides the required clock alignment for DDR memory interfaces. DQSR90 and DQSW90 signals are generated by the DQS Read Write block from the DQS input.

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the read cycle) is unknown. The MachXO2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This circuit changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each read cycle for the correct clock polarity. Prior to the read operation in DDR memories, DQS is in tri-state (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit in the DQS Read Write block detects the first DQS rising edge after the preamble state and generates the DDRCLKPOL signal. This signal is used to control the polarity of the clock to the synchronizing registers.

The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration signals (6-bit bus) from a DLL on the right edge of the device. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop.

# **sysIO Buffer**

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, SSTL, HSTL, LVDS, BLVDS, MLVDS and LVPECL.

Each bank is capable of supporting multiple I/O standards. In the MachXO2 devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) and referenced input buffers (SSTL and HSTL) are powered using I/O supply voltage (V<sub>CCIO</sub>). Each sysIO bank has its own V<sub>CCIO</sub>. In addition, each bank has a voltage reference,  $V_{REF}$ , which allows the use of referenced input buffers independent of the bank  $V_{CCIO}$ .

MachXO2-256 and MachXO2-640 devices contain single-ended ratioed input buffers and single-ended output buffers with complementary outputs on all the I/O banks. Note that the single-ended input buffers on these devices do not contain PCI clamps. In addition to the single-ended I/O buffers these two devices also have differential and referenced input buffers on all I/Os. The I/Os are arranged in pairs, the two pads in the pair are described as "T" and "C", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.



MachXO2-640U, MachXO2-1200/U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 devices contain three types of sysIO buffer pairs.

#### 1. **Left and Right sysIO Buffer Pairs**

The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential and referenced input buffers.

#### 2. **Bottom sysIO Buffer Pairs**

The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential and referenced input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after  $V_{CC}$  and  $V_{CC}$  are at valid operating levels and the device has been configured.

#### 3. **Top sysIO Buffer Pairs**

The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two singleended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential and referenced I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. The referenced input buffer can also be configured as a differential input buffer.

### **Typical I/O Behavior During Power-up**

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCIO0}$  have reached  $V_{PORUP}$  level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all V<sub>CCIO</sub> banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pulldown to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to  $V_{CCIO}$  as the default functionality). The I/O pins will maintain the blank configuration until V<sub>CC</sub> and V<sub>CCIO</sub> (for I/O banks containing configuration I/Os) have reached V<sub>PORUP</sub> levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration.

### **Supported Standards**

The MachXO2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO2-640U, MachXO2-1200/U and higher devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO2 devices. PCI support is provided in the bottom bank of theMachXO2-640U, MachXO2-1200/U and higher density devices. [Table 2-11](#page-29-0) summarizes the I/O characteristics of the MachXO2 PLDs.

Tables 2-11 and 2-12 show the I/O standards (together with their supply and reference voltages) supported by the MachXO2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1202, [MachXO2 sysIO Usage Guide.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39083)



#### <span id="page-29-0"></span>**Table 2-11. I/O Support Device by Device**



#### **Table 2-12. Supported Input Standards**



1. Bottom banks of MachXO2-640U, MachXO2-1200/U and higher density devices only.

2. Reduced functionality. Refer to TN1202, [MachXO2 sysIO Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39083) for more detail.

3. These interfaces can be emulated with external resistors in all devices.



#### **Table 2-13. Supported Output Standards**



1. MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. 2. These interfaces can be emulated with external resistors in all devices.

### **sysIO Buffer Banks**

The numbers of banks vary between the devices of this family. MachXO2-1200U, MachXO2-2000/U and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO2-1200 and lower density devices have four banks (one bank per side). Figures [2-18](#page-31-0) and [2-19](#page-31-1) show the sysIO banks and their associated supplies for all devices.



<span id="page-31-0"></span>**Figure 2-18. MachXO2-1200U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 Banks**



<span id="page-31-1"></span>**Figure 2-19. MachXO2-256, MachXO2-640/U and MachXO2-1200 Banks**





# **Hot Socketing**

The MachXO2 devices have been carefully designed to ensure predictable behavior during power-up and powerdown. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO2 ideal for many multiple power supply and hot-swap applications.

# **On-chip Oscillator**

Every MachXO2 device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.

[Table 2-14](#page-32-0) lists all the available MCLK frequencies.

<span id="page-32-0"></span>**Table 2-14. Available MCLK Frequencies**

| <b>MCLK (MHz, Nominal)</b> | <b>MCLK (MHz, Nominal)</b> | <b>MCLK (MHz, Nominal)</b> |
|----------------------------|----------------------------|----------------------------|
| 2.08 (default)             | 9.17                       | 33.25                      |
| 2.46                       | 10.23                      | 38                         |
| 3.17                       | 13.3                       | 44.33                      |
| 4.29                       | 14.78                      | 53.2                       |
| 5.54                       | 20.46                      | 66.5                       |
|                            | 26.6                       | 88.67                      |
| 8.31                       | 29.56                      | 133                        |

# **Embedded Hardened IP Functions and User Flash Memory**

All MachXO2 devices provide embedded hardened functions such as SPI, I<sup>2</sup>C and Timer/Counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These embedded blocks interface through the WISHBONE interface with routing as shown in [Figure 2-20.](#page-33-0)



<span id="page-33-0"></span>**Figure 2-20. Embedded Function Block Interface**



### **Hardened I<sup>2</sup>C IP Core**

Every MachXO2 device contains two I<sup>2</sup>C IP cores. These are the primary and secondary I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The only difference between the two IP cores is that the primary core has pre-assigned I/O pins whereas users can assign I/O pins for the secondary core.

When the IP core is configured as a master it will be able to control other devices on the I<sup>2</sup>C bus through the interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an I<sup>2</sup>C Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Up to 400 kHz data transfer speed
- General call support
- Interface to custom logic through 8-bit WISHBONE interface



### **Figure 2-21. I <sup>2</sup>C Core Block Diagram**



[Table 2-15](#page-34-0) describes the signals interfacing with the I<sup>2</sup>C cores.

<span id="page-34-0"></span>**Table 2-15. I <sup>2</sup>C Core Signal Description**

| <b>Signal Name</b>  | <b>VO</b>      | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl             | Bi-directional | Bi-directional clock line of the $l^2C$ core. The signal is an output if the $l^2C$ core is in master<br>mode. The signal is an input if the $l^2C$ core is in slave mode. MUST be routed directly to the<br>pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for<br>detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device.                                              |
| i <sub>2c</sub> sda | Bi-directional | Bi-directional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from<br>the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed<br>directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this<br>document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device. |
| i2c_irgo            | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be<br>connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and<br>request an interrupt when a specific condition is met. These conditions are described with<br>the I <sup>2</sup> C register definitions.                                                                                 |
| cfg_wake            | Output         | Wake-up signal – To be connected only to the power module of the MachXO2 device. The<br>signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, ${}^{12}C$<br>Tab.                                                                                                                                                                                                                                        |
| cfg_stdby           | Output         | Stand-by signal - To be connected only to the power module of the MachXO2 device. The<br>signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C<br>Tab.                                                                                                                                                                                                                                 |

### **Hardened SPI IP Core**

Every MachXO2 device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO2 devices supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes:

- TN1087, [Minimizing System Interruption During Configuration Using TransFR Technology](www.latticesemi.com/dynamic/view_document.cfm?document_id=21638) (Appendix B)
- TN1205, [Using User Flash Memory and Hardened Control Functions in MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39086)

#### **Figure 2-22. SPI Core Block Diagram**



[Table 2-16](#page-35-0) describes the signals interfacing with the SPI cores.

<span id="page-35-0"></span>**Table 2-16. SPI Core Signal Description**

| <b>Signal Name</b> | I/O | Master/Slave | <b>Description</b>                                                                                                                                                                          |
|--------------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| spi_csn[0]         | O   | Master       | SPI master chip-select output                                                                                                                                                               |
| spi_csn[17]        | O   | Master       | Additional SPI chip-select outputs (total up to eight slaves)                                                                                                                               |
| spi_scsn           |     | Slave        | SPI slave chip-select input                                                                                                                                                                 |
| spi_irq            | O   | Master/Slave | Interrupt request                                                                                                                                                                           |
| spi_clk            | 1/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode.                                                                                                                                      |
| spi_miso           | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode.                                                                                                                                       |
| spi_mosi           | 1/O | Master/Slave | SPI data. Output in master mode. Input in slave mode.                                                                                                                                       |
| ufm sn             |     | Slave        | Configuration Slave Chip Select (active low), dedicated for selecting the<br>User Flash Memory (UFM).                                                                                       |
| cfg_stdby          | O   | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO2<br>device. The signal is enabled only if the "Wakeup Enable" feature has been<br>set within the EFB GUI, SPI Tab. |
| cfg_wake           | O   | Master/Slave | Wake-up signal - To be connected only to the power module of the MachXO2<br>device. The signal is enabled only if the "Wakeup Enable" feature has been<br>set within the EFB GUI, SPI Tab.  |


#### **Hardened Timer/Counter**

MachXO2 devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions:

- Supports the following modes of operation:
	- Watchdog timer
	- Clear timer on compare match
	- Fast PWM
	- Phase and Frequency Correct PWM
- Programmable clock input source
- Programmable input clock prescaler
- One static interrupt output to routing
- One wake-up interrupt to on-chip standby mode controller.
- Three independent interrupt sources: overflow, output compare match, and input capture
- Auto reload
- Time-stamping support on the input capture unit
- Waveform generation on the output
- Glitch-free PWM waveform generation with variable PWM period
- Internal WISHBONE bus access to the control and status registers
- Stand-alone mode with preloaded control registers and direct reset input

#### **Figure 2-23. Timer/Counter Block Diagram**



**Table 2-17. Timer/Counter Signal Description**





For more details on these embedded functions, please refer to TN1205, [Using User Flash Memory and Hardened](www.latticesemi.com/dynamic/view_document.cfm?document_id=39086) [Control Functions in MachXO2 Devices.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39086)

## **User Flash Memory (UFM)**

MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features:

- Non-volatile storage up to 256 kbits
- 100K write cycles
- Write access is performed page-wise; each page has 128 bits (16 bytes)
- Auto-increment addressing
- WISHBONE interface

For more information on the UFM, please refer to TN1205, [Using User Flash Memory and Hardened Control Func](www.latticesemi.com/dynamic/view_document.cfm?document_id=39086)[tions in MachXO2 Devices.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39086)

### **Standby Mode and Power Saving Options**

MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V V<sub>CC</sub> and 3.3 V V<sub>CC</sub> while the HE devices operate at 1.2 V V<sub>CC</sub>.

MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption.

In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions.



#### **Table 2-18. MachXO2 Power Saving Features Description**



For more details on the standby mode refer to TN1198, [Power Estimation and Management for MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39079).

### **Power On Reset**

MachXO2 devices have power-on reset circuitry to monitor  $V_{\text{CCINT}}$  and  $V_{\text{CCIO}}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{\text{CCINT}}$  and  $V_{\text{CCIO0}}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time ( $t_{BFERESH}$ ) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal postregulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If V<sub>CCINT</sub> drops below V<sub>PORDNBG</sub> level (with the bandgap circuitry switched on) or below V<sub>PORDNSRAM</sub> level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{\text{CCINT}}$  and  $V_{\text{CCIO}}$  voltage levels.  $V_{\text{PORDNBG}}$  and  $V_{\text{PORDNSSIAM}}$ are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{\text{PORDNSRAM}}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the V<sub>CC</sub> supply dropping below V<sub>CC</sub> (min) they should not shut down the bandgap or POR circuit.



# **Configuration and Testing**

This section describes the configuration and testing features of the MachXO2 family.

### **IEEE 1149.1-Compliant Boundary Scan Testability**

All MachXO2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with  $V_{\text{CCIO}}$ Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, [Boundary Scan Testability with Lattice sysIO Capability](www.latticesemi.com/dynamic/view_document.cfm?document_id=3468) and TN1087, [Minimizing System Interruption During Configuration Using TransFR Technology.](www.latticesemi.com/dynamic/view_document.cfm?document_id=21638)

#### **Device Configuration**

All MachXO2 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO2 device:

- 1. Internal Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard <sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1204, [MachXO2 Programming and Configuration Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39085) for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO2 devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash memory, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash memory. For more details, refer to TN1204, [MachXO2 Programming and Configuration Usage Guide.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39085)

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1204, [MachXO2 Programming and Configuration Usage Guide.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39085)

#### **TransFR (Transparent Field Reconfiguration)**

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, [Minimizing System Interrup](www.latticesemi.com/dynamic/view_document.cfm?document_id=21638)[tion During Configuration Using TransFR Technology](www.latticesemi.com/dynamic/view_document.cfm?document_id=21638) for details.



When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, [MachXO2 Programming and Configuration Usage Guide.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39085)

#### **Security and One-Time Programmable Mode (OTP)**

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, [MachXO2](www.latticesemi.com/dynamic/view_document.cfm?document_id=39085)  [Programming and Configuration Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39085).

#### **Dual Boot**

MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, [MachXO2 Programming and Configura](www.latticesemi.com/dynamic/view_document.cfm?document_id=39085)[tion Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39085).

#### **Soft Error Detection**

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, [MachXO2 Soft Error Detection Usage Guide.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39087)

### **TraceID**

Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

### **Density Shifting**

The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the [MachXO2 migration files.](http://www.latticesemi.com/dynamic/index.cfm?fuseaction=view_documents&document_type=32&sloc=01-01-02-05&source=sidebar)



# **MachXO2 Family Data Sheet DC and Switching Characteristics**

#### **March 2017 Data Sheet DS1035**

### **Absolute Maximum Ratings1, 2, 3**



1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice [Thermal Management](www.latticesemi.com/dynamic/view_document.cfm?document_id=210) document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of  $-2$  V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20 ns.

5. The dual function I<sup>2</sup>C pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns.

# **Recommended Operating Conditions<sup>1</sup>**



1. Like power supplies must be tied together. For example, if  $V_{CC/O}$  and  $V_{CC}$  are both the same voltage, they must also be the same supply.

2. See recommended voltages by I/O standard in subsequent table.

3. V<sub>CCIO</sub> pins of unused I/O banks should be connected to the V<sub>CC</sub> power supply on boards.

# **Power Supply Ramp Rates<sup>1</sup>**



1. Assumes monotonic ramp rates.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **Power-On-Reset Voltage Levels1, 2, 3, 4, 5**



1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

2. For devices without voltage regulators V<sub>CCINT</sub> is the same as the V<sub>CC</sub> supply voltage. For devices with voltage regulators, V<sub>CCINT</sub> is regulated from the  $V_{CC}$  supply voltage.

3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.).

4. V<sub>PORUPEXT</sub> is for HC devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply.

5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

# **Programming/Erase Specifications**



1. Maximum Flash memory reads are limited to 7.5E13 cycles over the lifetime of the product.

# **Hot Socketing Specifications1, 2, 3**



1. Insensitive to sequence of  $V_{CC}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$  and  $V_{CCIO}$ .

2.  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCIO} < V_{CCIO}$  (MAX).

3.  $I_{DK}$  is additive to  $I_{P1}$ ,  $I_{PD}$  or  $I_{BH}$ .

### **ESD Performance**

Please refer to the [MachXO2 Product Family Qualification Summary](www.latticesemi.com/dynamic/view_document.cfm?document_id=41245) for complete qualification data, including ESD performance.



# **DC Electrical Characteristics**





1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2.  $T_A$  25 °C, f = 1.0 MHz.

3. Please refer to V<sub>IL</sub> and V<sub>IH</sub> in the sysIO Single-Ended DC Electrical Characteristics table of this document.

4. When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6 mA can occur on the high-tolow transition. For true LVDS output pins in MachXO2-640U, MachXO2-1200/U and larger devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>.

5. With bus keeper circuit turned on. For more details, refer to TN1202, [MachXO2 sysIO Usage Guide.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39083)



# **Static Supply Current – ZE Devices1, 2, 3, 6**



1. For further information on supply current, please refer to TN1198, [Power Estimation and Management for MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39079).

2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at  $V_{\text{CCIO}}$ or GND, on-chip oscillator is off, on-chip PLL is off. To estimate the impact of turning each of these items on, please refer to the following table or for more detail with your specific design use the Power Calculator tool.

3. Frequency = 0 MHz.

4.  $T_J$  = 25 °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool.

### **Static Power Consumption Contribution of Different Components – ZE Devices**

The table below can be used for approximating static power consumption. For a more accurate power analysis for your design please use the Power Calculator tool.





# **Static Supply Current – HC/HE Devices1, 2, 3, 6**



1. For further information on supply current, please refer to TN1198, [Power Estimation and Management for MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39079).

2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off.

3. Frequency = 0 MHz.

4.  $T_J$  = 25 °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool.

# **Programming and Erase Flash Supply Current – HC/HE Devices1, 2, 3, 4**



1. For further information on supply current, please refer to TN1198, [Power Estimation and Management for MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39079).

2. Assumes all inputs are held at  $V_{\text{CCIO}}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5.  $T_J$  = 25 °C, power supplies at nominal voltage.

6. Per bank.  $V_{\text{CCIO}} = 2.5$  V. Does not include pull-up/pull-down.



# **Programming and Erase Flash Supply Current – ZE Devices1, 2, 3, 4**



1. For further information on supply current, please refer to TN1198, [Power Estimation and Management for MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39079).

2. Assumes all inputs are held at  $V_{\text{CCIO}}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5. TJ =  $25 \text{ °C}$ , power supplies at nominal voltage.

6. Per bank.  $V_{\text{CCIO}} = 2.5$  V. Does not include pull-up/pull-down.



# **sysIO Recommended Operating Conditions**



1. Inputs on-chip. Outputs are implemented with the addition of external resistors.

2. MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers.

3. Input on the bottom bank of the MachXO2-640U, MachXO2-1200/U and larger devices only.

4. Supported only for inputs and BIDIs for all ZE devices, and –6 speed grade for HE and HC devices.



# **sysIO Single-Ended DC Electrical Characteristics1, 2**







1. MachXO2 devices allow LVCMOS inputs to be placed in I/O banks where  $V_{CC|O}$  is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO2 devices do not meet the relevant JEDEC specification are documented in the table below.

2. MachXO2 devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to please refer to TN1202, [MachXO2 sysIO Usage Guide.](www.latticesemi.com/dynamic/view_document.cfm?document_id=39083)

3. The dual function I<sup>2</sup>C pins SCL and SDA are limited to a V<sub>IL</sub> min of -0.25 V or to -0.3 V with a duration of <10 ns.

4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software.



### **sysIO Differential Electrical Characteristics**

The LVDS differential output buffers are available on the top side of MachXO2-640U, MachXO2-1200/U and higher density devices in the MachXO2 PLD family.

#### **LVDS**

#### **Over Recommended Operating Conditions**





### **LVDS Emulation**

MachXO2 devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in [Figure 3-1](#page-50-0) is one possible solution for LVDS standard implementation. Resistor values in [Figure 3-1](#page-50-0) are industry standard values for 1% resistors.

<span id="page-50-0"></span>



Note: All resistors are ±1%.

#### **Table 3-1. LVDS25E DC Conditions**

#### **Over Recommended Operating Conditions**





#### **BLVDS**

The MachXO2 family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in [Figure 3-2](#page-51-0) is one possible solution for bi-directional multi-point differential signals.

#### <span id="page-51-0"></span>**Figure 3-2. BLVDS Multi-point Output Example**



#### **Table 3-2. BLVDS DC Conditions 1**





1. For input buffer, see LVDS table.



### **LVPECL**

The MachXO2 family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals.

#### **Figure 3-3. Differential LVPECL**



#### **Table 3-3. LVPECL DC Conditions 1**

#### **Over Recommended Operating Conditions**



1. For input buffer, see LVDS table.

For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet.



#### **RSDS**

The MachXO2 family supports the differential RSDS standard. The output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in [Figure 3-4](#page-53-0) is one possible solution for RSDS standard implementation. Use LVDS25E mode with suggested resistors for RSDS operation. Resistor values in [Figure 3-4](#page-53-0) are industry standard values for 1% resistors.



#### <span id="page-53-0"></span>**Figure 3-4. RSDS (Reduced Swing Differential Standard)**

#### **Table 3-4. RSDS DC Conditions**





# **Typical Building Block Function Performance – HC/HE Devices<sup>1</sup>**

### **Pin-to-Pin Performance (LVCMOS25 12 mA Drive)**



#### **Register-to-Register Performance**



1. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.



## **Typical Building Block Function Performance – ZE Devices<sup>1</sup>**

### **Pin-to-Pin Performance (LVCMOS25 12 mA Drive)**



#### **Register-to-Register Performance**



1. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

### **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



# **Maximum sysIO Buffer Performance**





# **MachXO2 External Switching Characteristics – HC/HE Devices1, 2, 3, 4, 5, 6, 7**



**Over Recommended Operating Conditions**





















1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.

5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

6. For Generic DDRX1 mode  $t_{\text{SU}}$  =  $t_{\text{HO}}$  = ( $t_{\text{DVE}}$  -  $t_{\text{DVA}}$  - 0.03 ns)/2.

7. The t<sub>SU\_DEL</sub> and t<sub>H\_DEL</sub> values use the SCLK\_ZERHOLD default step size. Each step is 105 ps (–6), 113 ps (–5), 120 ps (–4).

8. This number for general purpose usage. Duty cycle tolerance is  $+/- 10\%$ .

9. Duty cycle is +/–5% for system usage.

10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.

11. High-speed DDR and LVDS not supported in SG32 (32 QFN) packages.

12. Advance information for MachXO2 devices in 48 QFN packages.

13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.



# **MachXO2 External Switching Characteristics – ZE Devices1, 2, 3, 4, 5, 6, 7**



**Over Recommended Operating Conditions**





















1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0 pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.

5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

6. For Generic DDRX1 mode  $t_{\text{SU}}$  =  $t_{\text{HO}}$  = ( $t_{\text{DVE}}$  -  $t_{\text{DVA}}$  - 0.03 ns)/2.

7. The t<sub>SU\_DEL</sub> and t<sub>H\_DEL</sub> values use the SCLK\_ZERHOLD default step size. Each step is 167 ps (–3), 182 ps (–2), 195 ps (–1).

8. This number for general purpose usage. Duty cycle tolerance is +/-10%.

9. Duty cycle is +/– 5% for system usage.

10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.

11. High-speed DDR and LVDS not supported in SG32 (32-Pin QFN) packages.

12. Advance information for MachXO2 devices in 48 QFN packages.

13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.







#### **Figure 3-6. Receiver RX.CLK.Centered Waveforms**



#### **Figure 3-7. Transmitter TX.CLK.Aligned Waveforms**



**Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms**





#### **Figure 3-9. GDDR71 Video Timing Waveforms**



**Figure 3-10. Receiver GDDR71\_RX. Waveforms**



**Figure 3-11. Transmitter GDDR71\_TX. Waveforms**





# **sysCLOCK PLL Timing**



#### **Over Recommended Operating Conditions**


## **sysCLOCK PLL Timing (Continued)**

#### **Over Recommended Operating Conditions**



1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

2. Output clock is valid after  $t_{\text{LOCK}}$  for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1199, [MachXO2 sysCLOCK PLL](www.latticesemi.com/dynamic/view_document.cfm?document_id=39080)  [Design and Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39080) for more details.

5. At minimum f<sub>PFD.</sub> As the f<sub>PFD</sub> increases the time will decrease to approximately 60% the value listed.

6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table.

7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none.

8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.



## **MachXO2 Oscillator Output Frequency**



1. Output Clock Period Jitter specified at 133 MHz. The values for lower frequencies will be smaller UIPP. The typical value for 133 MHz is 95 ps and for 2.08 MHz the typical value is 1.54 ns.

## **MachXO2 Standby Mode Timing – HC/HE Devices**





## **MachXO2 Standby Mode Timing – ZE Devices**





# **Flash Download Time1, 2**



1. Assumes sysMEM EBR initialized to an all zero pattern if they are used.

2. The Flash download time is measured starting from the maximum voltage of POR trip point.

## **JTAG Port Timing Specifications**











# **sysCONFIG Port Timing Specifications**





## **I <sup>2</sup>C Port Timing Specifications1, 2**



1. MachXO2 supports the following modes:

• Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)

• Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)

2. Refer to the I<sup>2</sup>C specification for timing requirements.

## **SPI Port Timing Specifications<sup>1</sup>**



1. Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

## **Switching Test Conditions**

[Figure 3-13](#page-77-0) shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in [Table 3-5.](#page-77-1)

#### <span id="page-77-0"></span>**Figure 3-13. Output Test Load, LVTTL and LVCMOS Standards**



<span id="page-77-1"></span>



*Note: Output test conditions for all other interfaces are determined by the respective standards.*



# **MachXO2 Family Data Sheet Pinout Information**

**March 2017 Data Sheet DS1035**

# **Signal Descriptions**

| <b>Signal Name</b>                                                                               | <b>VO</b>    | <b>Descriptions</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>General Purpose</b>                                                                           |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                  |              | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations<br>are L (Left), B (Bottom), R (Right), T (Top).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                  |              | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO<br>Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When<br>Edge is L (Left) or R (Right), only need to specify Column Number.                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                  |              | [A/B/C/D] indicates the PIO within the group to which the pad is connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P[Edge] [Row/Column<br>Number]_[A/B/C/D]                                                         | I/O          | Some of these user-programmable pins are shared with special function pins. When not used<br>as special function pins, these pins can be programmed as I/Os for user logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                  |              | During configuration of the user-programmable I/Os, the user has an option to tri-state the<br>I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies<br>to unused pins (or those not bonded to a package pin). The default during configuration is for<br>user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the<br>device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins,<br>such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled<br>when the device is erased. |
| <b>NC</b>                                                                                        |              | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <b>GND</b>                                                                                       |              | GND - Ground. Dedicated pins. It is recommended that all GNDs are tied together.<br>For QFN 48 package, the exposed die pad is the device ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <b>VCC</b>                                                                                       |              | $V_{CG}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs<br>are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <b>VCCIOx</b>                                                                                    |              | VCCIO - The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all<br>VCCIOs located in the same bank are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PLL and Clock Functions (Used as user-programmable I/O pins when not used for PLL or clock pins) |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| [LOC]_GPLL[T, C]_IN                                                                              |              | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left<br>PLL) and R (Right PLL). $T = true$ and $C = complement$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| [LOC]_GPLL[T, C]_FB                                                                              |              | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left<br>PLL) and R (Right PLL). $T = true$ and $C = complement$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PCLK [n] [2:0]                                                                                   |              | Primary Clock pads. One to three clock pads per side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Test and Programming (Dual function pins used for test access port and during sysCONFIG™)        |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <b>TMS</b>                                                                                       | L            | Test Mode Select input pin, used to control the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| <b>TCK</b>                                                                                       |              | Test Clock input pin, used to clock the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TDI                                                                                              | I.           | Test Data input pin, used to load data into the device using an 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| <b>TDO</b>                                                                                       | $\circ$      | Output pin - Test Data output pin used to shift data out of the device using 1149.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| JTAGENB                                                                                          | $\mathbf{I}$ | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the<br>JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then:                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                  |              | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                  |              | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                  |              | For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| <b>Configuration</b> (Dual function pins used during sysCONFIG)                                  |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <b>PROGRAMN</b>                                                                                  | I.           | Initiates configuration sequence when asserted low. During configuration, or when reserved<br>as PROGRAMN in user mode, this pin always has an active pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand<br>or product names are trademarks or registered trademark



# **Signal Descriptions (Cont.)**





# **Pinout Information Summary**



1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.

2. For 48 QFN package, exposed die pad is the device ground.

3. 48-pin QFN information is 'Advanced'.



#### **Pinout Information MachXO2 Family Data Sheet**



1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.











#### **Pinout Information MachXO2 Family Data Sheet**





## **For Further Information**

For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files.

## **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values.

#### **For Further Information**

For further information regarding Thermal Management, refer to the following:

- [Thermal Management](www.latticesemi.com/dynamic/view_document.cfm?document_id=210) document
- TN1198, [Power Estimation and Management for MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39079)
- The Power Calculator tool is included with the Lattice design tools, or as a standalone download from [www.latticesemi.com/software](http://www.latticesemi.com/products/designsoftware/index.cfm)



# **MachXO2 Family Data Sheet Ordering Information**

**March 2017 Data Sheet DS1035**

## **MachXO2 Part Number Description**



<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## **Ordering Information**

MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below:



*Notes:* 

- *1. Markings are abbreviated for small packages.*
- *2. See [PCN 05A-12](http://www.latticesemi.com/documents/doc44912x28.pdf) for information regarding a change to the top-side mark logo.*

## **Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging**



















1. Specifications for the "LCMXO2-1200ZE-speed package CR1" are the same as the "LCMXO2-1200ZE-speed package C" devices respec-tively, except as specified in the [R1 Device Specifications](#page-107-0) section of this data sheet.



## **High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging**



























1. Specifications for the "LCMXO2-1200HC-speed package CR1" are the same as the "LCMXO2-1200HC-speed package C" devices respectively, except as specified in the [R1 Device Specifications](#page-107-0) section of this data sheet.



### **High-Performance Commercial Grade Devices without Voltage Regulator, Halogen Free (RoHS) Packaging**















#### **Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging**



1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.





1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.











1. Specifications for the "LCMXO2-1200ZE-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the [R1 Device Specifications](#page-107-0) section of this data sheet.



### **High-Performance Industrial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging**



























1. Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respec-tively, except as specified in the [R1 Device Specifications](#page-107-0) section of this data sheet.



## **High Performance Industrial Grade Devices Without Voltage Regulator, Halogen Free (RoHS) Packaging**













## <span id="page-107-0"></span>**R1 Device Specifications**

The LCMXO2-1200ZE/HC "R1" devices have the same specifications as their Standard (non-R1) counterparts except as listed below. For more details on the R1 to Standard migration refer to AN8086, [Designing for Migration](www.latticesemi.com/dynamic/view_document.cfm?document_id=42116) [from MachXO2-1200-R1 to Standard Non-R1\) Devices.](www.latticesemi.com/dynamic/view_document.cfm?document_id=42116)

- The User Flash Memory (UFM) cannot be programmed through the internal WISHBONE interface. It can still be programmed through the JTAG/SPI/I<sup>2</sup>C ports.
- The on-chip differential input termination resistor value is higher than intended. It is approximately 200 $\Omega$  as opposed to the intended 100 $\Omega$ . It is recommended to use external termination resistors for differential inputs. The on-chip termination resistors can be disabled through Lattice design software.
- Soft Error Detection logic may not produce the correct result when it is run for the first time after configuration. To use this feature, discard the result from the first operation. Subsequent operations will produce the correct result.
- Under certain conditions, IIH exceeds data sheet specifications. The following table provides more details:



- The user SPI interface does not operate correctly in some situations. During master read access and slave write access, the last byte received does not generate the RRDY interrupt.
- In GDDRX2, GDDRX4 and GDDR71 modes, ECLKSYNC may have a glitch in the output under certain conditions, leading to possible loss of synchronization.
- When using the hard I<sup>2</sup>C IP core, the I<sup>2</sup>C status registers I2C\_1\_SR and I2C\_2\_SR may not update correctly.
- PLL Lock signal will glitch high when coming out of standby. This glitch lasts for about 10 µsec before returning low.
- Dual boot only available on HC devices, requires tying VCC and VCCIO2 to the same 3.3 V or 2.5 V supply.


## **MachXO2 Family Data Sheet Supplemental Information**

**April 2012 Data Sheet DS1035**

## **For Further Information**

A variety of technical notes for the MachXO2 family are available on the Lattice web site.

- TN1198, [Power Estimation and Management for MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39079)
- TN1199, [MachXO2 sysCLOCK PLL Design and Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39080)
- TN1201, [Memory Usage Guide for MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39082)
- TN1202, [MachXO2 sysIO Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39083)
- TN1203, [Implementing High-Speed Interfaces with MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39084)
- TN1204, [MachXO2 Programming and Configuration Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39085)
- TN1205, [Using User Flash Memory and Hardened Control Functions in MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39086)
- TN1206, [MachXO2 SRAM CRC Error Detection Usage Guide](www.latticesemi.com/dynamic/view_document.cfm?document_id=39087)
- TN1207, [Using TraceID in MachXO2 Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=39093)
- TN1074, [PCB Layout Recommendations for BGA Packages](www.latticesemi.com/dynamic/view_document.cfm?document_id=671)
- TN1087, [Minimizing System Interruption During Configuration Using TransFR Technology](www.latticesemi.com/dynamic/view_document.cfm?document_id=21638)
- AN8086, [Designing for Migration from MachXO2-1200-R1 to Standard \(non-R1\) Devices](www.latticesemi.com/dynamic/view_document.cfm?document_id=42116)
- AN8066, [Boundary Scan Testability with Lattice sysIO Capability](www.latticesemi.com/dynamic/view_document.cfm?document_id=3468)
- [MachXO2 Device Pinout Files](http://www.latticesemi.com/dynamic/index.cfm?fuseaction=view_documents&document_type=32&sloc=01-01-02-05&source=sidebar)
- [Thermal Management](www.latticesemi.com/dynamic/view_document.cfm?document_id=210) document
- [Lattice design tools](http://www.latticesemi.com/products/designsoftware/index.cfm)

For further information on interface standards, refer to the following web sites:

- JEDEC Standards (LVTTL, LVCMOS, LVDS, DDR, DDR2, LPDDR): [www.jedec.org](http://www.jedec.org/)
- PCI: <www.pcisig.com>

<sup>© 2012</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## **MachXO2 Family Data Sheet Revision History**

**March 2017 Data Sheet DS1035**



<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.























