## **Freescale Semiconductor**

Data Sheet: Technical Data

## Document Number: P5021

Rev. 1, 05/2014

# P5021

# P5021 QorlQ Integrated Processor Data Sheet

FC-PBGA-1295 37.5 mm × 37.5 mm

The P5021 QorIQ integrated communication processor combines two Power Architecture® processor cores with high-performance data path acceleration logic and network and peripheral bus interfaces required for networking, telecom/datacom, wireless infrastructure, and aerospace applications.

This chip can be used for combined control, data path, and application layer processing in routers, switches, base station controllers, and general-purpose embedded computing. Its high level of integration offers significant performance benefits compared to multiple discrete devices while also greatly simplifying board design.

The chip includes the following function and features:

- Two e5500 Power Architecture cores
  - Each core has a backside 512 KB L2 cache with ECC
  - Three levels of instructions: user, supervisor, and hypervisor
  - Independent boot and reset
  - Secure boot capability
- CoreNet fabric supporting coherent and non-coherent transactions amongst CoreNet endpoints
- Frontside 2 MB CoreNet platform cache with ECC
- CoreNet bridges between the CoreNet fabric the I/Os, datapath accelerators, and high and low speed peripheral interfaces
- Two 10-Gigabit Ethernet (XAUI) controllers
- Ten 1-Gigabit Ethernet controllers
  - SGMII, 2.5Gb/s SGMII and RGMII interfaces
- Two 64-bit DDR3/3L SDRAM memory controllers with ECC
- Multicore programmable interrupt controller (PIC)
- Four I<sup>2</sup>C controllers
- Four 2-pin UARTs or two 4-pin UARTs
- Two 4-channel DMA engines
- Enhanced local bus controller (eLBC)
- Three PCI Express 2.0 controllers/ports

- Two serial ATA (SATA) 2.0 controllers
- Enhanced secure digital host controller (SD/MMC)
- Enhanced serial peripheral interface (eSPI)
- Two high-speed USB 2.0 controllers with integrated PHYs
- RAID 5 and 6 storage accelerator with support for end-to-end data protection information
- Data Path Acceleration Architecture (DPAA) incorporating acceleration for the following functions:
  - Frame Manager (FMan) for packet parsing, classification, and distribution
  - Queue Manager (QMan) for scheduling, packet sequencing and congestion management
  - Hardware Buffer Manager (BMan) for buffer allocation and deallocation
  - Encryption/Decryption
- 1295 FC-PBGA package

This figure shows the major functional units within the chip.

Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products.

© 2013-2014 Freescale Semiconductor, Inc. All rights reserved.



# **Table of Contents**

| 1 | Pin a | ssignments and reset states3                       |   | 2.18   | l <sup>2</sup> C                                     |
|---|-------|----------------------------------------------------|---|--------|------------------------------------------------------|
|   | 1.1   | 1295 FC-PBGA ball layout diagrams3                 |   | 2.19   | GPIO                                                 |
|   | 1.2   | Pinout list                                        |   | 2.20   | High-speed serial interfaces (HSSI) 10               |
| 2 | Elect | rical characteristics                              | 3 |        | vare design considerations                           |
|   | 2.1   | Overall DC electrical characteristics              |   | 3.1    | System clocking12                                    |
|   | 2.2   | Power-up sequencing                                |   | 3.2    | Supply power default setting                         |
|   | 2.3   | Power-down requirements                            |   |        | Power supply design                                  |
|   | 2.4   | Power characteristics                              |   | 3.4    | Decoupling recommendations                           |
|   | 2.5   | Thermal62                                          |   | 3.5    | SerDes block power supply decoupling recommendation  |
|   | 2.6   | Input clocks                                       |   |        | 140                                                  |
|   | 2.7   | RESET initialization65                             |   | 3.6    | Connection recommendations                           |
|   | 2.8   | Power-on ramp rate                                 |   | 3.7    | Recommended thermal model                            |
|   | 2.9   | DDR3 and DDR3L SDRAM controller                    |   | 3.8    | Thermal management information                       |
|   | 2.10  | eSPI                                               | 4 | Packa  | ge information                                       |
|   | 2.11  | DUART76                                            |   | 4.1    | Package parameters for the FC-PBGA 15                |
|   | 2.12  | Ethernet: data path three-speed Ethernet (dTSEC),  |   | 4.2    | Mechanical dimensions of the FC-PBGA 15              |
|   |       | management interface, IEEE Std 158877              | 5 | Securi | ity fuse processor                                   |
|   | 2.13  | USB                                                | 6 | Orderi | ing information                                      |
|   | 2.14  | Enhanced local bus interface (eLBC)                |   | 6.1    | Part numbering nomenclature                          |
|   | 2.15  | Enhanced secure digital host controller (eSDHC)92  |   | 6.2    | Orderable part numbers addressed by this document 15 |
|   |       | Multicore programmable interrupt controller (MPIC) | 7 | Revisi | on history                                           |
|   |       | specifications94                                   |   |        | -                                                    |
|   | 2.17  | JTAG controller                                    |   |        |                                                      |



Figure 1. P5021 block diagram

## 1.1 1295 FC-PBGA ball layout diagrams

These figures show the FC-PBGA ball map diagrams.



Figure 2. 1295 BGA ball map diagram (top view)

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1



Figure 3. 1295 BGA ball map diagram (detail view A)



Figure 4. 1295 BGA ball map diagram (detail view B)

#### **DETAIL C**



Figure 5. 1295 BGA ball map diagram (detail view C)



Figure 6. 1295 BGA ball map diagram (detail view D)

## 1.2 Pinout list

This table provides the pinout listing for the 1295 FC-PBGA package by bus.

Table 1. Pins listed by bus

| Signal                       | Signal description | Package<br>pin number | Pin<br>type | Power supply     | Notes |  |  |  |  |
|------------------------------|--------------------|-----------------------|-------------|------------------|-------|--|--|--|--|
| DDR SDRAM Memory interface 1 |                    |                       |             |                  |       |  |  |  |  |
| D1_MDQ00                     | Data               | A17                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ01                     | Data               | D17                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ02                     | Data               | C14                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ03                     | Data               | A14                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ04                     | Data               | C17                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ05                     | Data               | B17                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ06                     | Data               | A15                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ07                     | Data               | B15                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ08                     | Data               | D15                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ09                     | Data               | G15                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ10                     | Data               | E12                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ11                     | Data               | G12                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ12                     | Data               | F16                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ13                     | Data               | E15                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ14                     | Data               | E13                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ15                     | Data               | F13                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ16                     | Data               | C8                    | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ17                     | Data               | D12                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ18                     | Data               | E9                    | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ19                     | Data               | E10                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ20                     | Data               | C11                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ21                     | Data               | C10                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ22                     | Data               | E6                    | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ23                     | Data               | E7                    | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ24                     | Data               | F7                    | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ25                     | Data               | F11                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ26                     | Data               | H10                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ27                     | Data               | J10                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ28                     | Data               | F10                   | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ29                     | Data               | F8                    | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |
| D1_MDQ30                     | Data               | H7                    | I/O         | GV <sub>DD</sub> | _     |  |  |  |  |

Table 1. Pins listed by bus (continued)

| Signal   | Signal description    | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|----------|-----------------------|-----------------------|-------------|------------------|-------|
| D1_MDQ31 | Data                  | H9                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ32 | Data                  | AC7                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ33 | Data                  | AC6                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ34 | Data                  | AF6                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ35 | Data                  | AF7                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ36 | Data                  | AB5                   | I/O         | $GV_DD$          | _     |
| D1_MDQ37 | Data                  | AB6                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ38 | Data                  | AE5                   | I/O         | $GV_DD$          | _     |
| D1_MDQ39 | Data                  | AE6                   | I/O         | $GV_DD$          | _     |
| D1_MDQ40 | Data                  | AG5                   | I/O         | $GV_DD$          | _     |
| D1_MDQ41 | Data                  | AH9                   | I/O         | $GV_DD$          | _     |
| D1_MDQ42 | Data                  | AJ9                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ43 | Data                  | AJ10                  | I/O         | $GV_DD$          | _     |
| D1_MDQ44 | Data                  | AG8                   | I/O         | $GV_DD$          | _     |
| D1_MDQ45 | Data                  | AG7                   | I/O         | $GV_DD$          | _     |
| D1_MDQ46 | Data                  | AJ6                   | I/O         | $GV_DD$          | _     |
| D1_MDQ47 | Data                  | AJ7                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ48 | Data                  | AL9                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ49 | Data                  | AL8                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ50 | Data                  | AN10                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ51 | Data                  | AN11                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ52 | Data                  | AK8                   | I/O         | $GV_DD$          | _     |
| D1_MDQ53 | Data                  | AK7                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ54 | Data                  | AN7                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ55 | Data                  | AN8                   | I/O         | $GV_DD$          | _     |
| D1_MDQ56 | Data                  | AT9                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ57 | Data                  | AR10                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ58 | Data                  | AT13                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ59 | Data                  | AR13                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ60 | Data                  | AP9                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ61 | Data                  | AR9                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ62 | Data                  | AR12                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQ63 | Data                  | AP12                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MECC0 | Error Correcting Code | K9                    | I/O         | $GV_DD$          | _     |

Table 1. Pins listed by bus (continued)

| Signal       | Signal description    | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|--------------|-----------------------|-----------------------|-------------|------------------|-------|
| D1_MECC1     | Error Correcting Code | J5                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MECC2     | Error Correcting Code | L10                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MECC3     | Error Correcting Code | M10                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MECC4     | Error Correcting Code | J8                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MECC5     | Error Correcting Code | J7                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MECC6     | Error Correcting Code | L7                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MECC7     | Error Correcting Code | L9                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MAPAR_ERR | Address Parity Error  | N8                    | I           | GV <sub>DD</sub> | 40    |
| D1_MAPAR_OUT | Address Parity Out    | Y7                    | 0           | GV <sub>DD</sub> | _     |
| D1_MDM0      | Data Mask             | A16                   | 0           | GV <sub>DD</sub> | _     |
| D1_MDM1      | Data Mask             | D14                   | 0           | GV <sub>DD</sub> | _     |
| D1_MDM2      | Data Mask             | D11                   | 0           | GV <sub>DD</sub> | _     |
| D1_MDM3      | Data Mask             | G11                   | 0           | GV <sub>DD</sub> | _     |
| D1_MDM4      | Data Mask             | AD7                   | 0           | GV <sub>DD</sub> | _     |
| D1_MDM5      | Data Mask             | AH8                   | 0           | GV <sub>DD</sub> | _     |
| D1_MDM6      | Data Mask             | AL11                  | 0           | GV <sub>DD</sub> | _     |
| D1_MDM7      | Data Mask             | AT10                  | 0           | GV <sub>DD</sub> | _     |
| D1_MDM8      | Data Mask             | K8                    | 0           | GV <sub>DD</sub> | _     |
| D1_MDQS0     | Data Strobe           | C16                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS1     | Data Strobe           | G14                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS2     | Data Strobe           | D9                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS3     | Data Strobe           | G9                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS4     | Data Strobe           | AD5                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS5     | Data Strobe           | AH6                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS6     | Data Strobe           | AM10                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS7     | Data Strobe           | AT12                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS8     | Data Strobe           | K6                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS0     | Data Strobe           | B16                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS1     | Data Strobe           | F14                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS2     | Data Strobe           | D8                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS3     | Data Strobe           | G8                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS4     | Data Strobe           | AD4                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS5     | Data Strobe           | AH5                   | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS6     | Data Strobe           | AM9                   | I/O         | GV <sub>DD</sub> | _     |

Table 1. Pins listed by bus (continued)

| Signal   | Signal description    | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|----------|-----------------------|-----------------------|-------------|------------------|-------|
| D1_MDQS7 | Data Strobe           | AT11                  | I/O         | GV <sub>DD</sub> | _     |
| D1_MDQS8 | Data Strobe           | K5                    | I/O         | GV <sub>DD</sub> | _     |
| D1_MBA0  | Bank Select           | AA8                   | 0           | GV <sub>DD</sub> | _     |
| D1_MBA1  | Bank Select           | Y10                   | 0           | GV <sub>DD</sub> | _     |
| D1_MBA2  | Bank Select           | M8                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA00  | Address               | Y9                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA01  | Address               | U6                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA02  | Address               | U7                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA03  | Address               | U9                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA04  | Address               | U10                   | 0           | GV <sub>DD</sub> | _     |
| D1_MA05  | Address               | Т8                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA06  | Address               | Т9                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA07  | Address               | R8                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA08  | Address               | R7                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA09  | Address               | P6                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA10  | Address               | AA7                   | 0           | GV <sub>DD</sub> | _     |
| D1_MA11  | Address               | P7                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA12  | Address               | N6                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA13  | Address               | AE8                   | 0           | GV <sub>DD</sub> | _     |
| D1_MA14  | Address               | M7                    | 0           | GV <sub>DD</sub> | _     |
| D1_MA15  | Address               | L6                    | 0           | GV <sub>DD</sub> | _     |
| D1_MWE   | Write Enable          | AB8                   | 0           | GV <sub>DD</sub> | _     |
| D1_MRAS  | Row Address Strobe    | AA10                  | 0           | GV <sub>DD</sub> | _     |
| D1_MCAS  | Column Address Strobe | AC10                  | 0           | GV <sub>DD</sub> | _     |
| D1_MCS0  | Chip Select           | AC9                   | 0           | GV <sub>DD</sub> | _     |
| D1_MCS1  | Chip Select           | AE9                   | 0           | GV <sub>DD</sub> | _     |
| D1_MCS2  | Chip Select           | AB9                   | 0           | GV <sub>DD</sub> | _     |
| D1_MCS3  | Chip Select           | AF9                   | 0           | GV <sub>DD</sub> | _     |
| D1_MCKE0 | Clock Enable          | P10                   | 0           | GV <sub>DD</sub> | _     |
| D1_MCKE1 | Clock Enable          | R10                   | 0           | GV <sub>DD</sub> | _     |
| D1_MCKE2 | Clock Enable          | P9                    | 0           | GV <sub>DD</sub> | _     |
| D1_MCKE3 | Clock Enable          | N9                    | 0           | GV <sub>DD</sub> | _     |
| D1_MCK0  | Clock                 | W6                    | 0           | GV <sub>DD</sub> | _     |
| D1_MCK1  | Clock                 | V6                    | 0           | GV <sub>DD</sub> | _     |

Table 1. Pins listed by bus (continued)

| Signal   | Signal description           | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|----------|------------------------------|-----------------------|-------------|------------------|-------|
| D1_MCK2  | Clock                        | V8                    | 0           | GV <sub>DD</sub> | _     |
| D1_MCK3  | Clock                        | W9                    | 0           | GV <sub>DD</sub> | _     |
| D1_MCK0  | Clock Complements            | W5                    | 0           | GV <sub>DD</sub> | _     |
| D1_MCK1  | Clock Complements            | V5                    | 0           | GV <sub>DD</sub> | _     |
| D1_MCK2  | Clock Complements            | V9                    | 0           | GV <sub>DD</sub> | _     |
| D1_MCK3  | Clock Complements            | W8                    | 0           | GV <sub>DD</sub> | _     |
| D1_MODT0 | On Die Termination           | AD10                  | 0           | GV <sub>DD</sub> | _     |
| D1_MODT1 | On Die Termination           | AG10                  | 0           | GV <sub>DD</sub> | _     |
| D1_MODT2 | On Die Termination           | AD8                   | 0           | GV <sub>DD</sub> | _     |
| D1_MODT3 | On Die Termination           | AF10                  | 0           | GV <sub>DD</sub> | _     |
| D1_MDIC0 | Driver Impedance Calibration | T6                    | I/O         | GV <sub>DD</sub> | 16    |
| D1_MDIC1 | Driver Impedance Calibration | AA5                   | I/O         | GV <sub>DD</sub> | 16    |
| DDR      | SDRAM Memory interface 2     |                       |             |                  |       |
| D2_MDQ00 | Data                         | C13                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ01 | Data                         | A12                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ02 | Data                         | B9                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ03 | Data                         | A8                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ04 | Data                         | A13                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ05 | Data                         | B13                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ06 | Data                         | B10                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ07 | Data                         | A9                    | I/O         | GV <sub>DD</sub> |       |
| D2_MDQ08 | Data                         | A7                    | I/O         | GV <sub>DD</sub> |       |
| D2_MDQ09 | Data                         | D6                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ10 | Data                         | A4                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ11 | Data                         | B4                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ12 | Data                         | C7                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ13 | Data                         | B7                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ14 | Data                         | C5                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ15 | Data                         | D5                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ16 | Data                         | B1                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ17 | Data                         | В3                    | I/O         | GV <sub>DD</sub> |       |
| D2_MDQ18 | Data                         | D3                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ19 | Data                         | E1                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ20 | Data                         | А3                    | I/O         | GV <sub>DD</sub> | 1     |

Table 1. Pins listed by bus (continued)

| Signal   | Signal description | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|----------|--------------------|-----------------------|-------------|------------------|-------|
| D2_MDQ21 | Data               | A2                    | I/O         | $GV_DD$          | _     |
| D2_MDQ22 | Data               | D1                    | I/O         | $GV_DD$          | _     |
| D2_MDQ23 | Data               | D2                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ24 | Data               | F4                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ25 | Data               | F5                    | I/O         | $GV_DD$          | _     |
| D2_MDQ26 | Data               | H4                    | I/O         | $GV_DD$          | _     |
| D2_MDQ27 | Data               | H6                    | I/O         | $GV_DD$          | _     |
| D2_MDQ28 | Data               | E4                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ29 | Data               | E3                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ30 | Data               | НЗ                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ31 | Data               | H1                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ32 | Data               | AG4                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ33 | Data               | AG2                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ34 | Data               | AJ3                   | I/O         | $GV_DD$          | _     |
| D2_MDQ35 | Data               | AJ1                   | I/O         | $GV_DD$          | _     |
| D2_MDQ36 | Data               | AF4                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ37 | Data               | AF3                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ38 | Data               | AH1                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ39 | Data               | AJ4                   | I/O         | $GV_DD$          | _     |
| D2_MDQ40 | Data               | AL6                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ41 | Data               | AL5                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ42 | Data               | AN4                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ43 | Data               | AN5                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ44 | Data               | AK5                   | I/O         | $GV_DD$          | _     |
| D2_MDQ45 | Data               | AK4                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ46 | Data               | AM6                   | I/O         | $GV_DD$          | _     |
| D2_MDQ47 | Data               | AM7                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ48 | Data               | AN1                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ49 | Data               | AP3                   | I/O         | $GV_DD$          | _     |
| D2_MDQ50 | Data               | AT1                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ51 | Data               | AT2                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ52 | Data               | AM1                   | I/O         | $GV_DD$          | _     |
| D2_MDQ53 | Data               | AN2                   | I/O         | $GV_DD$          | _     |
| D2_MDQ54 | Data               | AR3                   | I/O         | $GV_DD$          | _     |

Table 1. Pins listed by bus (continued)

| Signal       | Signal description    | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|--------------|-----------------------|-----------------------|-------------|------------------|-------|
| D2_MDQ55     | Data                  | AT3                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ56     | Data                  | AP5                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ57     | Data                  | AT5                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ58     | Data                  | AP8                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ59     | Data                  | AT8                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ60     | Data                  | AR4                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ61     | Data                  | AT4                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ62     | Data                  | AR7                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQ63     | Data                  | AT7                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MECC0     | Error Correcting Code | J1                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MECC1     | Error Correcting Code | K3                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MECC2     | Error Correcting Code | M5                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MECC3     | Error Correcting Code | N5                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MECC4     | Error Correcting Code | J4                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MECC5     | Error Correcting Code | J2                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MECC6     | Error Correcting Code | L3                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MECC7     | Error Correcting Code | L4                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MAPAR_ERR | Address Parity Error  | N2                    | I           | GV <sub>DD</sub> | _     |
| D2_MAPAR_OUT | Address Parity Out    | Y1                    | 0           | GV <sub>DD</sub> | _     |
| D2_MDM0      | Data Mask             | B12                   | 0           | GV <sub>DD</sub> | _     |
| D2_MDM1      | Data Mask             | B6                    | 0           | GV <sub>DD</sub> | _     |
| D2_MDM2      | Data Mask             | C4                    | 0           | GV <sub>DD</sub> | _     |
| D2_MDM3      | Data Mask             | G3                    | 0           | GV <sub>DD</sub> | _     |
| D2_MDM4      | Data Mask             | AG1                   | 0           | GV <sub>DD</sub> | _     |
| D2_MDM5      | Data Mask             | AL3                   | 0           | GV <sub>DD</sub> | _     |
| D2_MDM6      | Data Mask             | AP2                   | 0           | GV <sub>DD</sub> | _     |
| D2_MDM7      | Data Mask             | AP6                   | 0           | GV <sub>DD</sub> | _     |
| D2_MDM8      | Data Mask             | K2                    | 0           | GV <sub>DD</sub> | _     |
| D2_MDQS0     | Data Strobe           | A10                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS1     | Data Strobe           | A5                    | I/O         | GV <sub>DD</sub> |       |
| D2_MDQS2     | Data Strobe           | C2                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS3     | Data Strobe           | G6                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS4     | Data Strobe           | AH2                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS5     | Data Strobe           | AM4                   | I/O         | GV <sub>DD</sub> | _     |

Table 1. Pins listed by bus (continued)

| Signal   | Signal description    | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|----------|-----------------------|-----------------------|-------------|------------------|-------|
| D2_MDQS6 | Data Strobe           | AR1                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS7 | Data Strobe           | AR6                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS8 | Data Strobe           | L1                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS0 | Data Strobe           | A11                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS1 | Data Strobe           | A6                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS2 | Data Strobe           | C1                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS3 | Data Strobe           | G5                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS4 | Data Strobe           | AH3                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS5 | Data Strobe           | AM3                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS6 | Data Strobe           | AP1                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS7 | Data Strobe           | AT6                   | I/O         | GV <sub>DD</sub> | _     |
| D2_MDQS8 | Data Strobe           | K1                    | I/O         | GV <sub>DD</sub> | _     |
| D2_MBA0  | Bank Select           | AA3                   | 0           | GV <sub>DD</sub> | _     |
| D2_MBA1  | Bank Select           | AA1                   | 0           | GV <sub>DD</sub> | _     |
| D2_MBA2  | Bank Select           | M1                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA00  | Address               | Y4                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA01  | Address               | U1                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA02  | Address               | U4                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA03  | Address               | T1                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA04  | Address               | T2                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA05  | Address               | Т3                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA06  | Address               | R1                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA07  | Address               | R4                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA08  | Address               | R2                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA09  | Address               | P1                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA10  | Address               | AA2                   | 0           | GV <sub>DD</sub> | _     |
| D2_MA11  | Address               | P3                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA12  | Address               | N1                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA13  | Address               | AC4                   | 0           | GV <sub>DD</sub> | _     |
| D2_MA14  | Address               | N3                    | 0           | GV <sub>DD</sub> | _     |
| D2_MA15  | Address               | M2                    | 0           | GV <sub>DD</sub> | _     |
| D2_MWE   | Write Enable          | AB2                   | 0           | GV <sub>DD</sub> | _     |
| D2_MRAS  | Row Address Strobe    | AB1                   | 0           | GV <sub>DD</sub> | _     |
| D2_MCAS  | Column Address Strobe | AC3                   | 0           | GV <sub>DD</sub> | _     |

Table 1. Pins listed by bus (continued)

| Signal   | Signal description           | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|----------|------------------------------|-----------------------|-------------|------------------|-------|
| D2_MCS0  | Chip Select                  | AC1                   | 0           | GV <sub>DD</sub> | _     |
| D2_MCS1  | Chip Select                  | AE1                   | 0           | GV <sub>DD</sub> | _     |
| D2_MCS2  | Chip Select                  | AB3                   | 0           | GV <sub>DD</sub> | _     |
| D2_MCS3  | Chip Select                  | AE2                   | 0           | GV <sub>DD</sub> | _     |
| D2_MCKE0 | Clock Enable                 | R5                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCKE1 | Clock Enable                 | T5                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCKE2 | Clock Enable                 | P4                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCKE3 | Clock Enable                 | M4                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCK0  | Clock                        | W3                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCK1  | Clock                        | V3                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCK2  | Clock                        | V1                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCK3  | Clock                        | W2                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCK0  | Clock Complements            | W4                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCK1  | Clock Complements            | V4                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCK2  | Clock Complements            | V2                    | 0           | GV <sub>DD</sub> | _     |
| D2_MCK3  | Clock Complements            | W1                    | 0           | GV <sub>DD</sub> | _     |
| D2_MODT0 | On Die Termination           | AD2                   | 0           | GV <sub>DD</sub> | _     |
| D2_MODT1 | On Die Termination           | AF1                   | 0           | GV <sub>DD</sub> | _     |
| D2_MODT2 | On Die Termination           | AD1                   | 0           | GV <sub>DD</sub> | _     |
| D2_MODT3 | On Die Termination           | AE3                   | 0           | GV <sub>DD</sub> | _     |
| D2_MDIC0 | Driver Impedance Calibration | AA4                   | I/O         | GV <sub>DD</sub> | 16    |
| D2_MDIC1 | Driver Impedance Calibration | Y6                    | I/O         | GV <sub>DD</sub> | 16    |
| Loc      | cal bus controller interface |                       |             |                  |       |
| LAD00    | Muxed Data/Address           | K26                   | I/O         | $BV_DD$          | 3     |
| LAD01    | Muxed Data/Address           | L26                   | I/O         | BV <sub>DD</sub> | 3     |
| LAD02    | Muxed Data/Address           | J26                   | I/O         | BV <sub>DD</sub> | 3     |
| LAD03    | Muxed Data/Address           | H25                   | I/O         | BV <sub>DD</sub> | 3     |
| LAD04    | Muxed Data/Address           | F25                   | I/O         | BV <sub>DD</sub> | 3     |
| LAD05    | Muxed Data/Address           | H24                   | I/O         | BV <sub>DD</sub> | 3     |
| LAD06    | Muxed Data/Address           | G24                   | I/O         | BV <sub>DD</sub> | 3     |
| LAD07    | Muxed Data/Address           | G23                   | I/O         | BV <sub>DD</sub> | 3     |
| LAD08    | Muxed Data/Address           | E23                   | I/O         | BV <sub>DD</sub> | 3     |
| LAD09    | Muxed Data/Address           | D23                   | I/O         | BV <sub>DD</sub> | 3     |
| LAD10    | Muxed Data/Address           | J22                   | I/O         | $BV_DD$          | 3     |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package pin number | Pin<br>type | Power supply     | Notes |
|--------|--------------------|--------------------|-------------|------------------|-------|
| LAD11  | Muxed Data/Address | G22                | I/O         | BV <sub>DD</sub> | 3     |
| LAD12  | Muxed Data/Address | F19                | I/O         | $BV_{DD}$        | 3     |
| LAD13  | Muxed Data/Address | J18                | I/O         | $BV_{DD}$        | 3     |
| LAD14  | Muxed Data/Address | K18                | I/O         | $BV_{DD}$        | 3     |
| LAD15  | Muxed Data/Address | J17                | I/O         | $BV_{DD}$        | 3     |
| LAD16  | Muxed Data/Address | J25                | I/O         | $BV_{DD}$        | 3     |
| LAD17  | Muxed Data/Address | G25                | I/O         | BV <sub>DD</sub> | 3     |
| LAD18  | Muxed Data/Address | H23                | I/O         | $BV_{DD}$        | 3,35  |
| LAD19  | Muxed Data/Address | F22                | I/O         | BV <sub>DD</sub> | 3,35  |
| LAD20  | Muxed Data/Address | H22                | I/O         | BV <sub>DD</sub> | 3,35  |
| LAD21  | Muxed Data/Address | E21                | I/O         | $BV_{DD}$        | 3,35  |
| LAD22  | Muxed Data/Address | F21                | I/O         | $BV_{DD}$        | 3,35  |
| LAD23  | Muxed Data/Address | H21                | I/O         | BV <sub>DD</sub> | 3     |
| LAD24  | Muxed Data/Address | K21                | I/O         | $BV_{DD}$        | 3     |
| LAD25  | Muxed Data/Address | G20                | I/O         | BV <sub>DD</sub> | 3,35  |
| LAD26  | Muxed Data/Address | J20                | I/O         | BV <sub>DD</sub> | 32    |
| LAD27  | Muxed Data/Address | D26                | I/O         | $BV_{DD}$        | _     |
| LAD28  | Muxed Data/Address | E18                | I/O         | BV <sub>DD</sub> | _     |
| LAD29  | Muxed Data/Address | F18                | I/O         | BV <sub>DD</sub> | _     |
| LAD30  | Muxed Data/Address | J15                | I/O         | BV <sub>DD</sub> | _     |
| LAD31  | Muxed Data/Address | F17                | I/O         | BV <sub>DD</sub> | _     |
| LDP0   | Data Parity        | J24                | I/O         | $BV_DD$          | _     |
| LDP1   | Data Parity        | K23                | I/O         | BV <sub>DD</sub> | _     |
| LDP2   | Data Parity        | H17                | I/O         | BV <sub>DD</sub> | _     |
| LDP3   | Data Parity        | H16                | I/O         | BV <sub>DD</sub> | _     |
| LA27   | Address            | K20                | 0           | BV <sub>DD</sub> | _     |
| LA28   | Address            | G19                | 0           | BV <sub>DD</sub> | 35    |
| LA29   | Address            | H19                | 0           | BV <sub>DD</sub> | 35    |
| LA30   | Address            | J19                | 0           | BV <sub>DD</sub> | 35    |
| LA31   | Address            | G18                | 0           | BV <sub>DD</sub> | 35    |
| LCS0   | Chip Selects       | D19                | 0           | $BV_DD$          | 5     |
| LCS1   | Chip Selects       | D20                | 0           | $BV_{DD}$        | 5     |
| LCS2   | Chip Selects       | E20                | 0           | $BV_{DD}$        | 5     |
| LCS3   | Chip Selects       | D21                | 0           | $BV_{DD}$        | 5     |

Table 1. Pins listed by bus (continued)

| Signal                        | Signal description                                 | Package pin number | Pin<br>type | Power supply                 | Notes |
|-------------------------------|----------------------------------------------------|--------------------|-------------|------------------------------|-------|
| LCS4                          | Chip Selects                                       | D22                | 0           | BV <sub>DD</sub>             | 5     |
| LCS5                          | Chip Selects                                       | B23                | 0           | BV <sub>DD</sub>             | 5     |
| LCS6                          | Chip Selects                                       | F24                | 0           | BV <sub>DD</sub>             | 5     |
| LCS7                          | Chip Selects                                       | G26                | 0           | BV <sub>DD</sub>             | 5     |
| <u>LWE0</u>                   | Write Enable                                       | D24                | 0           | BV <sub>DD</sub>             | _     |
| LWE1                          | Write Enable                                       | A24                | 0           | BV <sub>DD</sub>             | _     |
| LWE2                          | Write Enable                                       | J16                | 0           | BV <sub>DD</sub>             | _     |
| LWE3                          | Write Enable                                       | K15                | 0           | BV <sub>DD</sub>             | _     |
| LBCTL                         | Buffer Control                                     | C22                | 0           | BV <sub>DD</sub>             | _     |
| LALE                          | Address Latch Enable                               | A23                | I/O         | BV <sub>DD</sub>             | _     |
| LGPL0/LFCLE                   | UPM General Purpose Line 0/<br>LFCLE—FCM           | B25                | 0           | BV <sub>DD</sub>             | 3, 4  |
| LGPL1/LFALE                   | UPM General Purpose Line 1/<br>LFALE—FCM           | E25                | 0           | BV <sub>DD</sub>             | 3, 4  |
| LGPL2/LOE/LFRE                | UPM General Purpose Line 2/<br>LOE_B—Output Enable | D25                | 0           | BV <sub>DD</sub>             | 3, 4  |
| LGPL3/LFWP                    | UPM General Purpose Line 3/<br>LFWP_B—FCM          | H26                | 0           | BV <sub>DD</sub>             | 3, 4  |
| LGPL4/LGTA/LUPWAIT/LPBSE      | UPM General Purpose Line 4/<br>LGTA_B—FCM          | C25                | I/O         | BV <sub>DD</sub>             | 39    |
| LGPL5                         | UPM General Purpose Line 5 /<br>Amux               | E26                | 0           | BV <sub>DD</sub>             | 3, 4  |
| LCLK0                         | Local Bus Clock                                    | C24                | 0           | BV <sub>DD</sub>             | _     |
| LCLK1                         | Local Bus Clock                                    | C23                | 0           | BV <sub>DD</sub>             | _     |
|                               | DMA                                                | 1                  |             |                              |       |
| DMA1_DREQ0/GPIO18             | DMA1 Channel 0 Request                             | AP21               | I           | OV <sub>DD</sub>             | 26    |
| DMA1_DACK0/GPIO19             | DMA1 Channel 0 Acknowledge                         | AL19               | 0           | OV <sub>DD</sub>             | 26    |
| DMA1_DDONE0                   | DMA1 Channel 0 Done                                | AN21               | 0           | OV <sub>DD</sub>             | 27    |
| DMA2_DREQ0/GPIO20/ALT_MDVAL   | DMA2 Channel 0 Request                             | AJ20               | I           | OV <sub>DD</sub>             | 26    |
| DMA2_DACK0/EVT7/ALT_MDSRCID0  | DMA2 Channel 0 Acknowledge                         | AG19               | 0           | OV <sub>DD</sub>             | 26    |
| DMA2_DDONE0/EVT8/ALT_MDSRCID1 | DMA2 Channel 0 Done                                | AP20               | 0           | OV <sub>DD</sub>             | 26    |
|                               | USB Port 1                                         | 1                  | l           | <u>I</u>                     |       |
| USB1_UDP                      | USB1 PHY Data Plus                                 | AT27               | I/O         | USB_V <sub>DD</sub> _<br>3P3 |       |
| USB1_UDM                      | USB1 PHY Data Minus                                | AT26               | I/O         | USB_V <sub>DD</sub> _<br>3P3 |       |
| USB1_VBUS_CLMP                | USB1 PHY VBUS Divided Signal                       | AK25               | I           | USB_V <sub>DD</sub> _<br>3P3 | 38    |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal               | Signal description                | Package<br>pin number | Pin<br>type | Power supply                           | Notes    |
|----------------------|-----------------------------------|-----------------------|-------------|----------------------------------------|----------|
| USB1_UID             | USB1 PHY ID Detect                | AK24                  | I           | USB1_V <sub>DD</sub><br>_1P8<br>_DECAP | _        |
| USB1_DRVVBUS/GPIO04  | USB1 5V Supply Enable             | AH21                  | 0           | OV <sub>DD</sub>                       | 26,38    |
| USB1_PWRFAULT/GPIO05 | USB1 Power Fault                  | AJ21                  | I           | OV <sub>DD</sub>                       | 26,38    |
| USB_CLKIN            | USB PHY Clock Input               | AM24                  | I           | OV <sub>DD</sub>                       | _        |
|                      | USB Port 2                        |                       |             |                                        |          |
| USB2_UDP             | USB2 PHY Data Plus                | AP27                  | I/O         | USB_V <sub>DD</sub> _<br>3P3           | _        |
| USB2_UDM             | USB2 PHY Data Minus               | AP26                  | I/O         | USB_V <sub>DD</sub> _<br>3P3           | _        |
| USB2_VBUS_CLMP       | USB2 PHY VBUS Divided Signal      | AK26                  | I           | USB_V <sub>DD</sub> _<br>3P3           | 38       |
| USB2_UID             | USB2 PHY ID Detect                | AK27                  | I           | USB2_V <sub>DD</sub><br>_1P8<br>_DECAP | _        |
| USB2_DRVVBUS/GPIO06  | USB2 5V Supply Enable             | AK21                  | 0           | OV <sub>DD</sub>                       | 26,38    |
| USB2_PWRFAULT/GPIO07 | USB2 Power Fault                  | AG20                  | 0           | OV <sub>DD</sub>                       | 26,38    |
|                      | Programmable Interrupt controller |                       | •           |                                        |          |
| IRQ00                | External Interrupts               | AJ16                  | I           | OV <sub>DD</sub>                       | _        |
| IRQ01                | External Interrupts               | AH16                  | I           | OV <sub>DD</sub>                       | _        |
| IRQ02                | External Interrupts               | AK12                  | I           | OV <sub>DD</sub>                       |          |
| IRQ03/GPIO21         | External Interrupts               | AJ15                  | I           | OV <sub>DD</sub>                       | 26       |
| IRQ04/GPIO22         | External Interrupts               | AH17                  | I           | OV <sub>DD</sub>                       | 26       |
| IRQ05/GPIO23         | External Interrupts               | AJ13                  | I           | OV <sub>DD</sub>                       | 26       |
| IRQ06/GPIO24         | External Interrupts               | AG17                  | I           | OV <sub>DD</sub>                       | 26       |
| IRQ07/GPIO25         | External Interrupts               | AM13                  | I           | OV <sub>DD</sub>                       | 26       |
| IRQ08/GPIO26         | External Interrupts               | AG13                  | I           | OV <sub>DD</sub>                       | 26       |
| IRQ09/GPIO27         | External Interrupts               | AK11                  | I           | OV <sub>DD</sub>                       | 26       |
| IRQ10/GPIO28         | External Interrupts               | AH14                  | I           | OV <sub>DD</sub>                       | 26       |
| IRQ11/GPIO29         | External Interrupts               | AL12                  | I           | OV <sub>DD</sub>                       | 26       |
| IRQ_OUT/EVT9         | Interrupt Output                  | AK14                  | 0           | OV <sub>DD</sub>                       | 1, 2, 26 |
|                      | Trust                             | •                     |             | ·                                      |          |
| TMP_DETECT           | Tamper Detect                     | AN19                  | I           | OV <sub>DD</sub>                       | 27       |
| LP_TMP_DETECT        | Low Power Tamper Detect           | AE28                  | I           | V <sub>DD_LP</sub>                     | _        |
|                      | eSDHC                             |                       |             |                                        |          |
| SDHC_CMD             | Command/Response                  | AG23                  | I/O         | CV <sub>DD</sub>                       | _        |

## P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal                              | Signal description           | Package pin number | Pin<br>type | Power supply     | Notes     |
|-------------------------------------|------------------------------|--------------------|-------------|------------------|-----------|
| SDHC_DAT0                           | Data                         | AP24               | I/O         | CV <sub>DD</sub> | _         |
| SDHC_DAT1                           | Data                         | AT24               | I/O         | CV <sub>DD</sub> | _         |
| SDHC_DAT2                           | Data                         | AM23               | I/O         | CV <sub>DD</sub> | _         |
| SDHC_DAT3                           | Data                         | AG22               | I/O         | CV <sub>DD</sub> | _         |
| SDHC_DAT4/SPI_CS0                   | Data                         | AN29               | I/O         | $CV_{DD}$        | 26, 31    |
| SDHC_DAT5/SPI_CS1                   | Data                         | AJ28               | I/O         | CV <sub>DD</sub> | 26, 31    |
| SDHC_DAT6/SPI_CS2                   | Data                         | AR29               | I/O         | $CV_{DD}$        | 26, 31    |
| SDHC_DAT7/SPI_CS3                   | Data                         | AM29               | I/O         | CV <sub>DD</sub> | 26, 31    |
| SDHC_CLK                            | Host to Card Clock           | AL23               | 0           | CV <sub>DD</sub> | _         |
| SDHC_CD/IIC3_SCL/GPIO16             | Card Detection               | AK13               | I           | $OV_{DD}$        | 26,27,31  |
| SDHC_WP/IIC3_SDA/GPIO17             | Card Write Protection        | AM14               | I           | $OV_{DD}$        | 26,27,31  |
|                                     | eSPI                         | <b>-</b>           | l           |                  |           |
| SPI_MOSI                            | Master Out Slave In          | AT29               | I/O         | CV <sub>DD</sub> |           |
| SPI_MISO                            | Master In Slave Out          | AH28               | I           | CV <sub>DD</sub> | _         |
| SPI_CLK                             | eSPI clock                   | AK29               | 0           | CV <sub>DD</sub> | _         |
| SPI_CS0/SDHC_DAT4                   | eSPI chip select             | AN29               | 0           | CV <sub>DD</sub> | 26        |
| SPI_CS1/SDHC_DAT5                   | eSPI chip select             | AJ28               | 0           | CV <sub>DD</sub> | 26        |
| SPI_CS2/SDHC_DAT6                   | eSPI chip select             | AR29               | 0           | CV <sub>DD</sub> | 26        |
| SPI_CS3/SDHC_DAT7                   | eSPI chip select             | AM29               | 0           | CV <sub>DD</sub> | 26        |
|                                     | IEEE 1588                    | l                  | I           |                  | .1        |
| TSEC_1588_CLK_IN                    | Clock In                     | AL35               | I           | LV <sub>DD</sub> | _         |
| TSEC_1588_TRIG_IN1                  | Trigger In 1                 | AL36               | I           | LV <sub>DD</sub> | _         |
| TSEC_1588_TRIG_IN2/EC1_RX_ER        | Trigger In 2                 | AK36               | I           | LV <sub>DD</sub> | _         |
| TSEC_1588_ALARM_OUT1                | Alarm Out 1                  | AJ36               | 0           | LV <sub>DD</sub> | _         |
| TSEC_1588_ALARM_OUT2/EC1_COL/GPIO30 | Alarm Out 2                  | AK35               | 0           | LV <sub>DD</sub> | 26        |
| TSEC_1588_CLK_OUT                   | Clock Out                    | AM30               | 0           | LV <sub>DD</sub> | _         |
| TSEC_1588_PULSE_OUT1                | Pulse Out1                   | AL30               | 0           | LV <sub>DD</sub> | _         |
| TSEC_1588_PULSE_OUT2/EC1_CRS/GPIO31 | Pulse Out2                   | AJ34               | 0           | LV <sub>DD</sub> | 26        |
| Ethe                                | ernet Management interface 1 | l                  | I           |                  | .1        |
| EMI1_MDC                            | Management Data Clock        | AJ33               | 0           | LV <sub>DD</sub> |           |
| EMI1_MDIO                           | Management Data In/Out       | AL32               | I/O         | LV <sub>DD</sub> | <u> </u>  |
| Ethe                                | ernet Management interface 2 | 1                  | ı           | 1                | 1         |
| EMI2_MDC                            | Management Data Clock        | AK30               | 0           | 1.2 V            | 2, 18, 22 |

Table 1. Pins listed by bus (continued)

| Signal                              | Signal description                                 | Package pin number | Pin<br>type | Power supply     | Notes     |
|-------------------------------------|----------------------------------------------------|--------------------|-------------|------------------|-----------|
| EMI2_MDIO                           | Management Data In/Out                             | AJ30               | I/O         | 1.2 V            | 2, 18, 22 |
|                                     | Ethernet Reference Clock                           | 1                  | I           |                  | •         |
| EC1_GTX_CLK125/<br>EC1_TX_CLK       | Reference Clock (RGMII)<br>Transmit Clock (MII)    | AK34               | I           | LV <sub>DD</sub> | 27        |
| EC2_GTX_CLK125/<br>EC2_TX_CLK       | Reference Clock (RGMII)<br>Transmit Clock (MII)    | AL33               | I           | LV <sub>DD</sub> | 27        |
| Ethe                                | ernet External Timestamping                        | 1                  | I.          |                  | •         |
| EC_XTRNL_TX_STMP1                   | External Timestamp Transmit 1                      | AM31               | I           | LV <sub>DD</sub> | _         |
| EC_XTRNL_RX_STMP1                   | External Timestamp Receive 1                       | AK32               | I           | LV <sub>DD</sub> | _         |
| EC_XTRNL_TX_STMP2/EC2_COL           | External Timestamp Transmit 2                      | AJ31               | I           | LV <sub>DD</sub> | _         |
| EC_XTRNL_RX_STMP2/EC2_CRS           | External Timestamp Receive 2                       | AK31               | I           | LV <sub>DD</sub> | _         |
| Thre                                | e-Speed Ethernet controller 1                      |                    |             |                  | •         |
| EC1_TXD3                            | Transmit Data                                      | AP36               | 0           | LV <sub>DD</sub> | 35        |
| EC1_TXD2                            | Transmit Data                                      | AT34               | 0           | LV <sub>DD</sub> | 35        |
| EC1_TXD1                            | Transmit Data                                      | AR34               | 0           | LV <sub>DD</sub> | 35        |
| EC1_TXD0                            | Transmit Data                                      | AT35               | 0           | LV <sub>DD</sub> | 35        |
| EC1_TX_EN                           | Transmit Enable                                    | AR36               | 0           | LV <sub>DD</sub> | 15        |
| EC1_GTX_CLK/<br>EC1_TX_ER           | Transmit Clock Out (RGMII)<br>Transmit Error (MII) | AP35               | 0           | LV <sub>DD</sub> | 26        |
| EC1_RXD3                            | Receive Data                                       | AM33               | I           | LV <sub>DD</sub> | 27        |
| EC1_RXD2                            | Receive Data                                       | AN34               | I           | LV <sub>DD</sub> | 27        |
| EC1_RXD1                            | Receive Data                                       | AN35               | I           | LV <sub>DD</sub> | 27        |
| EC1_RXD0                            | Receive Data                                       | AN36               | I           | LV <sub>DD</sub> | 27        |
| EC1_RX_DV                           | Receive Data Valid                                 | AM34               | I           | LV <sub>DD</sub> | 27        |
| EC1_RX_CLK                          | Receive Clock                                      | AM36               | I           | LV <sub>DD</sub> | 27        |
| EC1_RX_ER/TSEC_1588_TRIG_IN2        | Receive Error (MII)                                | AK36               | I           | LV <sub>DD</sub> | _         |
| EC1_COL/GPIO30/TSEC_1588_ALARM_OUT2 | Collision Detect (MII)                             | AK35               | 0           | LV <sub>DD</sub> | 26        |
| EC1_CRS/GPIO31/TSEC_1588_PULSE_OUT2 | Carrier Sense (MII)                                | AJ34               | 0           | LV <sub>DD</sub> | 26        |
| Thre                                | e-Speed Ethernet controller 2                      |                    |             |                  |           |
| EC2_TXD3                            | Transmit Data                                      | AT31               | 0           | LV <sub>DD</sub> | 35        |
| EC2_TXD2                            | Transmit Data                                      | AP30               | 0           | LV <sub>DD</sub> | 35        |
| EC2_TXD1                            | Transmit Data                                      | AR30               | 0           | LV <sub>DD</sub> | 35        |
| EC2_TXD0                            | Transmit Data                                      | AT30               | 0           | LV <sub>DD</sub> | 35        |
| EC2_TX_EN                           | Transmit Enable                                    | AR31               | 0           | LV <sub>DD</sub> | 15        |

Table 1. Pins listed by bus (continued)

| Signal                      | Signal description                                 | Package pin number | Pin<br>type | Power supply     | Notes     |
|-----------------------------|----------------------------------------------------|--------------------|-------------|------------------|-----------|
| EC2_GTX_CLK/<br>EC2_TX_ER   | Transmit Clock Out (RGMII)<br>Transmit Error (MII) | AN31               | 0           | LV <sub>DD</sub> | 26        |
| EC2_RXD3                    | Receive Data                                       | AP33               | I           | LV <sub>DD</sub> | 27        |
| EC2_RXD2                    | Receive Data                                       | AN32               | I           | LV <sub>DD</sub> | 27        |
| EC2_RXD1                    | Receive Data                                       | AP32               | I           | LV <sub>DD</sub> | 26, 27    |
| EC2_RXD0                    | Receive Data                                       | AT32               | I           | LV <sub>DD</sub> | 26, 27    |
| EC2_RX_DV                   | Receive Data Valid                                 | AR33               | I           | LV <sub>DD</sub> | 27        |
| EC2_RX_CLK                  | Receive Clock                                      | AT33               | I           | LV <sub>DD</sub> | 27        |
| EC2_RX_ER                   | Receive Error (MII)                                | AH29               | I           | LV <sub>DD</sub> | _         |
| EC2_COL/EC_XTRNL_TX_STMP2   | Collision Detect (MII)                             | AJ31               | 0           | LV <sub>DD</sub> | 26        |
| EC2_CRS/EC_XTRNL_RX_STMP2   | Carrier Sense (MII)                                | AK31               | 0           | LV <sub>DD</sub> | 26        |
|                             | UART                                               |                    |             |                  | •         |
| UART1_SOUT/GPIO8            | Transmit Data                                      | AL22               | 0           | $OV_{DD}$        | 26        |
| UART2_SOUT/GPIO9            | Transmit Data                                      | AJ22               | 0           | OV <sub>DD</sub> | 26        |
| UART1_SIN/GPIO10            | Receive Data                                       | AR23               | I           | $OV_{DD}$        | 26        |
| UART2_SIN/GPIO11            | Receive Data                                       | AN23               | I           | $OV_{DD}$        | 26        |
| UART1_RTS/UART3_SOUT/GPIO12 | Ready to Send                                      | AM22               | 0           | $OV_{DD}$        | 26        |
| UART2_RTS/UART4_SOUT/GPIO13 | Ready to Send                                      | AK23               | 0           | $OV_{DD}$        | 26        |
| UART1_CTS/UART3_SIN/GPIO14  | Clear to Send                                      | AP22               | I           | $OV_{DD}$        | 26        |
| UART2_CTS/UART4_SIN/GPIO15  | Clear to Send                                      | AH23               | I           | $OV_{DD}$        | 26        |
|                             | I <sup>2</sup> C interface                         | •                  |             |                  |           |
| IIC1_SCL                    | Serial Clock                                       | AH15               | I/O         | $OV_{DD}$        | 2, 14     |
| IIC1_SDA                    | Serial Data                                        | AN14               | I/O         | OV <sub>DD</sub> | 2, 14     |
| IIC2_SCL                    | Serial Clock                                       | AM15               | I/O         | OV <sub>DD</sub> | 2, 14     |
| IIC2_SDA                    | Serial Data                                        | AL14               | I/O         | $OV_{DD}$        | 2, 14     |
| IIC3_SCL/SDHC_CD/GPIO16     | Serial Clock                                       | AK13               | I/O         | $OV_{DD}$        | 2, 14, 27 |
| IIC3_SDA/SDHC_WP/GPIO17     | Serial Data                                        | AM14               | I/O         | $OV_{DD}$        | 2, 14, 27 |
| IIC4_SCL/EVT5               | Serial Clock                                       | AG14               | I/O         | $OV_{DD}$        | 2, 14     |
| IIC4_SDA/EVT6               | Serial Data                                        | AL15               | I/O         | $OV_{DD}$        | 2, 14     |
| SerDes (                    | x20) PCle, Aurora, 10GE, 1GE, SATA                 | 4                  |             |                  | l         |
| SD_TX19                     | Transmit Data (positive)                           | AG25               | 0           | $XV_{DD}$        | _         |
| SD_TX18                     | Transmit Data (positive)                           | AB28               | 0           | $XV_{DD}$        | _         |
| SD_TX17                     | Transmit Data (positive)                           | AG31               | 0           | $XV_{DD}$        | _         |
| SD_TX16                     | Transmit Data (positive)                           | AE31               | 0           | $XV_{DD}$        | _         |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal  | Signal description       | Package<br>pin number | Pin<br>type | Power supply | Notes |
|---------|--------------------------|-----------------------|-------------|--------------|-------|
| SD_TX15 | Transmit Data (positive) | AB33                  | 0           | $XV_{DD}$    | _     |
| SD_TX14 | Transmit Data (positive) | AA31                  | 0           | $XV_{DD}$    | _     |
| SD_TX13 | Transmit Data (positive) | Y29                   | 0           | $XV_{DD}$    | _     |
| SD_TX12 | Transmit Data (positive) | W31                   | 0           | $XV_{DD}$    | _     |
| SD_TX11 | Transmit Data (positive) | T30                   | 0           | $XV_{DD}$    | _     |
| SD_TX10 | Transmit Data (positive) | P31                   | 0           | $XV_{DD}$    |       |
| SD_TX09 | Transmit Data (positive) | N33                   | 0           | $XV_{DD}$    | _     |
| SD_TX08 | Transmit Data (positive) | M31                   | 0           | $XV_{DD}$    | _     |
| SD_TX07 | Transmit Data (positive) | K31                   | 0           | $XV_{DD}$    |       |
| SD_TX06 | Transmit Data (positive) | J33                   | 0           | $XV_{DD}$    | _     |
| SD_TX05 | Transmit Data (positive) | G33                   | 0           | $XV_{DD}$    |       |
| SD_TX04 | Transmit Data (positive) | D34                   | 0           | $XV_{DD}$    |       |
| SD_TX03 | Transmit Data (positive) | F31                   | 0           | $XV_{DD}$    | _     |
| SD_TX02 | Transmit Data (positive) | H30                   | 0           | $XV_{DD}$    |       |
| SD_TX01 | Transmit Data (positive) | F29                   | 0           | $XV_{DD}$    |       |
| SD_TX00 | Transmit Data (positive) | H28                   | 0           | $XV_{DD}$    | —     |
| SD_TX19 | Transmit Data (negative) | AG26                  | 0           | $XV_{DD}$    | _     |
| SD_TX18 | Transmit Data (negative) | AB29                  | 0           | $XV_{DD}$    |       |
| SD_TX17 | Transmit Data (negative) | AG32                  | 0           | $XV_{DD}$    | _     |
| SD_TX16 | Transmit Data (negative) | AE32                  | 0           | $XV_{DD}$    |       |
| SD_TX15 | Transmit Data (negative) | AB34                  | 0           | $XV_{DD}$    | _     |
| SD_TX14 | Transmit Data (negative) | AA32                  | 0           | $XV_{DD}$    | _     |
| SD_TX13 | Transmit Data (negative) | Y30                   | 0           | $XV_{DD}$    | _     |
| SD_TX12 | Transmit Data (negative) | W32                   | 0           | $XV_{DD}$    | _     |
| SD_TX11 | Transmit Data (negative) | T31                   | 0           | $XV_{DD}$    | _     |
| SD_TX10 | Transmit Data (negative) | P32                   | 0           | $XV_{DD}$    | _     |
| SD_TX09 | Transmit Data (negative) | N34                   | 0           | $XV_{DD}$    | _     |
| SD_TX08 | Transmit Data (negative) | M32                   | 0           | $XV_{DD}$    | _     |
| SD_TX07 | Transmit Data (negative) | K32                   | 0           | $XV_{DD}$    | _     |
| SD_TX06 | Transmit Data (negative) | J34                   | 0           | $XV_{DD}$    | _     |
| SD_TX05 | Transmit Data (negative) | F33                   | 0           | $XV_{DD}$    | _     |
| SD_TX04 | Transmit Data (negative) | E34                   | 0           | $XV_{DD}$    | _     |
| SD_TX03 | Transmit Data (negative) | E31                   | 0           | $XV_{DD}$    | _     |
| SD_TX02 | Transmit Data (negative) | G30                   | 0           | $XV_{DD}$    | _     |

Table 1. Pins listed by bus (continued)

| Signal  | Signal description       | Package pin number | Pin<br>type | Power supply     | Notes |
|---------|--------------------------|--------------------|-------------|------------------|-------|
| SD_TX01 | Transmit Data (negative) | E29                | 0           | XV <sub>DD</sub> | _     |
| SD_TX00 | Transmit Data (negative) | G28                | 0           | XV <sub>DD</sub> | _     |
| SD_RX19 | Receive Data (positive)  | AF27               | I           | $XV_{DD}$        | _     |
| SD_RX18 | Receive Data (positive)  | AD29               | I           | $XV_{DD}$        | _     |
| SD_RX17 | Receive Data (positive)  | AG36               | I           | $XV_{DD}$        | _     |
| SD_RX16 | Receive Data (positive)  | AF34               | I           | $XV_{DD}$        | _     |
| SD_RX15 | Receive Data (positive)  | AC36               | I           | $XV_{DD}$        | _     |
| SD_RX14 | Receive Data (positive)  | AA36               | I           | $XV_{DD}$        | _     |
| SD_RX13 | Receive Data (positive)  | Y34                | I           | $XV_{DD}$        | _     |
| SD_RX12 | Receive Data (positive)  | W36                | I           | $XV_{DD}$        | _     |
| SD_RX11 | Receive Data (positive)  | T34                | I           | XV <sub>DD</sub> | _     |
| SD_RX10 | Receive Data (positive)  | P36                | I           | $XV_{DD}$        | _     |
| SD_RX09 | Receive Data (positive)  | M36                | I           | XV <sub>DD</sub> | _     |
| SD_RX08 | Receive Data (positive)  | L34                | I           | XV <sub>DD</sub> | _     |
| SD_RX07 | Receive Data (positive)  | K36                | I           | XV <sub>DD</sub> | _     |
| SD_RX06 | Receive Data (positive)  | H36                | I           | XV <sub>DD</sub> | _     |
| SD_RX05 | Receive Data (positive)  | F36                | I           | XV <sub>DD</sub> | _     |
| SD_RX04 | Receive Data (positive)  | D36                | I           | $XV_{DD}$        | _     |
| SD_RX03 | Receive Data (positive)  | A31                | I           | XV <sub>DD</sub> | _     |
| SD_RX02 | Receive Data (positive)  | C30                | I           | $XV_{DD}$        | _     |
| SD_RX01 | Receive Data (positive)  | A29                | I           | $XV_{DD}$        | _     |
| SD_RX00 | Receive Data (positive)  | C28                | I           | $XV_{DD}$        | _     |
| SD_RX19 | Receive Data (negative)  | AF28               | I           | $XV_{DD}$        | _     |
| SD_RX18 | Receive Data (negative)  | AE29               | I           | $XV_{DD}$        | _     |
| SD_RX17 | Receive Data (negative)  | AG35               | I           | $XV_{DD}$        | _     |
| SD_RX16 | Receive Data (negative)  | AF33               | I           | $XV_{DD}$        | _     |
| SD_RX15 | Receive Data (negative)  | AC35               | I           | $XV_{DD}$        | _     |
| SD_RX14 | Receive Data (negative)  | AA35               | I           | $XV_{DD}$        | _     |
| SD_RX13 | Receive Data (negative)  | Y33                | I           | $XV_{DD}$        | _     |
| SD_RX12 | Receive Data (negative)  | W35                | I           | $XV_{DD}$        | _     |
| SD_RX11 | Receive Data (negative)  | T33                | I           | $XV_{DD}$        | _     |
| SD_RX10 | Receive Data (negative)  | P35                | I           | $XV_{DD}$        | _     |
| SD_RX09 | Receive Data (negative)  | M35                | I           | $XV_{DD}$        | _     |
| SD_RX08 | Receive Data (negative)  | L33                | I           | $XV_{DD}$        | _     |

Table 1. Pins listed by bus (continued)

| Signal               | Signal description                              | Package pin number | Pin<br>type | Power supply     | Notes |
|----------------------|-------------------------------------------------|--------------------|-------------|------------------|-------|
| SD_RX07              | Receive Data (negative)                         | K35                | I           | $XV_{DD}$        | _     |
| SD_RX06              | Receive Data (negative)                         | H35                | I           | $XV_{DD}$        | _     |
| SD_RX05              | Receive Data (negative)                         | F35                | I           | $XV_{DD}$        | _     |
| SD_RX04              | Receive Data (negative)                         | C36                | I           | $XV_{DD}$        | _     |
| SD_RX03              | Receive Data (negative)                         | B31                | I           | $XV_{DD}$        | _     |
| SD_RX02              | Receive Data (negative)                         | D30                | I           | $XV_{DD}$        | _     |
| SD_RX01              | Receive Data (negative)                         | B29                | I           | $XV_{DD}$        | _     |
| SD_RX00              | Receive Data (negative)                         | D28                | I           | $XV_{DD}$        | _     |
| SD_REF_CLK1          | SerDes Bank 1 PLL Reference<br>Clock            | A35                | I           | $XV_{DD}$        | _     |
| SD_REF_CLK1          | SerDes Bank 1 PLL Reference<br>Clock Complement | B35                | I           | $XV_{DD}$        | _     |
| SD_REF_CLK2          | SerDes Bank 2 PLL Reference<br>Clock            | V34                | I           | $XV_{DD}$        | _     |
| SD_REF_CLK2          | SerDes Bank 2 PLL Reference<br>Clock Complement | V33                | I           | $XV_{DD}$        | _     |
| SD_REF_CLK3          | SerDes Bank 3 PLL Reference<br>Clock            | AC32               | I           | XVDD             | _     |
| SD_REF_CLK3          | SerDes Bank 3 PLL Reference<br>Clock Complement | AC31               | I           | XVDD             | _     |
| SD_REF_CLK4          | SerDes Bank 4 PLL Reference<br>Clock            | U28                | I           | XVDD             | _     |
| SD_REF_CLK4          | SerDes Bank 4 PLL Reference<br>Clock Complement | V28                | I           | XVDD             | _     |
| G                    | eneral-Purpose Input/Output                     |                    |             |                  |       |
| GPIO00               | General Purpose Input / Output                  | AL21               | I/O         | $OV_{DD}$        | _     |
| GPIO01               | General Purpose Input / Output                  | AK22               | I/O         | $OV_{DD}$        | _     |
| GPIO02               | General Purpose Input / Output                  | AM20               | I/O         | $OV_{DD}$        | _     |
| GPIO03               | General Purpose Input / Output                  | AN20               | I/O         | $OV_{DD}$        | _     |
| GPIO04/USB1_DRVVBUS  | General Purpose Input / Output                  | AH21               | I/O         | $OV_{DD}$        | _     |
| GPIO05/USB1_PWRFAULT | General Purpose Input / Output                  | AJ21               | I/O         | $OV_{DD}$        | _     |
| GPIO06/USB2_DRVVBUS  | General Purpose Input / Output                  | AK21               | I/O         | $OV_{DD}$        | _     |
| GPIO07/USB2_PWRFAULT | General Purpose Input / Output                  | AG20               | I/O         | OV <sub>DD</sub> | _     |
| GPIO08/UART1_SOUT    | General Purpose Input / Output                  | AL22               | I/O         | OV <sub>DD</sub> | _     |
| GPIO09/UART2_SOUT    | General Purpose Input / Output                  | AJ22               | I/O         | OV <sub>DD</sub> | _     |
| GPIO10/UART1_SIN     | General Purpose Input / Output                  | AR23               | I/O         | OV <sub>DD</sub> | _     |
| GPIO11/UART2_SIN     | General Purpose Input / Output                  | AN23               | I/O         | $OV_{DD}$        |       |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal                              | Signal description             | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|-------------------------------------|--------------------------------|-----------------------|-------------|------------------|-------|
| GPIO12/UART1_RTS/UART3_SOUT         | General Purpose Input / Output | AM22                  | I/O         | $OV_{DD}$        | _     |
| GPIO13/UART2_RTS/UART4_SOUT         | General Purpose Input / Output | AK23                  | I/O         | $OV_{DD}$        | _     |
| GPIO14/UART1_CTS/UART3_SIN          | General Purpose Input / Output | AP22                  | I/O         | $OV_{DD}$        | _     |
| GPIO15/UART2_CTS/UART4_SIN          | General Purpose Input / Output | AH23                  | I/O         | $OV_{DD}$        | _     |
| GPIO16/IIC3_SCL/SDHC_CD             | General Purpose Input / Output | AK13                  | I/O         | $OV_{DD}$        | 27    |
| GPIO17/IIC3_SDA/SDHC_WP             | General Purpose Input / Output | AM14                  | I/O         | $OV_{DD}$        | 27    |
| GPIO18/DMA1_DREQ0                   | General Purpose Input / Output | AP21                  | I/O         | $OV_{DD}$        | _     |
| GPIO19/DMA1_DACK0                   | General Purpose Input / Output | AL19                  | I/O         | $OV_{DD}$        | _     |
| GPIO20/DMA2_DREQ0/ALT_MDVAL         | General Purpose Input / Output | AJ20                  | I/O         | $OV_{DD}$        | _     |
| GPIO21/IRQ3                         | General Purpose Input / Output | AJ15                  | I/O         | $OV_{DD}$        | _     |
| GPIO22/IRQ4                         | General Purpose Input / Output | AH17                  | I/O         | $OV_{DD}$        | _     |
| GPIO23/IRQ5                         | General Purpose Input / Output | AJ13                  | I/O         | $OV_{DD}$        | _     |
| GPIO24/IRQ6                         | General Purpose Input / Output | AG17                  | I/O         | $OV_{DD}$        | _     |
| GPIO25/IRQ7                         | General Purpose Input / Output | AM13                  | I/O         | $OV_{DD}$        | _     |
| GPIO26/IRQ8                         | General Purpose Input / Output | AG13                  | I/O         | $OV_{DD}$        | _     |
| GPIO27/IRQ9                         | General Purpose Input / Output | AK11                  | I/O         | $OV_{DD}$        | _     |
| GPIO28/IRQ10                        | General Purpose Input / Output | AH14                  | I/O         | $OV_{DD}$        | _     |
| GPIO29/IRQ11                        | General Purpose Input / Output | AL12                  | I/O         | $OV_{DD}$        | _     |
| GPIO30/TSEC_1588_ALARM_OUT2/EC1_COL | General Purpose Input / Output | AK35                  | I/O         | LV <sub>DD</sub> | 25    |
| GPIO31/TSEC_1588_PULSE_OUT2/EC1_CRS | General Purpose Input / Output | AJ34                  | I/O         | LV <sub>DD</sub> | 25    |
|                                     | System Control                 |                       |             |                  |       |
| PORESET                             | Power On Reset                 | AP17                  | - 1         | $OV_{DD}$        | _     |
| HRESET                              | Hard Reset                     | AR17                  | I/O         | OV <sub>DD</sub> | 1, 2  |
| RESET_REQ                           | Reset Request                  | AT16                  | 0           | $OV_{DD}$        | 35    |
| CKSTP_OUT                           | Checkstop Out                  | AM19                  | 0           | $OV_{DD}$        | 1, 2  |
|                                     | Debug                          | 1                     |             |                  |       |
| EVT0                                | Event 0                        | AJ17                  | I/O         | $OV_{DD}$        | 20    |
| EVT1                                | Event 1                        | AK17                  | I/O         | OV <sub>DD</sub> | _     |
| EVT2                                | Event 2                        | AN16                  | I/O         | OV <sub>DD</sub> | _     |
| EVT3                                | Event 3                        | AK16                  | I/O         | OV <sub>DD</sub> | _     |
| EVT4                                | Event 4                        | AM16                  | I/O         | OV <sub>DD</sub> | _     |
| EVT5/IIC4_SCL                       | Event 5                        | AG14                  | I/O         | OV <sub>DD</sub> | _     |
| EVT6/IIC4_SDA                       | Event 6                        | AL15                  | I/O         | OV <sub>DD</sub> | _     |
| EVT7/DMA2_DACK0/ALT_MSRCID0         | Event 7                        | AG19                  | I/O         | OV <sub>DD</sub> | _     |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal                       | Signal description          | Package pin number | Pin<br>type | Power supply     | Notes   |
|------------------------------|-----------------------------|--------------------|-------------|------------------|---------|
| EVT8/DMA2_DDONE0/ALT_MSRCID1 | Event 8                     | AP20               | I/O         | OV <sub>DD</sub> | _       |
| EVT9/IRQ_OUT                 | Event 9                     | AK14               | I/O         | OV <sub>DD</sub> | _       |
| MDVAL                        | Debug Data Valid            | AR15               | 0           | OV <sub>DD</sub> | _       |
| MSRCID0                      | Debug Source ID 0           | AH20               | 0           | OV <sub>DD</sub> | 4,20,35 |
| MSRCID1                      | Debug Source ID 1           | AJ19               | 0           | OV <sub>DD</sub> | _       |
| MSRCID2                      | Debug Source ID 2           | AH18               | 0           | OV <sub>DD</sub> | _       |
| ALT_MDVAL/DMA2_DREQ0/GPIO20  | Alternate Debug Data Valid  | AJ20               | 0           | OV <sub>DD</sub> | 26      |
| ALT_MSRCID0/DMA2_DACK0/EVT7  | Alternate Debug Source ID 0 | AG19               | 0           | OV <sub>DD</sub> | 26      |
| ALT_MSRCID1/DMA2_DDONE0/EVT8 | Alternate Debug Source ID 1 | AP20               | 0           | OV <sub>DD</sub> | 26      |
| CLK_OUT                      | Clock Out                   | AK20               | 0           | OV <sub>DD</sub> | 6       |
|                              | Clock                       |                    | •           | •                |         |
| RTC                          | Real Time Clock             | AN24               | I           | OV <sub>DD</sub> | _       |
| SYSCLK                       | System Clock                | AT23               | I           | OV <sub>DD</sub> | _       |
|                              | JTAG                        |                    |             | <u>I</u>         |         |
| тск                          | Test Clock                  | AR22               | I           | OV <sub>DD</sub> | _       |
| TDI                          | Test Data In                | AN17               | I           | OV <sub>DD</sub> | 7       |
| TDO                          | Test Data Out               | AP15               | 0           | OV <sub>DD</sub> | 6       |
| TMS                          | Test Mode Select            | AR20               | I           | OV <sub>DD</sub> | 7       |
| TRST                         | Test Reset                  | AR19               | I           | OV <sub>DD</sub> | 7       |
|                              | DFT                         |                    |             |                  |         |
| SCAN_MODE                    | Scan Mode                   | AL17               | I           | OV <sub>DD</sub> | 12      |
| TEST_SEL                     | Test Mode Select            | AT21               | I           | OV <sub>DD</sub> | 28      |
| TEST_SEL2                    | Test Mode Select 2          | AP11               | I           | OV <sub>DD</sub> | 44      |
|                              | Power Management            |                    | •           | •                |         |
| ASLEEP                       | Asleep                      | AR21               | 0           | OV <sub>DD</sub> | 35      |
|                              | Input/Output Voltage Select |                    |             | _                |         |
| IO_VSEL0                     | I/O Voltage Select          | AL18               | I           | OV <sub>DD</sub> | 30      |
| IO_VSEL1                     | I/O Voltage Select          | AP18               | I           | OV <sub>DD</sub> | 30      |
| IO_VSEL2                     | I/O Voltage Select          | AK18               | I           | OV <sub>DD</sub> | 30      |
| IO_VSEL3                     | I/O Voltage Select          | AM18               | I           | OV <sub>DD</sub> | 30      |
| IO_VSEL4                     | I/O Voltage Select          | AH19               | I           | OV <sub>DD</sub> | 30      |

Table 1. Pins listed by bus (continued)

| Signal                  | Signal description       | Package<br>pin number | Pin<br>type       | Power supply     | Notes |  |  |  |  |  |
|-------------------------|--------------------------|-----------------------|-------------------|------------------|-------|--|--|--|--|--|
| Core Voltage ID Signals |                          |                       |                   |                  |       |  |  |  |  |  |
| VID_VDD_CA_CB0          | Core voltage ID 0        | AT14                  | 0                 | $OV_{DD}$        | 42    |  |  |  |  |  |
| VID_VDD_CA_CB1          | Core voltage ID 1        | AP14                  | 0                 | OV <sub>DD</sub> | 42    |  |  |  |  |  |
| VID_VDD_CA_CB2          | Core voltage ID 2        | AN13                  | 0                 | OV <sub>DD</sub> | 42    |  |  |  |  |  |
| VID_VDD_CA_CB3          | Core voltage ID 3        | AM12                  | 0                 | OV <sub>DD</sub> | 42    |  |  |  |  |  |
|                         | Power and Ground Signals |                       | l                 |                  |       |  |  |  |  |  |
| GND                     | Ground                   | C3                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | B5                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | F3                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | E5                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | D7                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | C9                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | B11                   | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | J3                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | H5                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | G7                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | G17                   | _                 | _                |       |  |  |  |  |  |
| GND                     | Ground                   | F9                    | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | E11                   | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | D13                   | _                 | _                |       |  |  |  |  |  |
| GND                     | Ground                   | C15                   | _                 | _                |       |  |  |  |  |  |
| GND                     | Ground                   | K19                   | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | B20                   | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | B22                   | _                 | _                |       |  |  |  |  |  |
| GND                     | Ground                   | E19                   | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | L22                   | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | J23                   | _                 | _                |       |  |  |  |  |  |
| GND                     | Ground                   | A22                   | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | L20                   | <del>  _  </del>  | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | A26                   | <del>  _  </del>  | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | A18                   | <del>  _   </del> | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | E17                   | _                 | _                | _     |  |  |  |  |  |
| GND                     | Ground                   | F23                   | <del> </del>      | _                | _     |  |  |  |  |  |

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package<br>pin number | Pin<br>type | Power supply | Notes |
|--------|--------------------|-----------------------|-------------|--------------|-------|
| GND    | Ground             | J27                   | _           | _            | _     |
| GND    | Ground             | F27                   | _           | _            | _     |
| GND    | Ground             | G21                   | _           | _            | _     |
| GND    | Ground             | K25                   | _           | _            | _     |
| GND    | Ground             | B18                   | _           | _            | _     |
| GND    | Ground             | L18                   | _           | _            | _     |
| GND    | Ground             | J21                   | _           | _            | _     |
| GND    | Ground             | M27                   | _           | _            | _     |
| GND    | Ground             | G13                   | _           | _            | _     |
| GND    | Ground             | F15                   | _           | _            | _     |
| GND    | Ground             | H11                   | _           | _            | _     |
| GND    | Ground             | J9                    | _           | _            | _     |
| GND    | Ground             | K7                    | _           | _            | _     |
| GND    | Ground             | L5                    | _           | _            | _     |
| GND    | Ground             | МЗ                    |             |              | _     |
| GND    | Ground             | R3                    | _           | _            | _     |
| GND    | Ground             | P5                    | _           | _            | _     |
| GND    | Ground             | N7                    | _           | _            | _     |
| GND    | Ground             | M9                    | _           | _            | _     |
| GND    | Ground             | V25                   | _           | _            | _     |
| GND    | Ground             | R9                    | _           | _            | _     |
| GND    | Ground             | T7                    | _           | _            | _     |
| GND    | Ground             | U5                    | _           | _            | _     |
| GND    | Ground             | U3                    | _           | _            | _     |
| GND    | Ground             | Y3                    | _           | _            | _     |
| GND    | Ground             | Y5                    | _           | _            | _     |
| GND    | Ground             | W7                    | _           | _            | _     |
| GND    | Ground             | V10                   | _           | _            | _     |
| GND    | Ground             | AA9                   | _           | _            | _     |
| GND    | Ground             | AB7                   | _           | _            | _     |
| GND    | Ground             | AC5                   | _           | _            | _     |
| GND    | Ground             | AD3                   | _           | _            | _     |
| GND    | Ground             | AD9                   | _           | _            | _     |
| GND    | Ground             | AE7                   | _           | _            | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package pin number | Pin<br>type | Power supply | Notes |
|--------|--------------------|--------------------|-------------|--------------|-------|
| GND    | Ground             | AF5                | _           | _            | _     |
| GND    | Ground             | AG3                | _           | _            | _     |
| GND    | Ground             | AG9                | _           | _            | _     |
| GND    | Ground             | AH7                | _           |              | _     |
| GND    | Ground             | AJ5                | _           | _            | _     |
| GND    | Ground             | AK3                | _           | _            | _     |
| GND    | Ground             | AN3                | _           | _            | _     |
| GND    | Ground             | AM5                | _           |              | _     |
| GND    | Ground             | AL7                | _           | _            | _     |
| GND    | Ground             | AK9                | _           | _            | _     |
| GND    | Ground             | AJ11               | _           | _            | _     |
| GND    | Ground             | AH13               | _           | _            | _     |
| GND    | Ground             | AR5                | _           | _            | _     |
| GND    | Ground             | AP7                | _           | _            | _     |
| GND    | Ground             | AN9                | _           | _            | _     |
| GND    | Ground             | AM11               | _           | _            | _     |
| GND    | Ground             | AL13               | _           | _            | _     |
| GND    | Ground             | AK15               | _           | _            | _     |
| GND    | Ground             | AG18               | _           | _            | _     |
| GND    | Ground             | AR11               | _           | _            | _     |
| GND    | Ground             | AP13               | _           |              | _     |
| GND    | Ground             | AN15               | _           | _            | _     |
| GND    | Ground             | AM17               | _           |              | _     |
| GND    | Ground             | AK19               | _           | _            | _     |
| GND    | Ground             | AF13               | _           | _            | _     |
| GND    | Ground             | AR18               | _           | _            | _     |
| GND    | Ground             | AB27               | _           | _            |       |
| GND    | Ground             | AP19               | _           | _            | _     |
| GND    | Ground             | AH22               | _           |              | _     |
| GND    | Ground             | AM21               | _           | _            |       |
| GND    | Ground             | AL29               | _           | _            | _     |
| GND    | Ground             | AR16               | _           | _            | _     |
| GND    | Ground             | AT22               | _           |              | _     |
| GND    | Ground             | AP23               |             | _            |       |

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package<br>pin number | Pin<br>type | Power supply | Notes |
|--------|--------------------|-----------------------|-------------|--------------|-------|
| GND    | Ground             | AR32                  | _           | _            | _     |
| GND    | Ground             | AK28                  | _           | _            | _     |
| GND    | Ground             | AE27                  | _           | _            | _     |
| GND    | Ground             | L16                   | _           | _            | _     |
| GND    | Ground             | AP34                  | _           | _            | _     |
| GND    | Ground             | AJ32                  | _           | _            | _     |
| GND    | Ground             | AN30                  | _           | _            | _     |
| GND    | Ground             | AH34                  | _           | _            | _     |
| GND    | Ground             | AT36                  | _           |              | _     |
| GND    | Ground             | AL34                  | _           | _            | _     |
| GND    | Ground             | AM32                  | _           |              | _     |
| GND    | Ground             | AE26                  | _           |              | _     |
| GND    | Ground             | AC26                  | _           | _            | _     |
| GND    | Ground             | AA26                  | _           |              | _     |
| GND    | Ground             | W26                   | _           | _            |       |
| GND    | Ground             | U26                   | _           | _            | _     |
| GND    | Ground             | R26                   | _           | _            | _     |
| GND    | Ground             | N26                   | _           |              | _     |
| GND    | Ground             | M11                   | _           | _            | _     |
| GND    | Ground             | P11                   | _           | _            | _     |
| GND    | Ground             | T11                   | _           |              | _     |
| GND    | Ground             | V11                   | _           | _            | _     |
| GND    | Ground             | Y11                   | _           | _            | _     |
| GND    | Ground             | AB11                  | _           |              | _     |
| GND    | Ground             | AD11                  | _           | _            | _     |
| GND    | Ground             | AE12                  | _           | _            | _     |
| GND    | Ground             | AC12                  | _           |              | _     |
| GND    | Ground             | AA12                  | _           | _            | _     |
| GND    | Ground             | W12                   | _           | _            | _     |
| GND    | Ground             | U12                   | _           | _            | _     |
| GND    | Ground             | R12                   | _           | _            | _     |
| GND    | Ground             | N12                   | _           | _            | _     |
| GND    | Ground             | M13                   | _           | _            | _     |
| GND    | Ground             | P13                   | _           | _            | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package<br>pin number | Pin<br>type | Power supply | Notes |
|--------|--------------------|-----------------------|-------------|--------------|-------|
| GND    | Ground             | T13                   | _           | _            | _     |
| GND    | Ground             | V13                   | _           | _            | _     |
| GND    | Ground             | Y13                   | _           | _            | _     |
| GND    | Ground             | AB13                  | _           | _            | _     |
| GND    | Ground             | AD13                  | _           | _            | _     |
| GND    | Ground             | AE14                  | _           | _            | _     |
| GND    | Ground             | AC14                  | _           | _            | _     |
| GND    | Ground             | AA14                  | _           | _            | _     |
| GND    | Ground             | W14                   | _           | _            | _     |
| GND    | Ground             | U14                   | _           | _            | _     |
| GND    | Ground             | R14                   | _           | _            | _     |
| GND    | Ground             | N14                   | _           | _            | _     |
| GND    | Ground             | L14                   | _           | _            | _     |
| GND    | Ground             | M15                   | _           | _            | _     |
| GND    | Ground             | P15                   | _           | _            | _     |
| GND    | Ground             | T15                   | _           | _            | _     |
| GND    | Ground             | V15                   | _           | _            | _     |
| GND    | Ground             | Y15                   | _           | _            | _     |
| GND    | Ground             | AB15                  | _           | _            | _     |
| GND    | Ground             | AD15                  | _           | _            | _     |
| GND    | Ground             | AF15                  | _           | _            | _     |
| GND    | Ground             | W16                   | _           | _            | _     |
| GND    | Ground             | AC16                  | _           | _            | _     |
| GND    | Ground             | AA16                  | _           | _            | _     |
| GND    | Ground             | AE16                  | _           | _            | _     |
| GND    | Ground             | U16                   | _           | _            | _     |
| GND    | Ground             | R16                   | _           | _            | _     |
| GND    | Ground             | N16                   | _           | _            | _     |
| GND    | Ground             | M17                   | _           | _            | _     |
| GND    | Ground             | P17                   | _           | _            | _     |
| GND    | Ground             | T17                   | _           | _            | _     |
| GND    | Ground             | N18                   | _           | _            | _     |
| GND    | Ground             | R18                   | _           | _            | _     |
| GND    | Ground             | U18                   | _           | _            | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package<br>pin number | Pin<br>type | Power supply | Notes |
|--------|--------------------|-----------------------|-------------|--------------|-------|
| GND    | Ground             | Y17                   | _           | _            | _     |
| GND    | Ground             | AB17                  | _           | _            | _     |
| GND    | Ground             | AD17                  | _           | _            | _     |
| GND    | Ground             | AF17                  | _           | _            | _     |
| GND    | Ground             | W18                   | _           | _            | _     |
| GND    | Ground             | AC18                  | _           | _            | _     |
| GND    | Ground             | AA18                  | _           | _            | _     |
| GND    | Ground             | AE18                  | _           | _            | _     |
| GND    | Ground             | AF19                  | _           | _            | _     |
| GND    | Ground             | AD19                  | _           | _            | _     |
| GND    | Ground             | AB19                  | _           | _            | _     |
| GND    | Ground             | Y19                   | _           | _            | _     |
| GND    | Ground             | V19                   | _           | _            | _     |
| GND    | Ground             | T19                   | _           | _            | _     |
| GND    | Ground             | P19                   | _           | _            | _     |
| GND    | Ground             | M19                   | _           | _            | _     |
| GND    | Ground             | N20                   | _           | _            | _     |
| GND    | Ground             | R20                   | _           | _            | _     |
| GND    | Ground             | U20                   | _           | _            | _     |
| GND    | Ground             | AE20                  | _           | _            | _     |
| GND    | Ground             | AA20                  | _           | _            | _     |
| GND    | Ground             | AC20                  | _           | _            | _     |
| GND    | Ground             | W20                   | _           | _            | _     |
| GND    | Ground             | AF21                  | _           | _            | _     |
| GND    | Ground             | AD21                  | _           | _            | _     |
| GND    | Ground             | AB21                  | _           | _            | _     |
| GND    | Ground             | Y21                   | _           |              | _     |
| GND    | Ground             | V21                   | _           | _            | _     |
| GND    | Ground             | T21                   | _           | _            | _     |
| GND    | Ground             | P21                   | _           | _            | _     |
| GND    | Ground             | M21                   | _           | _            | _     |
| GND    | Ground             | AE22                  | _           |              | _     |
| GND    | Ground             | AC22                  | _           |              | _     |
| GND    | Ground             | AA22                  | _           | _            | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package pin number | Pin<br>type | Power supply | Notes |
|--------|--------------------|--------------------|-------------|--------------|-------|
| GND    | Ground             | W22                | _           | _            | _     |
| GND    | Ground             | U22                | _           | _            | _     |
| GND    | Ground             | R22                | _           | _            | _     |
| GND    | Ground             | N22                | _           | _            | _     |
| GND    | Ground             | AF23               | _           | _            | _     |
| GND    | Ground             | AD23               | _           | _            | _     |
| GND    | Ground             | AB23               | _           | _            | _     |
| GND    | Ground             | Y23                | _           | _            | _     |
| GND    | Ground             | V23                | _           | _            | _     |
| GND    | Ground             | T23                | _           | _            | _     |
| GND    | Ground             | P23                | _           | _            | _     |
| GND    | Ground             | M23                | _           | _            | _     |
| GND    | Ground             | L24                | _           | _            | _     |
| GND    | Ground             | N24                | _           | _            | _     |
| GND    | Ground             | R24                | _           | _            | _     |
| GND    | Ground             | U24                | _           | _            | _     |
| GND    | Ground             | W24                | _           | _            | _     |
| GND    | Ground             | AA24               | _           | _            | _     |
| GND    | Ground             | AC24               | _           | _            | _     |
| GND    | Ground             | AE24               | _           | _            | _     |
| GND    | Ground             | AF25               | _           | _            | _     |
| GND    | Ground             | AD25               | _           | _            | _     |
| GND    | Ground             | AB25               | _           | _            | _     |
| GND    | Ground             | Y25                | _           | _            | _     |
| GND    | Ground             | P27                | _           | _            | _     |
| GND    | Ground             | V17                | _           | _            | _     |
| GND    | Ground             | T25                | _           | _            | _     |
| GND    | Ground             | P25                | _           | _            | _     |
| GND    | Ground             | M25                | _           | _            | _     |
| GND    | Ground             | T27                | _           | _            | _     |
| GND    | Ground             | V27                | _           | _            | _     |
| GND    | Ground             | Y27                | _           | _            | _     |
| GND    | Ground             | AD27               | _           | _            | _     |
| GND    | Ground             | L12                | _           | _            | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description     | Package pin number | Pin<br>type | Power supply | Notes |
|--------|------------------------|--------------------|-------------|--------------|-------|
| GND    | Ground                 | AG16               | _           |              |       |
| GND    | Ground                 | W15                | _           | _            | _     |
| GND    | Ground                 | W19                | _           | _            | _     |
| GND    | Ground                 | AA19               | _           | _            | _     |
| GND    | Ground                 | Y20                | _           | _            | _     |
| GND    | Ground                 | AB14               | _           | _            | _     |
| GND    | Ground                 | AA21               | _           | _            | _     |
| GND    | Ground                 | Y16                | _           | _            | _     |
| GND    | Ground                 | AA15               | _           | _            | _     |
| GND    | Ground                 | AC15               | _           | _            | _     |
| GND    | Ground                 | AA17               | _           | _            | _     |
| GND    | Ground                 | AC17               |             |              |       |
| GND    | Ground                 | W17                | _           | _            | _     |
| GND    | Ground                 | Y18                | _           | _            | _     |
| GND    | Ground                 | AB18               |             |              |       |
| GND    | Ground                 | AB16               | _           | _            | _     |
| GND    | Ground                 | AC19               | _           | _            | _     |
| GND    | Ground                 | AB20               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | AA30               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | AB32               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | AC30               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | AC34               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | AD30               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | AD31               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | AF32               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | AG30               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | D33                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | E28                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | E30                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | F32                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | G29                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | G31                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | H29                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | H32                | _           | _            | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description     | Package pin number | Pin<br>type | Power supply | Notes |
|--------|------------------------|--------------------|-------------|--------------|-------|
| XGND   | SerDes Transceiver GND | H34                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | J29                | _           |              | _     |
| XGND   | SerDes Transceiver GND | J31                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | K28                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | K29                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | L29                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | L32                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | M30                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | N29                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | N30                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | N32                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | P29                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | P34                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | R30                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | R32                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | U29                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | U31                | _           |              | _     |
| XGND   | SerDes Transceiver GND | V29                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | V31                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | W30                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | Y32                | _           | _            | _     |
| XGND   | SerDes Transceiver GND | AH31               | _           | _            | _     |
| XGND   | SerDes Transceiver GND | Y28                | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | A28                | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | A32                | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | A36                | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | AA34               | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | AB36               | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | AD35               | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | AE34               | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | AF36               | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | AG33               | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | B30                | _           | _            | _     |
| SGND   | SerDes Core Logic GND  | B34                | _           | _            | _     |

Table 1. Pins listed by bus (continued)

| Signal       | Signal description       | Package<br>pin number | Pin<br>type | Power supply | Notes |
|--------------|--------------------------|-----------------------|-------------|--------------|-------|
| SGND         | SerDes Core Logic GND    | C29                   | _           |              | _     |
| SGND         | SerDes Core Logic GND    | C33                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | D31                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | D35                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | E35                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | G34                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | G36                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | J35                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | K33                   | _           |              | _     |
| SGND         | SerDes Core Logic GND    | L36                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | M34                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | N35                   | _           |              | _     |
| SGND         | SerDes Core Logic GND    | R33                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | R36                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | T35                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | U34                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | V36                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | W33                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | Y35                   | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | AH35                  | _           |              | _     |
| SGND         | SerDes Core Logic GND    | AH33                  | _           | _            | _     |
| SGND         | SerDes Core Logic GND    | AF29                  | _           | _            | _     |
| AGND_SRDS1   | SerDes PLL1 GND          | B33                   | _           | _            | _     |
| AGND_SRDS2   | SerDes PLL2 GND          | T36                   | _           | _            | _     |
| AGND_SRDS3   | SerDes PLL3 GND          | AE36                  | _           | _            | _     |
| AGND_SRDS4   | SerDes PLL4 GND          | T28                   | _           | _            | _     |
| SENSEGND_PL1 | Platform GND Sense 1     | AF12                  | _           | _            | 8     |
| SENSEGND_PL2 | Platform GND Sense 2     | K27                   | _           | _            | 8     |
| SENSEGND_CA  | Core Group A GND Sense   | K17                   | _           | _            | 8     |
| USB1_AGND    | USB1 PHY Transceiver GND | AH24                  | _           | _            | _     |
| USB1_AGND    | USB1 PHY Transceiver GND | AJ24                  | _           | _            | _     |
| USB1_AGND    | USB1 PHY Transceiver GND | AL25                  | _           | 1            | _     |
| USB1_AGND    | USB1 PHY Transceiver GND | AM25                  | _           | _            | _     |
| USB1_AGND    | USB1 PHY Transceiver GND | AR25                  | _           | _            | _     |

Table 1. Pins listed by bus (continued)

| Signal    | Signal description       | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|-----------|--------------------------|-----------------------|-------------|------------------|-------|
| USB1_AGND | USB1 PHY Transceiver GND | AR26                  | _           | _                | _     |
| USB1_AGND | USB1 PHY Transceiver GND | AR27                  | _           | _                | _     |
| USB1_AGND | USB1 PHY Transceiver GND | AR28                  | _           | _                | _     |
| USB1_AGND | USB1 PHY Transceiver GND | AT25                  | _           | _                | _     |
| USB1_AGND | USB1 PHY Transceiver GND | AT28                  | _           | _                | _     |
| USB2_AGND | USB2 PHY Transceiver GND | AH27                  | _           | _                | _     |
| USB2_AGND | USB2 PHY Transceiver GND | AL28                  | _           | _                | _     |
| USB2_AGND | USB2 PHY Transceiver GND | AM28                  | _           | _                | _     |
| USB2_AGND | USB2 PHY Transceiver GND | AN25                  | _           | _                | _     |
| USB2_AGND | USB2 PHY Transceiver GND | AN26                  | _           | _                | _     |
| USB2_AGND | USB2 PHY Transceiver GND | AN27                  | _           | _                | _     |
| USB2_AGND | USB2 PHY Transceiver GND | AN28                  | _           | _                | _     |
| USB2_AGND | USB2 PHY Transceiver GND | AP25                  | _           | _                | _     |
| USB2_AGND | USB2 PHY Transceiver GND | AP28                  | _           | _                | _     |
| OVDD      | General I/O Supply       | AN22                  | _           | $OV_{DD}$        | _     |
| OVDD      | General I/O Supply       | AJ14                  | _           | OV <sub>DD</sub> | _     |
| OVDD      | General I/O Supply       | AJ18                  | _           | $OV_{DD}$        | _     |
| OVDD      | General I/O Supply       | AL16                  | _           | $OV_{DD}$        | _     |
| OVDD      | General I/O Supply       | AJ12                  | _           | OV <sub>DD</sub> | _     |
| OVDD      | General I/O Supply       | AN18                  | _           | $OV_{DD}$        | _     |
| OVDD      | General I/O Supply       | AG21                  | _           | $OV_{DD}$        | _     |
| OVDD      | General I/O Supply       | AL20                  | _           | OV <sub>DD</sub> | _     |
| OVDD      | General I/O Supply       | AT15                  | _           | $OV_{DD}$        | _     |
| OVDD      | General I/O Supply       | AJ23                  | _           | $OV_{DD}$        | _     |
| OVDD      | General I/O Supply       | AP16                  | _           | OV <sub>DD</sub> | _     |
| OVDD      | General I/O Supply       | AR24                  | _           | $OV_{DD}$        | _     |
| CVDD      | eSPI & eSDHC Supply      | AG24                  | _           | CV <sub>DD</sub> | _     |
| CVDD      | eSPI & eSDHC Supply      | AJ29                  | _           | CV <sub>DD</sub> | _     |
| CVDD      | eSPI & eSDHC Supply      | AP29                  | _           | CV <sub>DD</sub> | _     |
| GVDD      | DDR Supply               | B2                    | _           | $GV_DD$          | _     |
| GVDD      | DDR Supply               | B8                    | _           | GV <sub>DD</sub> | _     |
| GVDD      | DDR Supply               | B14                   | _           | GV <sub>DD</sub> | _     |
| GVDD      | DDR Supply               | C18                   | _           | GV <sub>DD</sub> | _     |
| GVDD      | DDR Supply               | C12                   | _           | GV <sub>DD</sub> | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package pin number | Pin<br>type | Power supply     | Notes |
|--------|--------------------|--------------------|-------------|------------------|-------|
| GVDD   | DDR Supply         | C6                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | D4                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | D10                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | D16                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | E14                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | E8                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | E2                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | F6                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | F12                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AR8                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | G4                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | G10                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | G16                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | H14                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | H8                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | H2                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | J6                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | K10                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | K4                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | L2                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | L8                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | M6                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | N4                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | N10                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | P8                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | P2                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | R6                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | T10                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | T4                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | J12                | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | U2                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | U8                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | V7                 | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AK10               | _           | GV <sub>DD</sub> | _     |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|--------|--------------------|-----------------------|-------------|------------------|-------|
| GVDD   | DDR Supply         | W10                   | _           | $GV_DD$          | _     |
| GVDD   | DDR Supply         | AA6                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AR2                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | Y2                    | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | Y8                    | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AC2                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AD6                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AE10                  | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AE4                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AF2                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AF8                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AB4                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AB10                  | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AC8                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AG6                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AH10                  | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AH4                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AJ2                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AJ8                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AR14                  | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AK6                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AL4                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AL10                  | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AM2                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AM8                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AP10                  | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AN12                  | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AN6                   | _           | GV <sub>DD</sub> | _     |
| GVDD   | DDR Supply         | AP4                   | _           | GV <sub>DD</sub> | _     |
| BVDD   | Local Bus Supply   | B24                   | _           | BV <sub>DD</sub> | _     |
| BVDD   | Local Bus Supply   | K22                   | _           | BV <sub>DD</sub> | _     |
| BVDD   | Local Bus Supply   | F20                   | _           | BV <sub>DD</sub> | _     |
| BVDD   | Local Bus Supply   | F26                   | _           | BV <sub>DD</sub> | _     |
| BVDD   | Local Bus Supply   | E24                   | _           | BV <sub>DD</sub> | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description       | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|--------|--------------------------|-----------------------|-------------|------------------|-------|
| BVDD   | Local Bus Supply         | E22                   | _           | BV <sub>DD</sub> | _     |
| BVDD   | Local Bus Supply         | K24                   | _           | BV <sub>DD</sub> | _     |
| BVDD   | Local Bus Supply         | H20                   | _           | BV <sub>DD</sub> | _     |
| BVDD   | Local Bus Supply         | H18                   | _           | $BV_{DD}$        | _     |
| SVDD   | SerDes Core Logic Supply | A30                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | A34                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | AA33                  | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | AB35                  | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | AD36                  | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | AE33                  | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | AF35                  | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | AG34                  | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | B28                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | B32                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | B36                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | C31                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | C34                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | C35                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | D29                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | E36                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | F34                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | G35                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | J36                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | K34                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | L35                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | M33                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | N36                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | R34                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | R35                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | U33                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | V35                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | W34                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | Y36                   | _           | SV <sub>DD</sub> | _     |
| SVDD   | SerDes Core Logic Supply | AH36                  | _           | $SV_{DD}$        | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description        | Package<br>pin number | Pin<br>type | Power supply     | Notes |
|--------|---------------------------|-----------------------|-------------|------------------|-------|
| S1VDD  | SerDes Core Logic Supply  | AC29                  | _           | SV <sub>DD</sub> | _     |
| S1VDD  | SerDes Core Logic Supply  | AG28                  | _           | SV <sub>DD</sub> | _     |
| XVDD   | SerDes Transceiver Supply | AA29                  | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | AB30                  | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | AB31                  | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | AC33                  | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | AD32                  | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | AE30                  | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | AF31                  | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | E32                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | E33                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | F28                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | F30                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | G32                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | H31                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | H33                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | J28                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | J30                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | J32                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | K30                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | L30                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | L31                   | _           | $XV_{DD}$        |       |
| XVDD   | SerDes Transceiver Supply | M29                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | N31                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | P30                   | _           | $XV_{DD}$        |       |
| XVDD   | SerDes Transceiver Supply | P33                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | R29                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | R31                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | T29                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | T32                   | _           | $XV_{DD}$        |       |
| XVDD   | SerDes Transceiver Supply | U30                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | V30                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | V32                   | _           | $XV_{DD}$        | _     |
| XVDD   | SerDes Transceiver Supply | W29                   | _           | $XV_{DD}$        | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description                 | Package<br>pin number | Pin<br>type | Power supply       | Notes |
|--------|------------------------------------|-----------------------|-------------|--------------------|-------|
| XVDD   | SerDes Transceiver Supply          | Y31                   | _           | $XV_{DD}$          | _     |
| XVDD   | SerDes Transceiver Supply          | AH32                  | _           | $XV_{DD}$          | _     |
| X1VDD  | SerDes Transceiver Supply          | AG27                  | _           | $XV_{DD}$          | _     |
| VDD_LL | SerDes B4 Logic supply             | AC28                  | _           | VDD_PL             | 43    |
| LVDD   | Ethernet Controller 1 and 2 Supply | AK33                  | _           | LV <sub>DD</sub>   | _     |
| LVDD   | Ethernet Controller 1 and 2 Supply | AP31                  | _           | LV <sub>DD</sub>   | _     |
| LVDD   | Ethernet Controller 1 and 2 Supply | AL31                  | _           | LV <sub>DD</sub>   | _     |
| LVDD   | Ethernet Controller 1 and 2 Supply | AN33                  | _           | LV <sub>DD</sub>   | _     |
| LVDD   | Ethernet Controller 1 and 2 Supply | AJ35                  | _           | LV <sub>DD</sub>   | _     |
| LVDD   | Ethernet Controller 1 and 2 Supply | AR35                  | _           | LV <sub>DD</sub>   | _     |
| LVDD   | Ethernet Controller 1 and 2 Supply | AM35                  | _           | LV <sub>DD</sub>   |       |
| POVDD  | Fuse Programming Override Supply   | AT17                  | _           | POV <sub>DD</sub>  | 33    |
| VDD_PL | Platform Supply                    | M26                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | P26                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | T26                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | V26                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | Y26                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | AB26                  | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | AD26                  | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | N11                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | R11                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | W11                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | AA11                  | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | AE11                  | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply                    | M12                   | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply                    | P12                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply                    | T12                   | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply                    | V12                   | _           | $V_{DD\_PL}$       |       |
| VDD_PL | Platform Supply                    | Y12                   | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply                    | AB12                  | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply                    | AD12                  | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply                    | AE13                  | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply                    | AE15                  | _           | V <sub>DD_PL</sub> | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package<br>pin number | Pin<br>type | Power supply | Notes |
|--------|--------------------|-----------------------|-------------|--------------|-------|
| VDD_PL | Platform Supply    | V16                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AE17                  | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | L11                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AE19                  | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | U11                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AC11                  |             | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | V20                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AE21                  | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | V22                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | U13                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | R27                   |             | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | U23                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | W23                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AA27                  | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AC27                  | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AE23                  | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | M24                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | P24                   |             | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | T24                   |             | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | V24                   |             | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | Y24                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AB24                  |             | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AD24                  | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | N25                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | R25                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | U25                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | W25                   | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AA25                  | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | AC25                  | _           | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | N27                   |             | $V_{DD\_PL}$ |       |
| VDD_PL | Platform Supply    | U27                   |             | $V_{DD\_PL}$ | _     |
| VDD_PL | Platform Supply    | W28                   |             | $V_{DD\_PL}$ | 1     |
| VDD_PL | Platform Supply    | AE25                  |             | $V_{DD\_PL}$ |       |
| VDD_PL | Platform Supply    | AF24                  | _           | $V_{DD\_PL}$ | _     |

Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package<br>pin number | Pin<br>type | Power supply       | Notes |
|--------|--------------------|-----------------------|-------------|--------------------|-------|
| VDD_PL | Platform Supply    | AF22                  | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply    | AF20                  | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply    | AF16                  | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | W13                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | AF18                  | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply    | V14                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | V18                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | L13                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | L15                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | L17                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | L19                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | L21                   |             | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | L23                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | L25                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | AF14                  |             | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | N23                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | R23                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | AA23                  | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | AC23                  | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | U21                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | W21                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | U15                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | AC21                  | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | AD22                  | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | M22                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | N13                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | AC13                  | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | P22                   | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply    | T22                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | Y22                   | _           | $V_{DD\_PL}$       | _     |
| VDD_PL | Platform Supply    | AB22                  | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply    | AA13                  | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply    | R13                   | _           | V <sub>DD_PL</sub> | _     |
| VDD_PL | Platform Supply    | M14                   | _           | V <sub>DD_PL</sub> | _     |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal     | Signal description                   | Package pin number | Pin<br>type | Power supply | Notes |
|------------|--------------------------------------|--------------------|-------------|--------------|-------|
| VDD_PL     | Platform Supply                      | U17                | _           | $V_{DD\_PL}$ | _     |
| VDD_PL     | Platform Supply                      | U19                |             | $V_{DD\_PL}$ | _     |
| VDD_PL     | Platform Supply                      | T14                | _           | $V_{DD\_PL}$ | _     |
| VDD_PL     | Platform Supply                      | AD14               | _           | $V_{DD\_PL}$ | _     |
| VDD_PL     | Platform Supply                      | AD16               | _           | $V_{DD\_PL}$ | _     |
| VDD_PL     | Platform Supply                      | AD18               | _           | $V_{DD\_PL}$ | _     |
| VDD_PL     | Platform Supply                      | AD20               | _           | $V_{DD\_PL}$ | _     |
| VDD_PL     | Platform Supply                      | Y14                | _           | $V_{DD\_PL}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | T20                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | P20                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | R21                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | R19                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | P14                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | N19                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | M20                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | N21                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | M16                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | N15                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | P16                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | T16                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | R17                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | T18                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | R15                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | N17                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | M18                | _           | $V_{DD\_CA}$ | _     |
| VDD_CA     | Core/L2 Group A Supply               | P18                | _           | $V_{DD\_CA}$ | _     |
| VDD_LP     | Low Power Security Monitor<br>Supply | AD28               | _           | $V_{DD\_LP}$ | _     |
| AVDD_CC1   | Core Cluster PLL1 Supply             | A20                | _           |              | 13    |
| AVDD_CC2   | Core Cluster PLL2 Supply             | AT18               | _           | _            | 13    |
| AVDD_PLAT  | Platform PLL Supply                  | AT20               | _           | _            | 13    |
| AVDD_DDR   | DDR PLL Supply                       | A19                | _           | _            | 13    |
| AVDD_FM    | FMan PLL Supply                      | AT19               | _           | _            | 13    |
| AVDD_SRDS1 | SerDes PLL1 Supply                   | A33                | _           | _            | 13    |

Table 1. Pins listed by bus (continued)

| Signal             | Signal description                            | Package pin number | Pin<br>type | Power supply                                                                       | Notes |
|--------------------|-----------------------------------------------|--------------------|-------------|------------------------------------------------------------------------------------|-------|
| AVDD_SRDS2         | SerDes PLL2 Supply                            | U36                | _           | _                                                                                  | 13    |
| AVDD_SRDS3         | SerDes PLL3 Supply                            | AE35               | _           | _                                                                                  | 13    |
| AVDD_SRDS4         | SerDes PLL4 Supply                            | R28                | _           | _                                                                                  | 13    |
| SENSEVDD_PL1       | Platform Vdd Sense                            | AF11               | _           | _                                                                                  | 8     |
| SENSEVDD_PL2       | Platform Vdd Sense                            | L27                | _           | _                                                                                  | 8     |
| SENSEVDD_CA        | Core Group A Vdd Sense                        | K16                | _           | _                                                                                  | 8     |
| USB1_VDD_3P3       | USB1 PHY Transceiver 3.3V<br>Supply           | AL24               | _           | _                                                                                  |       |
| USB1_VDD_3P3       | USB1 PHY Transceiver 3.3V<br>Supply           | AJ25               | _           | _                                                                                  | _     |
| USB2_VDD_3P3       | USB2 PHY Transceiver 3.3V<br>Supply           | AJ26               | _           | _                                                                                  | _     |
| USB2_VDD_3P3       | USB2 PHY Transceiver 3.3V<br>Supply           | AJ27               | _           | _                                                                                  | _     |
| USB1_VDD_1P0       | USB1 PHY PLL 1.0V Supply                      | AH25               | _           | _                                                                                  | _     |
| USB2_VDD_1P0       | USB2 PHY PLL 1.0V Supply                      | AH26               | _           | _                                                                                  | _     |
|                    | Analog Signals                                |                    |             |                                                                                    |       |
| MVREF              | SSTL_1.5/1.35 Reference Voltage               | B19                | I           | GV <sub>DD</sub> /2                                                                | _     |
| SD_IMP_CAL_TX      | SerDes transmitter Impedance<br>Calibration   | AF30               | I           | 200Ω<br>(±1%) to<br>XV <sub>DD</sub>                                               | 23    |
| SD1_IMP_CAL_TX     | SerDes transmitter Impedance<br>Calibration   | AA28               | I           | $200\Omega$ (±1%) to $XV_{DD}$                                                     | 23    |
| SD_IMP_CAL_RX      | SerDes receiver Impedance<br>Calibration      | B27                | I           | $\begin{array}{c} 200\Omega \\ (\pm 1\%) \text{ to} \\ \text{SV}_{DD} \end{array}$ | 24    |
| SD1_IMP_CAL_RX     | SerDes receiver Impedance<br>Calibration      | AF26               | I           | 200Ω<br>(±1%) to<br>SV <sub>DD</sub>                                               | 24    |
| TEMP_ANODE         | Temperature Diode Anode                       | C21                | _           | internal<br>diode                                                                  | 9     |
| TEMP_CATHODE       | Temperature Diode Cathode                     | B21                | _           | internal<br>diode                                                                  | 9     |
| USB1_IBIAS_REXT    | USB PHY1 Reference Bias Current<br>Generation | AM26               | _           | _                                                                                  | 36    |
| USB2_IBIAS_REXT    | USB PHY2 Reference Bias Current<br>Generation | AM27               | _           | _                                                                                  | 36    |
| USB1_VDD_1P8_DECAP | USB1 PHY 1.8V Output to External Decap        | AL26               | _           | _                                                                                  | 37    |

# P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal             | Signal description                     | Package<br>pin number | Pin<br>type | Power supply | Notes |
|--------------------|----------------------------------------|-----------------------|-------------|--------------|-------|
| USB2_VDD_1P8_DECAP | USB2 PHY 1.8V Output to External Decap | AL27                  | —           |              | 37    |
|                    | No Connection Pins                     |                       |             |              |       |
| NC_A27             | No Connection                          | A27                   |             | _            | 11    |
| NC_B26             | No Connection                          | B26                   | _           | _            | 11    |
| NC_C19             | No Connection                          | C19                   | _           | _            | 11    |
| NC_C20             | No Connection                          | C20                   | _           | _            | 11    |
| NC_C26             | No Connection                          | C26                   | _           | _            | 11    |
| NC_C27             | No Connection                          | C27                   | _           | _            | 11    |
| NC_D18             | No Connection                          | D18                   | _           | _            | 11    |
| NC_D27             | No Connection                          | D27                   | _           | _            | 11    |
| NC_E16             | No Connection                          | E16                   |             | _            | 11    |
| NC_E27             | No Connection                          | E27                   |             | _            | 11    |
| NC_G27             | No Connection                          | G27                   | _           | _            | 11    |
| NC_H12             | No Connection                          | H12                   | _           | _            | 11    |
| NC_H13             | No Connection                          | H13                   | _           | _            | 11    |
| NC_H15             | No Connection                          | H15                   | _           |              | 11    |
| NC_H27             | No Connection                          | H27                   | _           | _            | 11    |
| NC_J11             | No Connection                          | J11                   |             | _            | 11    |
| NC_J13             | No Connection                          | J13                   | _           | _            | 11    |
| NC_J14             | No Connection                          | J14                   | _           | _            | 11    |
| NC_K11             | No Connection                          | K11                   | _           | _            | 11    |
| NC_K12             | No Connection                          | K12                   | _           | _            | 11    |
| NC_K13             | No Connection                          | K13                   | _           | _            | 11    |
| NC_K14             | No Connection                          | K14                   | _           | _            | 11    |
| NC_W27             | No Connection                          | W27                   | _           | _            | 11    |
| NC_AG15            | No Connection                          | AG15                  | _           | _            | 11    |
|                    | Reserved Pins                          | 1                     | 1           |              |       |
| Reserve_A21        | _                                      | A21                   | _           | _            | 41    |
| Reserve_A25        | _                                      | A25                   | _           | _            | 11    |
| Reserve_C32        | _                                      | C32                   | _           | _            | 11    |
| Reserve_D32        | _                                      | D32                   | _           | _            | 11    |
| Reserve_F1         | _                                      | F1                    | _           | _            | 11    |
| Reserve_F2         | _                                      | F2                    | _           |              | 11    |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 1. Pins listed by bus (continued)

| Signal       | Signal description | Package<br>pin number | Pin<br>type | Power supply | Notes |
|--------------|--------------------|-----------------------|-------------|--------------|-------|
| Reserve_G1   | _                  | G1                    | _           | _            | 11    |
| Reserve_G2   | _                  | G2                    | _           | _            | 11    |
| Reserve_L28  | _                  | L28                   | _           | GND          | 21    |
| Reserve_M28  | _                  | M28                   | _           | GND          | 21    |
| Reserve_N28  | _                  | N28                   | _           | GND          | 21    |
| Reserve_P28  | _                  | P28                   | _           | GND          | 21    |
| Reserve_U32  | _                  | U32                   | _           | _            | 11    |
| Reserve_U35  | _                  | U35                   | _           | _            | 11    |
| Reserve_AD33 | _                  | AD33                  | _           | _            | 11    |
| Reserve_AD34 | _                  | AD34                  | _           | _            | 11    |
| Reserve_AG11 | _                  | AG11                  | _           | GND          | 21    |
| Reserve_AG12 | _                  | AG12                  | _           | GND          | 21    |
| Reserve_AG26 | _                  | AG26                  | _           | _            | 11    |
| Reserve_AG29 | _                  | AG29                  | _           | _            | 11    |
| Reserve_AH11 | _                  | AH11                  | _           | GND          | 21    |
| Reserve_AH12 | _                  | AH12                  | _           | GND          | 21    |
| Reserve_AH30 | _                  | AH30                  | _           | _            | 11    |
| Reserve_AK1  | _                  | AK1                   | _           |              | 11    |
| Reserve_AK2  | _                  | AK2                   | _           | _            | 11    |
| Reserve_AL1  | _                  | AL1                   | _           | _            | 11    |
| Reserve_AL2  | _                  | AL2                   | _           | _            | 11    |

## Table 1. Pins listed by bus (continued)

| Signal | Signal description | Package<br>pin number | Pin<br>type |  | Notes |  |
|--------|--------------------|-----------------------|-------------|--|-------|--|
|--------|--------------------|-----------------------|-------------|--|-------|--|

### Notes:

- 1. Recommend a weak pull-up resistor (2–10 k $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.
- 2. This pin is an open drain signal.
- 3. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pull up or active driver is needed.
- 4. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin is therefore described as an I/O for boundary scan.
- 5. Recommend a weak pull-up resistor (2–10  $k\Omega$ ) be placed on this pin to BV<sub>DD</sub>, to ensure no random chip select assertion due to possible noise, and so forth.
- 6. This output is actively driven during reset rather than being three-stated during reset.
- 7. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 8. These pins are connected to the correspondent power and ground nets internally and may be connected as a differential pair to be used by the voltage regulators with remote sense function.
- 9. These pins may be connected to a thermal diode monitoring device such as the ADT7461A only with a clear understanding that proper thermal diode operation is not implied and the thermal diode feature may not be available in the production device.
- 11. Do not connect.
- 12. These are test signals for factory use only and must be pulled up (100  $\Omega$ –1 k $\Omega$ ) to OV<sub>DD</sub> for normal device operation.
- 13. Independent supplies derived from board  $V_{DD\ PL}$  (Core clusters, Platform, DDR) or  $SV_{DD}$  (SerDes).
- 14. Recommend a pull-up resistor of 1-k $\Omega$  be placed on this pin to OV<sub>DD</sub> if I2C interface is used.
- 15. This pin requires an external 1-kΩ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven.
- 16. For DDR3 and DDR3L, Dn\_MDIC[0] is grounded through an 40.2-Ω (half-strength mode) precision 1% resistor and Dn\_MDIC[1] is connected to GV<sub>DD</sub> through an 40.2-Ω (half-strength mode) precision 1% resistor. These pins are used for automatic calibration of the DDR3 and DDR3L IOs.
- 18. These pins should be pulled up to 1.2V through a  $180\Omega \pm 1\%$  resistor for EM2\_MDC and a  $330\Omega \pm 1\%$  resistor for EM2\_MDIO.
- 20. Pin has a weak internal pull-up.
- 21. These pins should be pulled to ground (GND).
- 22. Ethernet Management interface 2 pins function as open drain I/Os. The interface shall conform to 1.2 V nominal voltage levels. LV<sub>DD</sub> must be powered to use this interface.
- 23. This pin requires a 200- $\Omega$  pull-up to XV<sub>DD</sub>.
- 24. This pin requires a 200- $\Omega$  pull-up to SV<sub>DD</sub>.
- 25. This GPIO pin is on  $LV_{DD}$  power plane, not  $OV_{DD}$ .
- 26. Functionally, this pin is an I/O, but may act as an output only or an input only depending on the pin mux configuration defined by the RCW.
- 27. See Section 3.6, "Connection recommendations," for additional details on this signal.
- 28. This signal must be pulled low to GND.
- 30. Warning, incorrect voltage select settings can lead to irreversible device damage. See Section 3.2, "Supply power default setting."
- 31. SDHC\_DAT[4:7] require  $CV_{DD} = 3.3 \text{ V}$  when muxed extended SDHC data signals are enabled via the RCW[SPI] field.
- 32. The *cfg\_xvdd\_sel*(LAD[26]) reset configuration pin must select the correct voltage that is being supplied on the XV<sub>DD</sub> pin. Incorrect voltage select settings can lead to irreversible device damage.

Table 1. Pins listed by bus (continued)

| Signal Signal description | Package<br>pin number | Pin<br>type | Power supply | Notes |  |
|---------------------------|-----------------------|-------------|--------------|-------|--|
|---------------------------|-----------------------|-------------|--------------|-------|--|

- 33. See Section 2.2, "Power-up sequencing and Section 5, "Security fuse processor," for additional details on this signal.
- 35. Pin must NOT be pulled down by a resistor or the component it is connected to during power-on reset.
- 36. This pin should be connected to GND through a  $10k\Omega \pm 0.1\%$  resistor with a low temperature coefficient of  $\leq$  25ppm/°C for bias generation.
- 37. A 1uF to 1.5uF capacitor connected to GND is required on this signal. A list of recommended capacitors are shown in Section 3.6.4.2, "USBn\_V<sub>DD</sub>\_1P8\_DECAP capacitor options."
- 38. A divider network is required on this signal. See Section 3.6.4.1, "USB divider network."
- 39. For systems which boot from local bus (GPCM)-controlled NOR flash or (FCM)-controlled NAND flash, a pullup on LGPL4 is required.
- 40. Functionally, this pin is an input, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin is therefore described as an I/O for boundary scan.
- 41. If migration from a P4 device, this pin is allowed to be powered by AVDD\_CC2. If not migrating, do not connect.
- 42. The VDD\_VID\_CA\_CB pins are inputs at POR. If a voltage regulator is connected directly to the VID\_VDD\_CA\_CB pins, customers need to put weak pull-ups or pull-downs on their board so that their voltage regulator drives a guaranteed-to-work voltage with the cores configured to run at a safe frequency for that voltage. This is needed so that a working voltage can be applied until the operating voltage is determined (for example, so that PLLs can begin to lock, and so on, during this time frame or while the voltage is ramping). The safe boot voltage for the chip is 1.1 V. Note that the P5021 does not require VID to meet it's performance and power envelope. All power rails should be fixed at the operating values specified in Table 3. "Recommended operating conditions."
- 43. VDD\_LL should be connected directly to VDD\_PL.
- 44. Normally tied to GND. See the applicable migration application note if moving from P3041 (AN4395) or P5020/P5010 (AN4400).

This section provides the AC and DC electrical specifications for the chip. The chip is currently targeted to these specifications, some of which are independent of the I/O cell but are included for a more complete reference. These are not purely I/O buffer design specifications.

# 2.1 Overall DC electrical characteristics

This section describes the ratings, conditions, and other electrical characteristics.

# 2.1.1 Absolute maximum ratings

This table provides the absolute maximum ratings.

Table 2. Absolute maximum operating conditions<sup>1</sup>

| Parameter                                                    | Symbol                | Maximum value | Unit | Notes       |
|--------------------------------------------------------------|-----------------------|---------------|------|-------------|
| Core group A (core 0,1) supply voltage                       | V <sub>DD_CA</sub>    | -0.3 to 1.32  | V    | 9,11        |
| Platform supply voltage                                      | V <sub>DD_PL</sub>    | -0.3 to 1.1   | V    | 9,10,<br>11 |
| PLL supply voltage (core, platform, DDR)                     | AV <sub>DD</sub>      | -0.3 to 1.1   | V    | _           |
| PLL supply voltage (SerDes, filtered from SV <sub>DD</sub> ) | AV <sub>DD_SRDS</sub> | -0.3 to 1.1   | V    | _           |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 2. Absolute maximum operating conditions<sup>1</sup> (continued)

| Parameter                                                                                                                                | Symbol                   | Maximum value                                | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------|------|-------|
| Fuse programming override supply                                                                                                         | POV <sub>DD</sub>        | -0.3 to 1.65                                 | V    | 1     |
| DUART, I <sup>2</sup> C, DMA, MPIC, GPIO, system control and power management, clocking, debug, I/O voltage select, and JTAG I/O voltage | OV <sub>DD</sub>         | -0.3 to 3.63                                 | V    | _     |
| eSPI, eSHDC                                                                                                                              | CV <sub>DD</sub>         | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V    | _     |
| DDR3 and DDR3L DRAM I/O voltage                                                                                                          | GV <sub>DD</sub>         | -0.3 to 1.65                                 | V    | _     |
| Enhanced local bus I/O voltage                                                                                                           | BV <sub>DD</sub>         | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V    | _     |
| Core power supply for SerDes transceivers                                                                                                | SV <sub>DD</sub>         | -0.3 to 1.1                                  | V    | _     |
| Pad power supply for SerDes transceivers                                                                                                 | XV <sub>DD</sub>         | -0.3 to 1.98<br>-0.3 to 1.65                 | V    | _     |
| Ethernet I/O, Ethernet management interface 1 (EMI1), 1588, GPIO                                                                         | LV <sub>DD</sub>         | -0.3 to 3.63<br>-0.3 to 2.75                 | V    | 3     |
| Ethernet management interface 2 (EMI2)                                                                                                   | _                        | -0.3 to 1.32                                 | V    | 8     |
| USB PHY Transceiver supply voltage                                                                                                       | USB_V <sub>DD</sub> _3P3 | -0.3 to 3.63                                 | V    | _     |
| USB PHY PLL supply voltage                                                                                                               | USB_V <sub>DD</sub> _1P0 | -0.3 to 1.1                                  | V    | _     |
| Low-power security monitor supply                                                                                                        | V <sub>DD_LP</sub>       | -0.3 to 1.1                                  | V    | _     |

Table 2. Absolute maximum operating conditions<sup>1</sup> (continued)

|                            | Parameter                                                                                                                                | Symbol                   | Maximum value                               | Unit | Notes |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------|------|-------|
| Input voltage <sup>7</sup> | DDR3 and DDR3L DRAM signals                                                                                                              | MV <sub>IN</sub>         | -0.3 to (GV <sub>DD</sub> + 0.3)            | V    | 2, 7  |
|                            | DDR3 and DDR3L DRAM reference                                                                                                            | MV <sub>REF</sub>        | -0.3 to (GV <sub>DD</sub> /2+ 0.3)          | V    | 2, 7  |
|                            | Ethernet signals (except EMI2)                                                                                                           | LV <sub>IN</sub>         | -0.3 to (LV <sub>DD</sub> + 0.3)            | V    | 3, 7  |
|                            | eSPI, eSHDC                                                                                                                              | CV <sub>IN</sub>         | -0.3 to (CV <sub>DD</sub> + 0.3)            | V    | 4, 7  |
|                            | Enhanced local bus signals                                                                                                               | BV <sub>IN</sub>         | -0.3 to (BV <sub>DD</sub> + 0.3)            | V    | 5, 7  |
|                            | DUART, I <sup>2</sup> C, DMA, MPIC, GPIO, system control and power management, clocking, debug, I/O voltage select, and JTAG I/O voltage | OV <sub>IN</sub>         | -0.3 to (OV <sub>DD</sub> + 0.3)            | V    | 6, 7  |
|                            | SerDes signals                                                                                                                           | XV <sub>IN</sub>         | -0.4 to (XV <sub>DD</sub> + 0.3)            | V    | 7     |
|                            | USB PHY transceiver signals                                                                                                              | USB_V <sub>IN</sub> _3P3 | -0.3 to<br>(USB_V <sub>DD</sub> _3P3 + 0.3) | V    | 7     |
|                            | Ethernet management interface 2 (EMI2) signals                                                                                           | _                        | -0.3 to (1.2 + 0.3)                         | V    | 7     |
| Storage junction t         | emperature range                                                                                                                         | T <sub>stg</sub>         | -55 to 150                                  | °C   | _     |

#### Notes

- 1. Functional operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only; functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. **Caution:** MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution:  $LV_{IN}$  must not exceed  $LV_{DD}$  by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: CV<sub>IN</sub> must not exceed CV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. **Caution:**  $BV_{IN}$  must not exceed  $BV_{DD}$  by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 7. (C,X,B,G,L,O)V<sub>IN</sub> may overshoot (for V<sub>IH</sub>) or undershoot (for V<sub>IL</sub>) to the voltages and maximum duration shown in Figure 7.
- 8. Ethernet Management interface 2 pins function as open drain I/Os. The interface shall conform to 1.2 V nominal voltage levels. LV<sub>DD</sub> must be powered to use this interface.
- 9. Supply voltage specified at the voltage sense pin. Voltage input pins should be regulated to provide specified voltage at the sense pin.
- 10. Implementation may choose either  $V_{DD\_PL}$  pin for feedback loop. If the platform and core groups are supplied by a single regulator, it is recommended that  $V_{DD\_CA}$  be used.
- 11. V<sub>DD\_PL</sub> voltage must not exceed V<sub>DD\_CA</sub>.

# 2.1.2 Recommended operating conditions

This table provides the recommended operating conditions for this device. Note that proper device operation outside these conditions is not guaranteed.

Table 3. Recommended operating conditions

| Parai                                                                                      | neter                         | Symbol                                                                                        | Recommended value                        | Unit | Notes |
|--------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------|------|-------|
| Core group A (core 0,1) supply vo                                                          | V <sub>DD_</sub> CA           | 1.1 ± 50mV (core<br>frequency ≤<br>2000 MHz)<br>1.2V ± 30mV (core<br>frequency ><br>2000 MHz) | V                                        | 1,6  |       |
| Platform supply voltage                                                                    |                               | V <sub>DD_PL</sub>                                                                            | 1.0 ± 50mV                               | ٧    | 1,6   |
| PLL supply voltage (core, platform                                                         | , DDR, FMan)                  | $AV_DD$                                                                                       | 1.0 ± 50mV                               | ٧    | _     |
| PLL supply voltage (SerDes)                                                                |                               | AV <sub>DD_SRDS</sub>                                                                         | 1.0 ± 50mV                               | ٧    | _     |
| Fuse programming override suppl                                                            | /                             | POV <sub>DD</sub>                                                                             | 1.5 ± 75mV                               | V    | 2     |
| DUART, I <sup>2</sup> C, DMA, MPIC, GPIO, s<br>management, clocking, debug, I/C<br>voltage | OV <sub>DD</sub>              | 3.3 ± 165mV                                                                                   | V                                        | _    |       |
| eSPI, eSDHC                                                                                |                               | CV <sub>DD</sub>                                                                              | 3.3 ± 165mV<br>2.5 ± 125mV<br>1.8 ± 90mV | V    | _     |
| DDR DRAM I/O voltage                                                                       | DDR3                          | GV <sub>DD</sub>                                                                              | 1.5 ± 75mV                               | ٧    | _     |
|                                                                                            | DDR3L                         |                                                                                               | 1.35 ± 67mV                              |      |       |
| Enhanced local bus I/O voltage                                                             |                               | BV <sub>DD</sub>                                                                              | 3.3 ± 165mV<br>2.5 ± 125mV<br>1.8 ± 90mV | V    | _     |
| Main power supply for internal circ supply for SerDes receiver                             | uitry of SerDes and pad power | SV <sub>DD</sub>                                                                              | 1.0 + 50mV<br>1.0 – 30mV                 | V    | _     |
| Pad power supply for SerDes tran                                                           | XV <sub>DD</sub>              | 1.8 ± 90mV<br>1.5 ± 75mV                                                                      | ٧                                        | _    |       |
| Ethernet I/O, Ethernet Manageme                                                            | LV <sub>DD</sub>              | 3.3 ± 165mV<br>2.5 ± 125mV                                                                    | V                                        | 3    |       |
| USB PHY transceiver supply volta                                                           | USB_V <sub>DD</sub> _3P3      | 3.3 ± 165mV                                                                                   | ٧                                        | _    |       |
| USB PHY PLL supply voltage                                                                 |                               | USB_V <sub>DD</sub> _1P0                                                                      | 1.0 ± 50mV                               | ٧    | _     |
| Low-power security monitor supply                                                          | /                             | V <sub>DD_LP</sub>                                                                            | 1.0 ± 50mV                               | ٧    | _     |

Table 3. Recommended operating conditions (continued)

| Para                        | meter                                                                                                                                    | Symbol                             | Recommended value                                                                     | Unit | Notes |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------|------|-------|
| Input voltage               | DDR3 and DDR3L DRAM signals                                                                                                              | MV <sub>IN</sub>                   | GND to GV <sub>DD</sub>                                                               | V    | 7     |
|                             | DDR3 and DDR3L DRAM reference                                                                                                            | MV <sub>REF</sub>                  | GV <sub>DD</sub> /2 ± 1%                                                              | V    | 7     |
|                             | Ethernet signals (except EMI2)                                                                                                           | LV <sub>IN</sub>                   | GND to LV <sub>DD</sub>                                                               | V    | 7     |
|                             | eSPI, eSHDC                                                                                                                              | CV <sub>IN</sub>                   | GND to CV <sub>DD</sub>                                                               | V    | 7     |
|                             | Enhanced local bus signals                                                                                                               | BV <sub>IN</sub>                   | GND to BV <sub>DD</sub>                                                               | V    | 7     |
|                             | DUART, I <sup>2</sup> C, DMA, MPIC, GPIO, system control and power management, clocking, debug, I/O voltage select, and JTAG I/O voltage | OV <sub>IN</sub>                   | GND to OV <sub>DD</sub>                                                               | V    | 7     |
|                             | SerDes signals                                                                                                                           | SV <sub>IN</sub>                   | GND to SV <sub>DD</sub>                                                               | V    | 7     |
|                             | USB PHY Transceiver signals                                                                                                              | USB_V <sub>IN</sub> _3P3           | GND to<br>USB_V <sub>DD</sub> _3P3                                                    | V    | 7     |
|                             | Ethernet Management interface 2 (EMI2) signals                                                                                           | _                                  | GND to 1.2V                                                                           | V    | 4, 7  |
| Operating Temperature range | Normal Operation                                                                                                                         | T <sub>A</sub> ,<br>T <sub>J</sub> | $T_A = 0$ (min) to<br>$T_J = 105$ (max)<br>(90 (max) core<br>frequency > 2000<br>MHz) | °C   | _     |
|                             | Extended Temperature                                                                                                                     | T <sub>A</sub> ,<br>T <sub>J</sub> | $T_A = -40 \text{ (min) to}$<br>$T_J = 105 \text{ (max)}$                             | °C   | _     |
|                             | Secure Boot Fuse Programming                                                                                                             | T <sub>A</sub> ,<br>T <sub>J</sub> | $T_A = 0 \text{ (min) to}$<br>$T_J = 70 \text{ (max)}$                                | °C   | 2     |

### Notes:

- 1.  $V_{DD\_PL}$  voltage must not exceed  $V_{DD\_CA}$ .
- 2. POV<sub>DD</sub> must be supplied 1.5 V and the chip must operate in the specified fuse programming temperature range only during secure boot fuse programming. For all other operating conditions, POV<sub>DD</sub> must be tied to GND, subject to the power sequencing constraints shown in Section 2.2, "Power-up sequencing."
- 3. Selecting RGMII limits LV<sub>DD</sub> to 2.5V.
- 4. Ethernet Management interface 2 pins function as open drain I/Os. The interface shall conform to 1.2 V nominal voltage levels. LV<sub>DD</sub> must be powered to use this interface.6. Supply voltage specified at the voltage sense pin. Voltage input pins must be regulated to provide specified voltage at the sense pin.
- 7. All input signals must increase/decrease monotonically throughout the entire rise/fall duration.

This figure shows the undershoot and overshoot voltages at the interfaces of the chip.



### Note:

 $t_{CLOCK}$  refers to the clock period associated with the respective interface:

For I2C,  $t_{CLOCK}$  refers to SYSCLK.

For DDR GV<sub>DD</sub>, t<sub>CLOCK</sub> refers to Dn\_MCK.

For eSPI CV<sub>DD</sub>, t<sub>CLOCK</sub> refers to SPI\_CLK.

For eLBC BV<sub>DD</sub>, t<sub>CLOCK</sub> refers to LCLK.

For SerDes XV<sub>DD</sub>, t<sub>CLOCK</sub> refers to SD\_REF\_CLK.

For dTSEC LV<sub>DD</sub>, t<sub>CLOCK</sub> refers to EC\_GTX\_CLK125.

For JTAG OV<sub>DD</sub>, t<sub>CLOCK</sub> refers to TCK.

Figure 7. Overshoot/Undershoot voltage for  $BV_{DD}/GV_{DD}/LV_{DD}/OV_{DD}$ 

The core and platform voltages must always be provided at nominal  $1.0~\rm V$  or  $1.2~\rm V$ . See Table 3 for the actual recommended core voltage conditions. Voltage to the processor interface I/Os is provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage.  $\rm CV_{DD}$ ,  $\rm BV_{DD}$ ,  $\rm OV_{DD}$ , and  $\rm LV_{DD}$ -based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses differential receivers referenced by the externally supplied  $\rm MV_{REF}$  signal (nominally set to  $\rm GV_{DD}/2$ ) as is appropriate for the SSTL\_1.5 electrical signaling standard. The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded.

# 2.1.3 Output driver characteristics

This table provides information about the characteristics of the output driver strengths. The values are preliminary estimates.

Table 4. Output drive capability

| Driver type                           | Output impedance ( $\Omega$ )                      | (Nominal) supply<br>voltage                                                         | Notes |
|---------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------|-------|
| Local bus interface utilities signals | 45<br>45<br>45                                     | $BV_{DD} = 3.3 \text{ V}$<br>$BV_{DD} = 2.5 \text{ V}$<br>$BV_{DD} = 1.8 \text{ V}$ | _     |
| DDR3 signal                           | 20 (full-strength mode)<br>40 (half-strength mode) | GV <sub>DD</sub> = 1.5 V                                                            | 1     |
| DDR3L signal                          | 20 (full-strength mode)<br>40 (half-strength mode) | GV <sub>DD</sub> = 1.35 V                                                           | 1     |
| eTSEC/10/100 signals                  | 45<br>45                                           | $LV_{DD} = 3.3 V$<br>$LV_{DD} = 2.5 V$                                              | _     |
| DUART, system control, JTAG           | 45                                                 | OV <sub>DD</sub> = 3.3 V                                                            | _     |
| I <sup>2</sup> C                      | 45                                                 | OV <sub>DD</sub> = 3.3 V                                                            | _     |
| eSPI and SD/MMC                       | 45<br>45<br>45                                     | $CV_{DD} = 3.3 \text{ V}$<br>$CV_{DD} = 2.5 \text{ V}$<br>$CV_{DD} = 1.8 \text{ V}$ | _     |

### Note:

# 2.2 Power-up sequencing

The chip requires that its power rails be applied in a specific sequence in order to ensure proper device operation. These requirements are as follows for power up:

- 1. Bring up  $OV_{DD}$ ,  $LV_{DD}$ ,  $BV_{DD}$ ,  $CV_{DD}$ , and  $USB_V_{DD}$ , SP3. Drive  $POV_{DD} = GND$ .
  - PORESET input must be driven asserted and held during this step
  - IO\_VSEL inputs must be driven during this step and held stable during normal operation.
  - USB\_ $V_{DD}$ \_3P3 rise time (10% to 90%) has a minimum of 350  $\mu$ s.
- Bring up V<sub>DD\_PL</sub>, V<sub>DD\_CA</sub>, SV<sub>DD</sub>, AV<sub>DD</sub> (cores, platform, DDR, SerDes) and USB\_V<sub>DD</sub>\_1P0. V<sub>DD\_PL</sub> and USB\_V<sub>DD</sub>\_1P0 must be ramped up simultaneously.
- 3. Bring up GV<sub>DD</sub> and XV<sub>DD</sub>.
- 4. Negate PORESET input as long as the required assertion/hold time has been met per Table 15.
- 5. For secure boot fuse programming: After negation of PORESET, drive POV<sub>DD</sub> = 1.5 V after a required minimum delay per Table 5. After fuse programming is completed, it is required to return POV<sub>DD</sub> = GND before the system is power cycled (PORESET assertion) or powered down (V<sub>DD\_PL</sub> ramp down) per the required timing specified in Table 5. See Section 5, "Security fuse processor," for additional details.

### WARNING

Only two secure boot fuse programming events are permitted per lifetime of a device.

No activity other than that required for secure boot fuse programming is permitted while  $POV_{DD}$  driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while  $POV_{DD}$  = GND.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

<sup>1.</sup> The drive strength of the DDR3 or DDR3L interface in half-strength mode is at  $T_i = 105$  °C and at  $GV_{DD}$  (min).

## **WARNING**

Only 100,000 POR cycles are permitted per lifetime of a device.

### WARNING

While VDD is ramping, current may be supplied from VDD through the P5021 to GVDD. Nevertheless, GVDD from an external supply should follow the sequencing described above.

All supplies must be at their stable values within 75 ms.

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs.

This figure provides the POV<sub>DD</sub> timing diagram.



**NOTE:** POV<sub>DD</sub> must be stable at 1.5 V prior to initiating fuse programming.

Figure 8. POV<sub>DD</sub> timing diagram

This table provides information on the power-down and power-up sequence parameters for POV<sub>DD</sub>.

| Driver type            | Min | Max | Unit    | Notes |
|------------------------|-----|-----|---------|-------|
| tPOVDD_DELAY           | 100 | _   | SYSCLKs | 1     |
| tPOVDD_PROG            | 0   | _   | μs      | 2     |
| tpovdd_vdd             | 0   | _   | μs      | 3     |
| t <sub>POVDD_RST</sub> | 0   | _   | μ\$     | 4     |

Table 5. POV<sub>DD</sub> timing <sup>5</sup>

### Notes:

- 1. Delay required from the negation of PORESET to driving POV<sub>DD</sub> ramp up. Delay measured from PORESET negation at 90% OV<sub>DD</sub> to 10% POV<sub>DD</sub> ramp up.
- 2. Delay required from fuse programming finished to POV<sub>DD</sub> ramp down start. Fuse programming must complete while POV<sub>DD</sub> is stable at 1.5 V. No activity other than that required for secure boot fuse programming is permitted while POV<sub>DD</sub> driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while POV<sub>DD</sub> = GND. After fuse programming is completed, it is required to return POV<sub>DD</sub> = GND.
- 3. Delay required from  $POV_{DD}$  ramp down complete to  $V_{DD\_PL}$  ramp down start.  $POV_{DD}$  must be grounded to minimum 10%  $POV_{DD}$  before  $V_{DD\_PL}$  is at 90%  $V_{DD}$ .
- Delay required from POV<sub>DD</sub> ramp down complete to PORESET assertion. POV<sub>DD</sub> must be grounded to minimum 10% POV<sub>DD</sub> before PORESET assertion reaches 90% OV<sub>DD</sub>.
- 5. Only two secure boot fuse programming events are permitted per lifetime of a device.

To guarantee MCKE low during power up, the above sequencing for  $GV_{DD}$  is required. If there is no concern about any of the DDR signals being in an indeterminate state during power up, the sequencing for  $GV_{DD}$  is not required.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

## **WARNING**

Incorrect voltage select settings can lead to irreversible device damage. See Section 3.2, "Supply power default setting."

### NOTE

From a system standpoint, if any of the I/O power supplies ramp prior to the  $V_{DD\_CA}$ , or  $V_{DD\_PL}$  supplies, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the device.

# 2.3 Power-down requirements

The power-down cycle must complete such that power supply values are below 0.4 V before a new power-up cycle can be started.

If performing secure boot fuse programming per Section 2.2, "Power-up sequencing," it is required that  $POV_{DD} = GND$  before the system is power cycled ( $\overline{PORESET}$  assertion) or powered down ( $V_{DD\_PL}$  ramp down) per the required timing specified in Table 5.

 $V_{DD\_PL}$  and USB\_ $V_{DD}$ \_1P0 must be ramped down simultaneously. USB\_ $V_{DD}$ \_1P8\_DECAP should starts ramping down only after USB\_ $V_{DD}$ \_3P3 is below 1.65 V.

# 2.4 Power characteristics

This table shows the power dissipations of the  $V_{DD\_CA}$ ,  $SV_{DD_s}$  and  $V_{DD\_PL}$  supply for various operating platform clock frequencies versus the core and DDR clock frequencies for the chip.

| Power<br>Mode | Core<br>freq<br>(MHz) | Plat<br>freq<br>(MHz) | DDR<br>data<br>rate<br>(MHz) | FM freq<br>(MHz) | V <sub>DD_PL,</sub><br>SV <sub>DD</sub><br>(V) | V <sub>DD_CA</sub> (V) | Junction<br>temp<br>(°C) | Core<br>and plat-<br>form<br>power <sup>1</sup><br>(W) | V <sub>DD_PL</sub><br>power<br>(W) | V <sub>DD_CA</sub> power (W) | SV <sub>DD</sub><br>power<br>(W) | Note |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |    |    |    |    |    |     |
|---------------|-----------------------|-----------------------|------------------------------|------------------|------------------------------------------------|------------------------|--------------------------|--------------------------------------------------------|------------------------------------|------------------------------|----------------------------------|------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|----|----|----|----|----|-----|
| Typical       |                       |                       |                              |                  |                                                |                        | 65                       | 23                                                     | _                                  | _                            | _                                | _    |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |    |    |    |    |    |     |
| Thermal       | 2200                  | 800                   | 1600                         | 600              | 1.0                                            | 1.2                    | 90                       | 33                                                     | _                                  | _                            | _                                | _    |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |    |    |    |    |    |     |
| Maximum       | 2200                  | 230                   |                              | .300             |                                                |                        |                          |                                                        |                                    |                              |                                  |      |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 90 | 34 | 17 | 15 | 15 | 2.2 |
| Typical       |                       |                       |                              |                  |                                                |                        | 65                       | 21                                                     | _                                  | _                            | _                                | _    |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |    |    |    |    |    |     |
| Thermal       | 2000                  | 700                   | 1333                         | 600              | 1.0                                            | 1.1                    | 105                      | 30                                                     | _                                  | _                            | _                                | _    |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |    |    |    |    |    |     |
| Maximum       |                       |                       |                              |                  |                                                |                        | 105                      | 31                                                     | 16                                 | 13                           | 13                               | 2.2  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |    |    |    |    |    |     |

Table 6. Power dissipation

61

| Power<br>Mode | Core<br>freq<br>(MHz) | Plat<br>freq<br>(MHz) | DDR<br>data<br>rate<br>(MHz) | FM freq<br>(MHz) | V <sub>DD_PL,</sub><br>SV <sub>DD</sub><br>(V) | V <sub>DD_CA</sub> (V) | Junction<br>temp<br>(°C) | Core<br>and plat-<br>form<br>power <sup>1</sup><br>(W) | V <sub>DD_PL</sub><br>power<br>(W) | V <sub>DD_CA</sub><br>power<br>(W) | SV <sub>DD</sub><br>power<br>(W) | Note |
|---------------|-----------------------|-----------------------|------------------------------|------------------|------------------------------------------------|------------------------|--------------------------|--------------------------------------------------------|------------------------------------|------------------------------------|----------------------------------|------|
| Typical       |                       |                       |                              |                  |                                                |                        | 65                       | 20                                                     | _                                  | -                                  | -                                |      |
| Thermal       | 1800                  | 600                   | 1200                         | 450              | 1.0                                            | 1.1                    | 105                      | 29                                                     | _                                  | _                                  | _                                | _    |
| Maximum       |                       |                       |                              |                  |                                                | 105                    | 30                       | 15                                                     | 13                                 | 13                                 | 2.2                              |      |

### Notes:

- Combined power of VDD\_PL, VDD\_CA, SVDD with both DDR controllers and all SerDes banks active. Does not include I/O power.
- 2. Typical power assumes Dhrystone running with activity factor of 80% (on all cores) and executing DMA on the platform with 90% activity factor.
- 3. Typical power based on nominal processed device.
- 4. Maximum power assumes Dhrystone running with activity factor at 100% (on all cores) and executing DMA on the platform at 100% activity factor.
- 5. Thermal power assumes Dhrystone running with activity factor of 80% (on all cores) and executing DMA on the platform at 90% activity factor.
- 6. Maximum power provided for power supply design sizing.
- 7. Thermal and maximum power are based on worst case processed device.

This table shows the estimated power dissipation on the  $AV_{DD}$  and  $AV_{DD\_SRDS}$  supplies for the chip's PLLs, at allowable voltage levels.

Table 7. AV<sub>DD</sub> power dissipation

| AV <sub>DD</sub> s       | Typical | Maximum | Unit | Notes |
|--------------------------|---------|---------|------|-------|
| AV <sub>DD_DDR</sub>     | 5       | 15      | mW   | 1     |
| AV <sub>DD_CC1</sub>     | 5       | 15      | mW   |       |
| AV <sub>DD_CC2</sub>     | 5       | 15      | mW   |       |
| AV <sub>DD_PLAT</sub>    | 5       | 15      | mW   |       |
| $AV_{DD\_FM}$            | 5       | 15      | mW   |       |
| AV <sub>DD_SRDS1</sub>   | _       | 36      | mW   | 2     |
| AV <sub>DD_SRDS2</sub>   | 1       | 36      | mW   |       |
| AV <sub>DD_SRDS3</sub>   | _       | 36      | mW   |       |
| AV <sub>DD_SRDS4</sub>   | _       | 36      | mW   |       |
| USB_V <sub>DD</sub> _1P0 | _       | 10      | mW   | 3     |
| V <sub>DD_LP</sub>       | _       | 5       | mW   |       |

### Note:

- 1.  $V_{DD}$   $CA = 1.2 \text{ V}, T_A = 80^{\circ}\text{C}, T_J = 105^{\circ}\text{C}$
- 2.  $V_{DD}$  <sub>PL</sub>,  $SV_{DD} = 1.0$  V,  $T_A = 80$ °C,  $T_J = 105$ °C
- 3. USB\_V<sub>DD</sub>\_1P0,  $V_{DD}$  LP = 1.0 V,  $T_A$  = 80°C,  $T_J$  = 105°C

This table shows the estimated power dissipation on the POV<sub>DD</sub> supply for the chip, at allowable voltage levels.

Table 8. POV<sub>DD</sub> power dissipation

| Supply            | Maximum | Unit | Notes |
|-------------------|---------|------|-------|
| POV <sub>DD</sub> | 450     | mW   | 1     |

### Note:

1. To ensure device reliability, fuse programming must be performed within the recommended fuse programming temperature range per Table 3.

This table shows the estimated power dissipation on the V<sub>DD LP</sub> supply for the chip, at allowable voltage levels.

Table 9. V<sub>DD LP</sub> Power Dissipation

| Supply                              | Maximum | Unit | Note |
|-------------------------------------|---------|------|------|
| V <sub>DD_LP</sub> (P5021 on, 105C) | 1.5     | mW   | 1    |
| V <sub>DD_LP</sub> (P5021 off, 70C) | 195     | uW   | 2    |
| V <sub>DD_LP</sub> (P5021 off, 40C) | 132     | uW   | 2    |

### Note:

- 1.  $V_{DD LP} = 1.0 V$ ,  $T_J = 105$ °C.
- When P5021 is off, V<sub>DD\_LP</sub> may be supplied by battery power to the Zeroizable Master Key and other Trust Architecture state. Board should implement a PMIC which switches V<sub>DD\_LP</sub> to battery when P5021 is powered down. See P5040 Reference Manual Trust Architecture chapter for more information.

# 2.5 Thermal

This table shows the thermal characteristics for the chip.

Table 10. Package thermal characteristics <sup>6</sup>

| Rating                                  | Board                   | Symbol           | Value | Unit | Notes |
|-----------------------------------------|-------------------------|------------------|-------|------|-------|
| Junction to ambient, natural convection | Single-layer board (1s) | $R_{\ThetaJA}$   | 14    | °C/W | 1, 2  |
| Junction to ambient, natural convection | Four-layer board (2s2p) | $R_{\ThetaJA}$   | 10    | °C/W | 1, 2  |
| Junction to ambient (at 200 ft./min.)   | Single-layer board (1s) | $R_{\Theta JMA}$ | 9     | °C/W | 1, 2  |
| Junction to ambient (at 200 ft./min.)   | Four-layer board (2s2p) | $R_{\Theta JMA}$ | 7     | °C/W | 1, 2  |

Table 10. Package thermal characteristics (continued)<sup>6</sup>

| Rating               | Board | Symbol             | Value | Unit | Notes |
|----------------------|-------|--------------------|-------|------|-------|
| Junction to board    | _     | $R_{\Theta JB}$    | 3     | °C/W | 3     |
| Junction to case top | _     | $R_{\Theta JCtop}$ | 0.44  | °C/W | 4     |
| Junction to lid top  | _     | $R_{\Theta JClid}$ | 0.17  | °C/W | 5     |

### Notes:

- Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package.
- 3. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.
- 4. Junction-to-Lid-Top thermal resistance determined using the using MIL-STD 883 Method 1012.1. However, instead of the cold plate, the lid top temperature is used here for the reference case temperature. The reported value does not include the thermal resistance of the interface layer between the package and cold plate.
- 5. Junction-to-lid-top thermal resistance determined using the using MIL-STD 883 Method 1012.1. However, instead of the cold plate, the lid top temperature is used here for the reference case temperature. Reported value does not include the thermal resistance of the interface layer between the package and cold plate.
- 6. Reference Section 3.8, "Thermal management information," for additional details.

# 2.6 Input clocks

This section discusses the system clock timing specifications for DC and AC power, spread spectrum sources, real time clock timing, and dTSEC gigabit Ethernet reference clocks AC timing.

# 2.6.1 System clock (SYSCLK) timing specifications

This table provides the system clock (SYSCLK) DC specifications.

Table 11. SYSCLK DC electrical characteristics (OV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Typical | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----|---------|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 2.0 | _       | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | _   | _       | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD)</sub> | I <sub>IN</sub> | _   | _       | ±40 | μΑ   | 2     |

## Notes:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- $2. \ The \ symbol \ OV_{IN}, in this \ case, \ represents \ the \ OV_{IN} \ symbol \ referenced \ in \ Section \ 2.1.2, \ "Recommended \ operating \ conditions."$

This table provides the system clock (SYSCLK) AC timing specifications.

### Table 12. SYSCLK AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter/Condition                             | Symbol                                 | Min | Тур | Max | Unit | Notes |
|-------------------------------------------------|----------------------------------------|-----|-----|-----|------|-------|
| SYSCLK frequency                                | f <sub>SYSCLK</sub>                    | 100 | _   | 166 | MHz  | 1, 2  |
| SYSCLK cycle time                               | t <sub>SYSCLK</sub>                    | 6   | _   | 10  | ns   | 1, 2  |
| SYSCLK duty cycle                               | t <sub>KHK</sub> / t <sub>SYSCLK</sub> | 40  | _   | 60  | %    | 2     |
| SYSCLK slew rate                                | _                                      | 1   | _   | 4   | V/ns | 3     |
| SYSCLK peak period jitter                       | _                                      | _   | _   | 150 | ps   | _     |
| SYSCLK jitter phase noise                       | _                                      | _   | _   | 500 | KHz  | 4     |
| AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$                        | 1.9 | _   | _   | V    | _     |

### Notes:

- Caution: The relevant clock ratio settings must be chosen such that the resulting SYSCLK frequency, do not exceed their respective maximum or minimum operating frequencies.
- 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2.
- 3. Slew rate as measured from  $\pm 0.3 \Delta V_{AC}$  at center of peak to peak voltage at clock input.
- 4. Phase noise is calculated as FFT of TIE jitter.

# 2.6.2 Spread-spectrum sources recommendations

Spread-spectrum clock sources is an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter to diffuse the EMI spectral content. The jitter specification given in Table 13 considers short-term (cycle-to-cycle) jitter only. The clock generator's cycle-to-cycle output jitter should meet the chip's input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns; the chip is compatible with spread spectrum sources if the recommendations listed in Table 13 are observed.

Table 13. Spread-spectrum clock source recommendations

For recommended operating conditions, see Table 3.

| Parameter            | Min | Max | Unit | Notes |
|----------------------|-----|-----|------|-------|
| Frequency modulation | _   | 60  | kHz  | _     |
| Frequency spread     | _   | 1.0 | %    | 1, 2  |

### Notes:

- 1. SYSCLK frequencies that result from frequency spreading and the resulting core frequency must meet the minimum and maximum specifications given in Table 12.
- 2. Maximum spread spectrum frequency may not result in exceeding any maximum operating frequency of the device.

## **CAUTION**

The processor's minimum and maximum SYSCLK and core/platform/DDR frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated core/platform/DDR frequency should avoid violating the stated limits by using down-spreading only.

± 150

2

ps

# 2.6.3 Real time clock timing

The real time clock timing (RTC) input is sampled by the platform clock. The output of the sampling latch is then used as an input to the counters of the MPIC and the time base unit of the core; there is no need for jitter specification. The minimum pulse width of the RTC signal should be greater than 16× the period of the platform clock with a 50% duty cycle. There is no minimum RTC frequency; RTC may be grounded if not needed.

# 2.6.4 dTSEC gigabit Ethernet reference clock timing

This table provides the dTSEC gigabit Ethernet reference clocks AC timing specifications.

Parameter/Condition **Symbol** Unit **Notes** Min **Typical** Max EC\_GTX\_CLK125 frequency 125 MHz t<sub>G125</sub> EC\_GTX\_CLK125 cycle time 8 t<sub>G125</sub> ns EC GTX\_CLK125 rise and fall time t<sub>G125R</sub>/t<sub>G125F</sub> ns 1  $LV_{DD} = 2.5 V$ 0.75  $LV_{DD} = 3.3 V$ 1.0 EC\_GTX\_CLK125 duty cycle % 2 t<sub>G125H</sub>/t<sub>G125</sub> 1000Base-T for RGMII 53 47

Table 14. EC GTX CLK125 AC timing specifications

### Note:

EC\_GTX\_CLK125 jitter

# 2.6.5 Other input clocks

A description of the overall clocking of this device is available in the applicable chip reference manual in the form of a clock subsystem block diagram. For information on the input clock requirements of functional blocks sourced external of the device, such as SerDes, Ethernet Management, eSDHC, Local bus, see the specific interface section.

# 2.7 RESET initialization

This section describes the AC electrical specifications for the RESET initialization timing requirements. This table provides the RESET initialization AC timing specifications.

Unit1 **Parameter** Min **Notes** Max Required assertion time of PORESET 1 ms 3 Required input assertion time of HRESET 32 **SYSCLKs** 1, 2 4 **SYSCLKs** Input setup time for POR configurations with respect to negation of 1 **PORESET** 

Table 15. RESET initialization timing specifications

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

<sup>1.</sup> Rise and fall times for EC\_GTX\_CLK125 are measured from 20% to 80% (rise time) and 80% to 20% (fall time) of LV<sub>DD</sub>.

<sup>2.</sup> EC\_GTX\_CLK125 is used to generate the GTX clock for the dTSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the dTSEC GTX\_CLK. See Section 2.12.2.3, "RGMII AC timing specifications," for duty cycle for 10Base-T and 100Base-T reference clock.

Table 15. RESET initialization timing specifications (continued)

| Parameter                                                                                                       | Min | Max | Unit <sup>1</sup> | Notes |
|-----------------------------------------------------------------------------------------------------------------|-----|-----|-------------------|-------|
| Input hold time for all POR configurations with respect to negation of PORESET                                  | 2   | _   | SYSCLKs           | 1     |
| Maximum valid-to-high impedance time for actively driven POR configurations with respect to negation of PORESET | l   | 5   | SYSCLKs           | 1     |

### Notes:

- 1. SYSCLK is the primary clock input for the chip.
- 2. The device asserts HRESET as an output when PORESET is asserted to initiate the power-on reset process. The device releases HRESET sometime after PORESET is negated. The exact sequencing of HRESET negation is documented in Section 4.4.1 "Power-On Reset Sequence," of the applicable chip reference manual.
- 3. PORESET must be driven asserted before the core and platform power supplies are powered up, see Section 2.2, "Power-up sequencing."

This table provides the PLL lock times.

Table 16. PLL lock times

| Parameter      | Min | Max | Unit | Notes |
|----------------|-----|-----|------|-------|
| PLL lock times | _   | 100 | μ\$  | _     |

# 2.8 Power-on ramp rate

This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum Power-On Ramp Rate is required to avoid falsely triggering the ESD circuitry. This table provides the power supply ramp rate specifications.

Table 17. Power supply ramp rate

| Parameter                                                                                                                                                          | Min | Max   | Unit | Notes |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|-------|
| Required ramp rate for all voltage supplies (including $OV_{DD}/CV_{DD}/GV_{DD}/SV_{DD}/SV_{DD}/LV_{DD}$ all $V_{DD}$ supplies, MVREF and all $AV_{DD}$ supplies.) | -   | 36000 | V/s  | 1, 2  |

### Notes:

- 1. Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (for example, exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range might falsely trigger the ESD circuitry.
- 2. Over full recommended operating temperature range (see Table 3).

## 2.9 DDR3 and DDR3L SDRAM controller

This section describes the DC and AC electrical specifications for the DDR3 and DDR3L SDRAM controller interface. Note that the required  $GV_{DD}(typ)$  voltage is 1.5 V when interfacing to DDR3 SDRAM and  $GV_{DD}(typ)$  voltage is 1.35 V when interfacing to DDR3L SDRAM.

### NOTE

When operating at DDR data rates of 1600 MT/s only one dual-ranked module per memory controller is supported.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

## 2.9.1 DDR3 and DDR3L SDRAM interface DC electrical characteristics

This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM.

Table 18. DDR3 SDRAM interface DC electrical characteristics (GV<sub>DD</sub> = 1.5 V)<sup>1</sup>

For recommended operating conditions, see Table 3.

| Parameter             | Symbol            | Min                                 | Max                       | Unit | Note    |
|-----------------------|-------------------|-------------------------------------|---------------------------|------|---------|
| I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub>   | V    | 2, 3, 4 |
| Input high voltage    | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.100           | GV <sub>DD</sub>          | V    | 5       |
| Input low voltage     | V <sub>IL</sub>   | GND                                 | MV <sub>REF</sub> - 0.100 | V    | 5       |
| I/O leakage current   | l <sub>OZ</sub>   | -50                                 | 50                        | μΑ   | 6       |

### Notes:

- 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$  and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed the  $MV_{REF}$  DC level by more than  $\pm 1\%$  of the DC value (that is,  $\pm 15$  mV).
- 3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to  $MV_{REF}$  with a min value of  $MV_{REF} 0.04$  and a max value of  $MV_{REF} + 0.04$ .  $V_{TT}$  should track variations in the DC level of  $MV_{REF}$
- 4. The voltage regulator for MV<sub>REF</sub> must meet the specifications stated in Table 21.
- 5. Input capacitance load for DQ, DQS, and  $\overline{DQS}$  are available in the IBIS models.
- 6. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3L SDRAM.

Table 19. DDR3L SDRAM interface DC electrical characteristics (GV<sub>DD</sub> = 1.35 V)<sup>1</sup>

For recommended operating conditions, see Table 3.

| Parameter             | Symbol            | Min                       | Max                     | Unit | Note    |
|-----------------------|-------------------|---------------------------|-------------------------|------|---------|
| I/O reference voltage | MV <sub>REF</sub> | 0.49 × GV <sub>DD</sub>   | 0.51 × GV <sub>DD</sub> | V    | 2, 3, 4 |
| Input high voltage    | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.090 | GV <sub>DD</sub>        | V    | 5       |
| Input low voltage     | V <sub>IL</sub>   | GND                       | $MV_{REF} - 0.090$      | V    | 5       |

# Table 19. DDR3L SDRAM interface DC electrical characteristics (GV<sub>DD</sub> = 1.35 V)<sup>1</sup> (continued)

For recommended operating conditions, see Table 3.

| Parameter                                        | Symbol          | Min  | Max   | Unit | Note |
|--------------------------------------------------|-----------------|------|-------|------|------|
| I/O leakage current                              | l <sub>OZ</sub> | -50  | 50    | μА   | 6    |
| Output high current (V <sub>OUT</sub> = 0.641 V) | I <sub>OH</sub> | _    | -23.3 | mA   | 7, 8 |
| Output low current (V <sub>OUT</sub> = 0.641 V)  | I <sub>OL</sub> | 23.3 | _     | mA   | 7, 8 |

### Notes:

- GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$  and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed the  $MV_{REF}$  DC level by more than  $\pm 1\%$  of the DC value (that is,  $\pm 13.5$  mV).
- 3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to  $MV_{REF}$  with a min value of  $MV_{REF} 0.04$  and a max value of  $MV_{REF} + 0.04$ .  $V_{TT}$  should track variations in the DC level of  $MV_{REF}$
- 4. The voltage regulator for MV<sub>RFF</sub> must meet the specifications stated in Table 21.
- 5. Input capacitance load for DQ, DQS, and DQS are available in the IBIS models.
- 6. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.
- 7. Refer to the IBIS model for the complete output IV curve characteristics.
- 8.  $I_{OH}$  and  $I_{OL}$  are measured at  $GV_{DD} = 1.283 \text{ V}$

This table provides the DDR controller interface capacitance for DDR3 and DDR3L.

## Table 20. DDR3 and DDR3L SDRAM Capacitance

For recommended operating conditions, see Table 3.

| Parameter                                    | Symbol           | Min | Max | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1, 2  |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1, 2  |

### Notes:

- 1. This parameter is sampled.  $GV_{DD}$  = 1.5 V ± 0.075 V (for DDR3), f = 1 MHz,  $T_A$  = 25 °C,  $V_{OUT}$  =  $GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.150 V.
- 2. This parameter is sampled.  $GV_{DD} = 1.35 \text{ V} 0.067 \text{ V} \div + 0.100 \text{ V}$  (for DDR3L), f = 1 MHz,  $T_A = 25 \,^{\circ}\text{C}$ ,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.167 V.

This table provides the current draw characteristics for MVREF.

## **Table 21. Current Draw Characteristics for MVREF**

For recommended operating conditions, see Table 3.

| Parameter                              | Symbol | Min | Max  | Unit | Notes |
|----------------------------------------|--------|-----|------|------|-------|
| Current draw for DDR3 SDRAM for MVREF  | MVREF  | _   | 1250 | μΑ   | _     |
| Current draw for DDR3L SDRAM for MVREF | MVREF  | _   | 1250 | μΑ   | _     |

#### DDR3 and DDR3L SDRAM interface AC timing specifications 2.9.2

This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports DDR3 and DDR3L memories. Note that the required GV<sub>DD</sub>(typ) voltage is 1.5 V when interfacing to DDR3 SDRAM and the required GV<sub>DD</sub>(typ) voltage is 1.35 V when interfacing to DDR3L SDRAM.

#### 2.9.2.1 DDR3 and DDR3L SDRAM interface input AC timing specifications

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM.

## Table 22. DDR3 SDRAM interface input AC timing specifications

For recommended operating conditions, see Table 3.

| Par                   | ameter                | Symbol            | Min           | Max           | Unit | Notes |
|-----------------------|-----------------------|-------------------|---------------|---------------|------|-------|
| AC input low voltage  | > 1200 MT/s data rate | V <sub>ILAC</sub> | _             | MVREF - 0.150 | V    | _     |
|                       | ≤ 1200 MT/s data rate | •                 |               | MVREF - 0.175 |      |       |
| AC input high voltage | > 1200 MT/s data rate | V <sub>IHAC</sub> | MVREF + 0.150 | _             | V    | _     |
|                       | ≤ 1200 MT/s data rate | •                 | MVREF + 0.175 |               |      |       |

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3L SDRAM.

## Table 23. DDR3L SDRAM interface input AC timing specifications

For recommended operating conditions, see Table 3.

| Para                  | meter                 | Symbol            | Min           | Max           | Unit | Notes |
|-----------------------|-----------------------|-------------------|---------------|---------------|------|-------|
| AC input low voltage  | > 1067 MT/s data rate | V <sub>ILAC</sub> | _             | MVREF - 0.135 | V    | _     |
|                       | ≤ 1067 MT/sdata rate  |                   |               | MVREF - 0.160 |      |       |
| AC input high voltage | > 1067 MT/s data rate | V <sub>IHAC</sub> | MVREF + 0.135 | _             | V    | _     |
|                       | ≤ 1067 MT/s data rate |                   | MVREF + 0.160 |               |      |       |

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM.

## Table 24. DDR3 and DDR3L SDRAM interface input AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                         | Symbol              | Min    | Max   | Unit | Notes |
|-----------------------------------|---------------------|--------|-------|------|-------|
| Controller Skew for MDQS—MDQ/MECC | t <sub>CISKEW</sub> |        |       | ps   | 1     |
| 1600 MT/s data rate               |                     | -112   | 112   |      |       |
| 1333 MT/s data rate               |                     | -125   | 125   |      |       |
| 1200 MT/s data rate               |                     | -147.5 | 147.5 |      |       |
| 1066 MT/s data rate               |                     | -170   | 170   |      |       |
| 800 MT/s data rate                |                     | -200   | 200   |      |       |

## Table 24. DDR3 and DDR3L SDRAM interface input AC timing specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                        | Symbol              | Min          | Max | Unit | Notes |
|----------------------------------|---------------------|--------------|-----|------|-------|
| Tolerated Skew for MDQS—MDQ/MECC | t <sub>DISKEW</sub> |              |     | ps   | 2     |
| 1600 MT/s data rate              |                     | -200         | 200 |      |       |
| 1333 MT/s data rate              |                     | -250         | 250 |      |       |
| 1200 MT/s data rate              |                     | <i>–</i> 275 | 275 |      |       |
| 1066 MT/s data rate              |                     | -300         | 300 |      |       |
| 800 MT/s data rate               |                     | -425         | 425 |      |       |

### Notes:

- 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget.
- 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called  $t_{DISKEW}$ . This can be determined by the following equation:  $t_{DISKEW} = \pm (T \div 4 abs(t_{CISKEW}))$  where T is the clock period and  $abs(t_{CISKEW})$  is the absolute value of  $t_{CISKEW}$ .

This figure shows the DDR3 and DDR3L SDRAM interface input timing diagram.



Figure 9. DDR3 and DDR3L SDRAM interface input timing diagram

# 2.9.2.2 DDR3 and DDDR3L SDRAM interface output AC timing specifications

This table contains the output AC timing targets for the DDR3 SDRAM interface.

Table 25. DDR3 and DDR3L SDRAM interface output AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                 | Symbol <sup>1</sup> | Min    | Max   | Unit | Notes |
|-------------------------------------------|---------------------|--------|-------|------|-------|
| MCK[n] cycle time                         | t <sub>MCK</sub>    | 1.25   | 2.5   | ns   | 2     |
| ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> |        |       | ns   | 3     |
| 1600 MT/s data rate                       |                     | 0.495  | _     |      |       |
| 1333 MT/s data rate                       |                     | 0.606  | _     |      |       |
| 1200 MT/s data rate                       |                     | 0.675  | _     |      |       |
| 1066 MT/s data rate                       |                     | 0.744  | _     |      |       |
| 800 MT/s data rate                        |                     | 0.917  | _     |      |       |
| ADDR/CMD output hold with respect to MCK  | t <sub>DDKHAX</sub> |        |       | ns   | 3     |
| 1600 MT/s data rate                       |                     | 0.495  | _     |      |       |
| 1333 MT/s data rate                       |                     | 0.606  | _     |      |       |
| 1200 MT/s data rate                       |                     | 0.675  | _     |      |       |
| 1066 MT/s data rate                       |                     | 0.744  | _     |      |       |
| 800 MT/s data rate                        |                     | 0.917  | _     |      |       |
| MCS[n] output setup with respect to MCK   | t <sub>DDKHCS</sub> |        |       | ns   | 3     |
| 1600 MT/s data rate                       |                     | 0.495  | _     |      |       |
| 1333 MT/s data rate                       |                     | 0.606  | _     |      |       |
| 1200 MT/s data rate                       |                     | 0.675  | _     |      |       |
| 1066 MT/s data rate                       |                     | 0.744  | _     |      |       |
| 800 MT/s data rate                        |                     | 0.917  | _     |      |       |
| MCS[n] output hold with respect to MCK    | t <sub>DDKHCX</sub> |        |       | ns   | 3     |
| 1600 MT/sdata rate                        |                     | 0.495  | _     |      |       |
| 1333 MT/s data rate                       |                     | 0.606  | _     |      |       |
| 1200 MT/s data rate                       |                     | 0.675  | _     |      |       |
| 1066 MT/sdata rate                        |                     | 0.744  | _     |      |       |
| 800 MT/s data rate                        |                     | 0.917  | _     |      |       |
| MCK to MDQS Skew                          | t <sub>DDKHMH</sub> |        |       | ns   | 4     |
| ≥ 1066 MT/s data rate                     |                     | -0.245 | 0.245 |      |       |
| 800 MT/s data rate                        |                     | -0.375 | 0.375 |      |       |

## Table 25. DDR3 and DDR3L SDRAM interface output AC timing specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                                      | Symbol <sup>1</sup>                         | Min                    | Max                  | Unit | Notes |
|------------------------------------------------|---------------------------------------------|------------------------|----------------------|------|-------|
| MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> |                        |                      | ps   | 5     |
| 1600 MT/s data rate                            |                                             | 200                    | _                    |      |       |
| 1333 MT/s data rate                            |                                             | 250                    | _                    |      |       |
| 1200 MT/s data rate                            |                                             | 275                    | _                    |      |       |
| 1066 MT/s data rate                            |                                             | 300                    | _                    |      |       |
| 800 MT/s data rate                             |                                             | 375                    | _                    |      |       |
| MDQ/MECC/MDM output hold with respect to MDQS  | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> |                        |                      | ps   | 5     |
| 1600 MT/s data rate                            |                                             | 200                    | _                    |      |       |
| 1333 MT/s data rate                            |                                             | 250                    | _                    |      |       |
| 1200 MT/s data rate                            |                                             | 275                    | _                    |      |       |
| 1066 MT/s data rate                            |                                             | 300                    | _                    |      |       |
| 800 MT/s data rate                             |                                             | 375                    | _                    |      |       |
| MDQS preamble                                  | t <sub>DDKHMP</sub>                         | 0.9 × t <sub>MCK</sub> | _                    | ns   | _     |
| MDQS post-amble                                | t <sub>DDKHME</sub>                         | $0.4 \times t_{MCK}$   | $0.6 \times t_{MCK}$ | ns   | _     |

### Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/MCK and MDQS/MDQS referenced measurements are made from the crossing of the two signals.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the applicable chip reference manual for a description and explanation of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.

## NOTE

For the ADDR/CMD setup and hold specifications in Table 25, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle.

This figure shows the DDR3 and DDR3L SDRAM interface output timing for the MCK to MDQS skew measurement  $(t_{DDKHMH})$ .



Figure 10.  $t_{DDKHMH}$  timing diagram

This figure shows the DDR3 and DDR3L SDRAM output timing diagram.



Figure 11. DDR3 and DDR3L output timing diagram

This figure provides the AC test load for the DDR3 and DDR3L controller bus.



Figure 12. DDR3 and DDR3L controller bus AC test load

## 2.10 eSPI

This section describes the DC and AC electrical specifications for the eSPI interface.

## 2.10.1 eSPI DC electrical characteristics

This table provides the DC electrical characteristics for the eSPI interface operating at  $CV_{DD} = 3.3 \text{ V}$ .

Table 26. eSPI DC electrical characteristics  $(CV_{DD} = 3.3 \text{ V})^{1,2}$ 

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage $(CV_{DD} = min, I_{OH} = -2 mA)$                        | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage<br>(CV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)       | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $CV_{IN}$  values found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended operating conditions."

This table provides the DC electrical characteristics for the eSPI interface operating at  $CV_{DD} = 2.5 \text{ V}$ .

Table 27. eSPI DC electrical characteristics (CV<sub>DD</sub> = 2.5 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.7 | _   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.7 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage $(CV_{DD} = min, I_{OH} = -1 mA)$                        | V <sub>OH</sub> | 2.0 | _   | V    | _     |
| Output low voltage<br>(CV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA)       | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $CV_{IN}$  values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $CV_{IN}$  symbol referenced in Section 2.1.2, "Recommended operating conditions."

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

This table provides the DC electrical characteristics for the eSPI interface operating at  $CV_{DD} = 1.8 \text{ V}$ .

Table 28. eSPI DC electrical characteristics (CV<sub>DD</sub> = 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min  | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.25 | _   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | _    | 0.6 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±40 | μΑ   | 2     |
| Output high voltage<br>(CV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)   | V <sub>OH</sub> | 1.35 | _   | V    | _     |
| Output low voltage<br>(CV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)     | V <sub>OL</sub> | _    | 0.4 | V    | _     |

#### Notes:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $CV_{IN}$  symbol referenced in Section 2.1.2, "Recommended operating conditions."

# 2.10.2 eSPI AC timing specifications

This table provides the eSPI input and output AC timing specifications.

## Table 29. eSPI AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                                 | Symbol <sup>1</sup>  | Min                                                        | Max                                                       | Unit | Note |
|-----------------------------------------------------------|----------------------|------------------------------------------------------------|-----------------------------------------------------------|------|------|
| SPI_MOSI output—Master data (internal clock) hold time    | t <sub>NIKHOX</sub>  | 2.36 +<br>(t <sub>PLATFORM_CLK</sub> * SP<br>MODE[HO_ADJ]) |                                                           | ns   | 2, 3 |
| SPI_MOSI output—Master data (internal clock) delay        | t <sub>NIKHOV</sub>  | _                                                          | 5.24 +<br>(t <sub>PLATFORM_CLK</sub> *<br>SPMODE[HO_ADJ]) | ns   | 2, 3 |
| SPI_CS outputs—Master data (internal clock) hold time     | t <sub>NIKHOX2</sub> | 0                                                          | _                                                         | ns   | 2    |
| SPI_CS outputs—Master data (internal clock) delay         | t <sub>NIKHOV2</sub> | _                                                          | 6.0                                                       | ns   | 2    |
| eSPI inputs—Master data (internal clock) input setup time | t <sub>NIIVKH</sub>  | 5                                                          | _                                                         | ns   | _    |
| eSPI inputs—Master data (internal clock) input hold time  | t <sub>NIIXKH</sub>  | 0                                                          | _                                                         | ns   | _    |

## Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
- 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 3. See the applicable chip reference manual for details on the SPMODE register.

This figure provides the AC test load for the eSPI.



Figure 13. eSPI AC test load

This figure represents the AC timing from Table 29 in master mode (internal clock). Note that although timing specifications generally refer to the rising edge of the clock, this figure also applies when the falling edge is the active edge. Also, note that the clock edge is selectable on eSPI.



Figure 14. eSPI AC timing in master mode (Internal Clock) diagram

# **2.11 DUART**

This section describes the DC and AC electrical specifications for the DUART interface.

## 2.11.1 DUART DC electrical characteristics

This table provides the DC electrical characteristics for the DUART interface.

## Table 30. DUART DC electrical characteristics (OV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter          | Symbol          | Min | Max | Unit | Notes |
|--------------------|-----------------|-----|-----|------|-------|
| Input high voltage | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage  | $V_{IL}$        | 1   | 0.8 | V    | 1     |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 30. DUART DC electrical characteristics (OV<sub>DD</sub> = 3.3 V) (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ )        | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | $V_{OL}$        | _   | 0.4 | V    |       |

#### Notes:

- 1. The symbol OV<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 3.
- 2. The symbol OV<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended operating conditions."

# 2.11.2 DUART AC electrical specifications

This table provides the AC timing parameters for the DUART interface.

Table 31. DUART AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter         | Value                            | Unit | Notes |
|-------------------|----------------------------------|------|-------|
| Minimum baud rate | f <sub>PLAT</sub> /(2*1,048,576) | baud | 1     |
| Maximum baud rate | f <sub>PLAT</sub> /(2*16)        | baud | 1,2   |
| Oversample rate   | 16                               | _    | 3     |

#### Notes:

- 1. f<sub>PLAT</sub> refers to the internal platform clock.
- 2. The actual attainable baud rate is limited by the latency of interrupt processing.
- 3. The middle of a start bit is detected as the eighth sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 2.12 Ethernet: data path three-speed Ethernet (dTSEC), management interface, IEEE Std 1588

This section provides the AC and DC electrical characteristics for the data path three-speed Ethernet controller, the Ethernet management interface, and the IEEE Std 1588 interface.

# 2.12.1 SGMII timing specifications

See Section 2.20.8, "SGMII interface."

# 2.12.2 MII and RGMII timing specifications

This section discusses the electrical characteristics for the MII and RGMII interfaces.

# 2.12.2.1 MII and RGMII DC electrical characteristics

This table shows the MII DC electrical characteristics when operating at  $LV_{DD} = 3.3 \text{ V}$  supply.

## Table 32. MII DC electrical characteristics (LV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                 | Symbol          | Min  | Max                    | Unit | Notes |
|---------------------------------------------------------------------------|-----------------|------|------------------------|------|-------|
| Input high voltage                                                        | V <sub>IH</sub> | 2.0  | _                      | V    | 1     |
| Input low voltage                                                         | V <sub>IL</sub> | _    | 0.90                   | V    | _     |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> )                  | I <sub>IH</sub> | _    | 40                     | μΑ   | 2     |
| Input low current (V <sub>IN</sub> = GND)                                 | I <sub>IL</sub> | -600 | _                      | μΑ   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, $I_{OH} = -4.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.4  | LV <sub>DD</sub> + 0.3 | V    | _     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 4.0 mA)     | V <sub>OL</sub> | GND  | 0.50                   | V    | _     |

#### Notes

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbols referenced in Table 2 and Table 3.

This table shows the MII and RGMII DC electrical characteristics when operating at  $LV_{DD} = 2.5 \text{ V}$  supply.

## Table 33. MII and RGMII DC electrical characteristics (LV<sub>DD</sub> = 2.5 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 1.7 | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.7 | ٧    | 1     |
| Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA)        | V <sub>OH</sub> | 2.0 | _   | V    | _     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA)          | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Notes:

78

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbols referenced in Table 2 and Table 3.

# 2.12.2.2 MII AC timing specifications

This section describes the MII transmit and receive AC timing specifications.

This table provides the MII transmit AC timing specifications.

Table 34. MII transmit AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                       | Symbol                              | Min    | Тур | Max    | Unit |
|-------------------------------------------------|-------------------------------------|--------|-----|--------|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub>                    | 399.96 | 400 | 400.04 | ns   |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                    | 39.996 | 40  | 40.004 | ns   |
| TX_CLK duty cycle                               | t <sub>MTXH/</sub> t <sub>MTX</sub> | 35     | _   | 65     | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                 | 0      | _   | 25     | ns   |
| TX_CLK data clock rise (20%–80%)                | t <sub>MTXR</sub>                   | 1.0    | _   | 4.0    | ns   |
| TX_CLK data clock fall (80%-20%)                | t <sub>MTXF</sub>                   | 1.0    | _   | 4.0    | ns   |

This figure shows the MII transmit AC timing diagram.



Figure 15. MII transmit AC timing diagram

This table provides the MII receive AC timing specifications.

## Table 35. MII Receive AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                   | Symbol                              | Min    | Тур | Max    | Unit |
|---------------------------------------------|-------------------------------------|--------|-----|--------|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | 399.96 | 400 | 400.04 | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | 39.996 | 40  | 40.004 | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35     | _   | 65     | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0   | _   | _      | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0   | _   | _      | ns   |
| RX_CLK clock rise (20%-80%)                 | t <sub>MRXR</sub>                   | 1.0    | _   | 4.0    | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>MRXF</sub>                   | 1.0    | _   | 4.0    | ns   |

Note: The frequency of RX\_CLK should not exceed frequency of GTX\_CLK125 by more than 300ppm.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

This figure provides the AC test load for eTSEC.



Figure 16. eTSEC AC test load

This figure shows the MII receive AC timing diagram.



Figure 17. MII Receive AC timing diagram

# 2.12.2.3 RGMII AC timing specifications

This table presents the RGMII AC timing specifications.

Table 36. RGMII AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                  | Symbol <sup>1</sup>                 | Min  | Тур | Max  | Unit | Notes |
|--------------------------------------------|-------------------------------------|------|-----|------|------|-------|
| Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub>               | -500 | 0   | 500  | ps   | 5     |
| Data to clock input skew (at receiver)     | t <sub>SKRGT_RX</sub>               | 1.0  | _   | 2.6  | ns   | 2     |
| Clock period duration                      | t <sub>RGT</sub>                    | 7.2  | 8.0 | 8.8  | ns   | 3     |
| Duty cycle for 10BASE-T and 100BASE-TX     | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40   | 50  | 60   | %    | 3, 4  |
| Duty cycle for Gigabit                     | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45   | 50  | 55   | %    | _     |
| Rise time (20%-80%)                        | t <sub>RGTR</sub>                   | _    | _   | 0.75 | ns   | _     |

#### Table 36. RGMII AC timing specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter           | Symbol <sup>1</sup> | Min | Тур | Max  | Unit | Notes |
|---------------------|---------------------|-----|-----|------|------|-------|
| Fall time (20%-80%) | t <sub>RGTF</sub>   | _   |     | 0.75 | ns   | _     |

#### Notes:

- 1. In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. Note that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).
- 2. The t<sub>SKRGT\_RX</sub> specification implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their chip. If so, additional PCB delay is probably not needed.
- 3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.
- 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speeds transitioned between.
- 5. The frequency of RX\_CLK should not exceed frequency of GTX\_CLK125 by more than 300ppm.

This figure shows the RGMII AC timing and multiplexing diagrams.



Figure 18. RGMII AC timing and multiplexing diagrams

# 2.12.3 Ethernet management interface

This section discusses the electrical characteristics for the EMI1 and EMI2 interfaces. EMI1 is the PHY management interface controlled by the MDIO controller associated with Frame Manager 1 1GMAC-1. EMI2 is the XAUI PHY management interface controlled by the MDIO controller associated with Frame Manager 1 10GMAC-0.

# 2.12.3.1 Ethernet management interface 1 DC electrical characteristics

The Ethernet management interface 1 is defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for the Ethernet management interface is provided in this table.

Table 37. Ethernet management Interface 1 DC electrical characteristics (LV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                               | Symbol          | Min  | Max | Unit | Note |
|-------------------------------------------------------------------------|-----------------|------|-----|------|------|
| Input high voltage                                                      | V <sub>IH</sub> | 2.0  | _   | V    | 2    |
| Input low voltage                                                       | V <sub>IL</sub> | _    | 0.9 | V    | 2    |
| Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V)    | I <sub>IH</sub> | _    | 40  | μΑ   | 1    |
| Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V)     | I <sub>IL</sub> | -600 | _   | μΑ   | 1    |
| Output high voltage (LV <sub>DD</sub> = Min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.4  | _   | V    | _    |
| Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA)   | V <sub>OL</sub> | _    | 0.4 | V    | _    |

#### Note:

- 1. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Table 2 and Table 3.
- 2. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective  $LV_{IN}$  values found in Table 3.

The Ethernet management interface 1 is defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for the Ethernet management interface 1 is provided in Table 37.

Table 38. Ethernet management interface 1 DC electrical characteristics (LV<sub>DD</sub> = 2.5 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Note |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                             | V <sub>IH</sub> | 1.7 | _   | V    | 1    |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.7 | V    | 1    |
| Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _   | ±40 | μΑ   | 2    |
| Output high voltage (LV <sub>DD</sub> = Min, IOH = -1.0 mA)                    | V <sub>OH</sub> | 2.4 | _   | V    | _    |
| Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA)          | V <sub>OL</sub> | _   | 0.4 | V    | _    |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.
- 2. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended operating conditions."

# 2.12.3.2 Ethernet management interface 2 DC electrical characteristics

Ethernet management interface 2 pins function as open drain I/Os. The interface conforms to 1.2 V nominal voltage levels. LV<sub>DD</sub> must be powered to use this interface. The DC electrical characteristics for EMI2\_MDIO and EMI2\_MDC are provided in this section.

Table 39. Ethernet management interface 2 DC electrical characteristics (1.2 V)

For recommended operating conditions, see Table 3.

| Parameter          | Symbol          | Min  | Max  | Unit | Note |
|--------------------|-----------------|------|------|------|------|
| Input high voltage | V <sub>IH</sub> | 0.84 | _    | V    | _    |
| Input low voltage  | $V_{IL}$        | 1    | 0.36 | V    | _    |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 39. Ethernet management interface 2 DC electrical characteristics (1.2 V) (continued)

For recommended operating conditions, see Table 3.

| Parameter                                     | Symbol          | Min | Max | Unit | Note |
|-----------------------------------------------|-----------------|-----|-----|------|------|
| Output low voltage (I <sub>OL</sub> = 100 μA) | V <sub>OL</sub> | _   | 0.2 | V    | _    |
| Output low current (V <sub>OL</sub> = 0.2 V)  | l <sub>OL</sub> | 4   | 1   | mA   | _    |
| Input capacitance                             | C <sub>IN</sub> | _   | 10  | pF   | _    |

# 2.12.3.3 Ethernet management interface 1 AC timing specifications

This table provides the Ethernet management interface 1 AC timing specifications.

Table 40. Ethernet management interface 1 AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                  | Symbol <sup>1</sup> | Min                                   | Тур | Max                                   | Unit | Note |
|----------------------------|---------------------|---------------------------------------|-----|---------------------------------------|------|------|
| MDC frequency              | f <sub>MDC</sub>    | _                                     | _   | 2.5                                   | MHz  | 2    |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 160                                   | _   | _                                     | ns   | _    |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | $(16 \times t_{\text{plb\_clk}}) - 6$ | _   | $(16 \times t_{\text{plb\_clk}}) + 6$ | ns   | 3, 4 |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 8                                     | _   | _                                     | ns   | _    |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0                                     | _   | _                                     | ns   | _    |

#### Note:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC).
- 3. This parameter is dependent on the frame manager clock frequency. The delay is equal to 16 frame manager clock periods ±6 ns. For example, with a frame manager clock of 333 MHz, the min/max delay is 48 ns ± 6 ns. Similarly, if the frame manager clock is 400 MHz, the min/max delay is 40 ns ± 6 ns.
- 4. t<sub>plb clk</sub> is the frame manager clock period.

# 2.12.3.4 Ethernet management interface 2 AC electrical characteristics

This table provides the Ethernet management interface 2 AC timing specifications.

Table 41. Ethernet management interface 2 AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter/Condition        | Symbol <sup>1</sup> | Min                            | Тур | Max                            | Unit | Note |
|----------------------------|---------------------|--------------------------------|-----|--------------------------------|------|------|
| MDC frequency              | f <sub>MDC</sub>    | _                              | _   | 2.5                            | MHz  | 2    |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 160                            | _   | _                              | ns   | _    |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | $(0.5 \times (1/f_{MDC})) - 6$ | _   | $(0.5 \times (1/f_{MDC})) + 6$ | ns   | 3    |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 8                              | 1   | _                              | ns   | _    |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

## Table 41. Ethernet management interface 2 AC timing specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter/Condition   | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Note |
|-----------------------|---------------------|-----|-----|-----|------|------|
| MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0   |     |     | ns   |      |

#### Note:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time.
- 2. This parameter is dependent on the frame manager clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC).
- 3. This parameter is dependent on the management data clock frequency, f<sub>MDC</sub>. The delay is equal to 0.5 management data clock period ±6 ns. For example, with a management data clock of 2.5 MHz, the min/max delay is 200 ns ± 6 ns.

This figure shows the Ethernet management interface timing diagram.



Figure 19. Ethernet management interface timing diagram

# 2.12.4 eTSEC IEEE Std 1588 timing specifications

This section discusses the electrical characteristics for the eTSEC IEEE Std 1588 interfaces.

## 2.12.4.1 eTSEC IEEE Std 1588 DC electrical characteristics

This table shows eTSEC IEEE Std 1588 DC electrical characteristics when operating at LV<sub>DD</sub> = 3.3 V supply.

# Table 42. eTSEC IEEE 1588 DC electrical characteristics (LV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                            | Symbol          | Min | Max | Unit | Notes |
|----------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                   | V <sub>IH</sub> | 2.0 | _   | V    | 2     |
| Input low voltage                                                    | V <sub>IL</sub> | _   | 0.9 | V    | 2     |
| Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V) | I <sub>IH</sub> |     | 40  | μΑ   | 1     |

#### P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 42. eTSEC IEEE 1588 DC electrical characteristics (LV<sub>DD</sub> = 3.3 V) (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                                 | Symbol          | Min  | Max | Unit | Notes |
|---------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V)       | I <sub>IL</sub> | -600 | _   | μΑ   | 1     |
| Output high voltage (LV <sub>DD</sub> = Min, $I_{OH} = -1.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.4  | _   | V    | _     |
| Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA)     | V <sub>OL</sub> | 1    | 0.4 | V    |       |

#### Note:

- 1. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2 and Table 3.
- 2. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective  $LV_{IN}$  values found in Table 3.

# 2.12.4.2 eTSEC IEEE Std 1588 AC specifications

This table provides the IEEE 1588 AC timing specifications.

## Table 43. eTSEC IEEE 1588 AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                          | Symbol                                                  | Min                          | Тур | Max                    | Unit | Notes |
|------------------------------------|---------------------------------------------------------|------------------------------|-----|------------------------|------|-------|
| TSEC_1588_CLK clock period         | t <sub>T1588CLK</sub>                                   | 3.3                          | _   | $T_{RX\_CLK} \times 7$ | ns   | 1, 2  |
| TSEC_1588_CLK duty cycle           | t <sub>T1588CLKH</sub> /<br>t <sub>T1588CLK</sub>       | 40                           | 50  | 60                     | %    | 3     |
| TSEC_1588_CLK peak-to-peak jitter  | t <sub>T1588CLKINJ</sub>                                | _                            | _   | 250                    | ps   | _     |
| Rise time eTSEC_1588_CLK (20%-80%) | t <sub>T1588</sub> CLKINR                               | 1.0                          | _   | 2.0                    | ns   | _     |
| Fall time eTSEC_1588_CLK (80%-20%) | t <sub>T1588</sub> CLKINF                               | 1.0                          | _   | 2.0                    | ns   | _     |
| TSEC_1588_CLK_OUT clock period     | t <sub>T1588CLKOUT</sub>                                | 2 × t <sub>T1588CLK</sub>    | _   | _                      | ns   | _     |
| TSEC_1588_CLK_OUT duty cycle       | t <sub>T1588</sub> CLKOTH/<br>t <sub>T1588</sub> CLKOUT | 30                           | 50  | 70                     | %    | _     |
| TSEC_1588_PULSE_OUT                | t <sub>T1588OV</sub>                                    | 0.5                          | _   | 3.0                    | ns   | _     |
| TSEC_1588_TRIG_IN pulse width      | t <sub>T1588TRIGH</sub>                                 | $2 \times t_{T1588CLK\_MAX}$ | _   | _                      | ns   | 2     |

#### Notes:

- 1.T<sub>RX\_CLK</sub> is the maximum clock period of eTSEC receiving clock selected by TMR\_CTRL[CKSEL]. See the *QorlQ Integrated Processor Reference Manual* for a description of TMR\_CTRL registers.
- 2. The maximum value of  $t_{T1588CLK}$  is not only defined by the value of  $t_{RX\_CLK}$ , but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of  $t_{T1588CLK}$  be 2800, 280, and 56 ns, respectively.
- 3. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the *QorlQ Integrated Processor Reference Manual* for a description of TMR\_CTRL registers.

This figure shows the data and command output AC timing diagram.



**Note:** The output delay is counted starting at the rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is counted starting at the falling edge.

Figure 20. eTSEC IEEE 1588 output AC timing

This figure shows the data and command input AC timing diagram.



Figure 21. eTSEC IEEE 1588 input AC timing

# 2.13 USB

This section provides the AC and DC electrical specifications for the USB interface.

## 2.13.1 USB DC electrical characteristics

This table provides the DC electrical characteristics for the USB interface at USB $_{DD}$ 3P3 = 3.3 V.

Table 44. USB DC electrical characteristics (USB\_V<sub>DD</sub>\_3P3 = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                           | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage <sup>1</sup>                                                     | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                                   | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (USB_ $V_{IN}$ _3P3 = 0 V or USB_ $V_{IN}$ _3P3 = USB_ $V_{DD}$ _3P3) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (USB_V <sub>DD</sub> _3P3 = min, I <sub>OH</sub> = -2 mA)       | V <sub>OH</sub> | 2.8 | _   | V    | _     |
| Output low voltage (USB_V <sub>DD</sub> _3P3 = min, I <sub>OL</sub> = 2 mA)         | V <sub>OL</sub> | _   | 0.3 | V    | _     |

#### Notes:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max USB\_V<sub>IN</sub>\_3P3 values found in Table 3.
- 2. The symbol USB\_V<sub>IN</sub>\_3P3, in this case, represents the USB\_V<sub>IN</sub>\_3P3 symbol referenced in Section 2.1.2, "Recommended operating conditions."

# 2.13.2 USB AC electrical specifications

This table provides the USB clock input (USBn\_CLKIN) AC timing specifications.

## Table 45. USBn\_CLKIN AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter/Condition                    | Conditions                                                                            | Symbol                  | Min    | Тур | Max   | Unit |
|----------------------------------------|---------------------------------------------------------------------------------------|-------------------------|--------|-----|-------|------|
| Frequency range                        | _                                                                                     | f <sub>USB_CLK_IN</sub> | _      | 24  | _     | MHz  |
| Clock frequency tolerance              | _                                                                                     | t <sub>CLK_TOL</sub>    | -0.005 | 0   | 0.005 | %    |
| Reference clock duty cycle             | Measured at 1.6 V                                                                     | t <sub>CLK_DUTY</sub>   | 40     | 50  | 60    | %    |
| Total input jitter/time interval error | Peak-to-peak value measured with a second-order high-pass filter of 500 kHz bandwidth | t <sub>CLK_PJ</sub>     | _      | _   | 5     | ps   |

This figure provides the USB AC test load.



Figure 22. USB AC test load

# 2.14 Enhanced local bus interface (eLBC)

This section describes the DC and AC electrical specifications for the enhanced local bus interface.

## 2.14.1 Enhanced local bus DC electrical characteristics

This table provides the DC electrical characteristics for the enhanced local bus interface operating at  $BV_{DD} = 3.3 \text{ V}$ .

Table 46. Enhanced local bus DC electrical characteristics (BV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)     | V <sub>OH</sub> | 2.4 |     | V    | _     |
| Output low voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)       | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $BV_{IN}$  values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $BV_{IN}$  symbol referenced in Section 2.1.2, "Recommended operating conditions."

This table provides the DC electrical characteristics for the enhanced local bus interface operating at  $BV_{DD} = 2.5 \text{ V}$ .

Table 47. Enhanced local bus DC electrical characteristics (BV<sub>DD</sub> = 2.5 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.7 | _   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.7 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA)     | V <sub>OH</sub> | 2.0 | _   | V    | _     |
| Output low voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA)       | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $BV_{IN}$  values found in Table 3
- 2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended operating conditions."

This table provides the DC electrical characteristics for the enhanced local bus interface operating at  $BV_{DD} = 1.8 \text{ V}$ .

Table 48. Enhanced local bus DC electrical characteristics (BV<sub>DD</sub> = 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter          | Symbol          | Min  | Max | Unit | Notes |
|--------------------|-----------------|------|-----|------|-------|
| Input high voltage | V <sub>IH</sub> | 1.25 | _   | V    | 1     |
| Input low voltage  | $V_{IL}$        | _    | 0.6 | V    | 1     |

Table 48. Enhanced local bus DC electrical characteristics (BV<sub>DD</sub> = 1.8 V) (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min  | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±40 | μΑ   | 2     |
| Output high voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)   | V <sub>OH</sub> | 1.35 | _   | V    | _     |
| Output low voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)     | V <sub>OL</sub> | _    | 0.4 | V    | _     |

#### Notes:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended operating conditions."

# 2.14.2 Enhanced local bus AC timing specifications

This section describes the AC timing specifications for the enhanced local bus interface.

## 2.14.2.1 Test condition

This figure provides the AC test load for the enhanced local bus.



Figure 23. Enhanced local bus AC test load

# 2.14.2.2 Local bus AC timing specification

All output signal timings are relative to the falling edge of any LCLKs. The external circuit must use the rising edge of the LCLKs to latch the data.

All input timings except LGTA/LUPWAIT/LFRB are relative to the rising edge of LCLKs. LGTA/LUPWAIT/LFRB are relative to the falling edge of LCLKs.

This table describes the timing specifications of the local bus interface.

Table 49. Enhanced local bus timing specifications

For recommended operating conditions, see Table 3.

| Parameter                              | Symbol <sup>1</sup>                 | Min | Max | Unit | Notes |
|----------------------------------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                   | t <sub>LBK</sub>                    | 10  | _   | ns   | _     |
| Local bus duty cycle                   | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45  | 55  | %    | _     |
| LCLK[n] skew to LCLK[m]                | t <sub>LBKSKEW</sub>                | _   | 150 | ps   | 2     |
| Input setup (except LGTA/LUPWAIT/LFRB) | t <sub>LBIVKH</sub>                 | 6   | _   | ns   | _     |
| Input hold (except LGTA/LUPWAIT/LFRB)  | t <sub>LBIXKH</sub>                 | 1   | _   | ns   | _     |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

## Table 49. Enhanced local bus timing specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol <sup>1</sup> | Min                                             | Max | Unit | Notes |
|---------------------------------------------------------------------|---------------------|-------------------------------------------------|-----|------|-------|
| Input setup<br>(for LGTA/LUPWAIT/LFRB)                              | t <sub>LBIVKL</sub> | 6                                               | _   | ns   | _     |
| Input hold (for LGTA/LUPWAIT/LFRB)                                  | t <sub>LBIXKL</sub> | 1                                               | _   | ns   | _     |
| Output delay<br>(Except LALE)                                       | t <sub>LBKLOV</sub> | _                                               | 1.5 | ns   | _     |
| Output hold<br>(Except LALE)                                        | t <sub>LBKLOX</sub> | -3.5                                            | _   | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP                | t <sub>LBKLOZ</sub> | _                                               | 2   | ns   | 3     |
| LALE output negation to LAD/LDP output transition (LATCH hold time) | t <sub>LBONOT</sub> | 2 platform clock<br>cycles—1ns<br>(LBCR[AHD]=1) | _   | ns   | 4     |
|                                                                     |                     | 4 platform clock<br>cycles—1ns<br>(LBCR[AHD]=0) | _   |      |       |

#### Notes:

- 1. All signals are measured from  $BV_{DD}/2$  of rising/falling edge of LCLK to  $BV_{DD}/2$  of the signal in question.
- 2. Skew measured between different LCLKs at BV<sub>DD</sub>/2.
- 3. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. t<sub>LBONOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBONOT</sub> is determined by LBCR[AHD]. The unit is the eLBC controller clock cycle, which is the internal clock that runs the local bus controller, not the external LCLK. LCLK cycle = eLBC controller clock cycle x LCRR[CLKDIV]. After power on reset, LBCR[AHD] defaults to 0 and eLBC runs at maximum hold time.
- 5. Output hold is negative. This means that output transition happens earlier than the falling edge of LCLK.

This figure shows the AC timing diagram of the local bus interface.



Figure 25 applies to all three controllers that eLBC supports: GPCM, UPM, and FCM.

For input signals, the local bus AC timing data is used directly for all three controllers.

For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by  $t_{acs}$  (0,  $\frac{1}{4}$ ,  $\frac{1}{2}$ , 1, 1 +  $\frac{1}{4}$ , 1 +  $\frac{1}{2}$ , 2, 3 cycles), so the final delay is  $t_{acs} + t_{LBKLOV}$ .

This figure shows how the local bus AC timing diagram applies to GPCM. The same principle applies to UPM and FCM.



<sup>&</sup>lt;sup>1</sup> t<sub>addr</sub> is programmable and determined by LCRR[EADC] and ORx[EAD].

Figure 25. GPCM Output timing diagram

# 2.15 Enhanced secure digital host controller (eSDHC)

This section describes the DC and AC electrical specifications for the eSDHC interface.

## 2.15.1 eSDHC DC electrical characteristics

This table provides the DC electrical characteristics for the eSDHC interface.

## Table 50. eSDHC interface DC electrical characteristics

For recommended operating conditions, see Table 3.

| Characteristic               | Symbol                           | Condition                                            | Min                                  | Max                               | Unit | Notes |
|------------------------------|----------------------------------|------------------------------------------------------|--------------------------------------|-----------------------------------|------|-------|
| Input high voltage           | V <sub>IH</sub>                  | <del>-</del>                                         | $0.625 \times \text{CV}_{\text{DD}}$ | _                                 | V    | 1     |
| Input low voltage            | V <sub>IL</sub>                  | _                                                    | _                                    | $0.25 \times \text{CV}_\text{DD}$ | V    | 1     |
| Input/output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | _                                                    | <b>-</b> 50                          | 50                                | μΑ   | _     |
| Output high voltage          | V <sub>OH</sub>                  | I <sub>OH</sub> = -100 μA at<br>CV <sub>DD</sub> min | $0.75 \times \text{CV}_{\text{DD}}$  |                                   | V    | _     |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

 $<sup>^{2}\</sup> t_{arcs}, t_{awcs}, t_{aoe}, t_{rc}, t_{oen}, t_{awe}, t_{wc}, t_{wen} \ are \ determined \ by \ ORx. \ See \ the \ applicable \ chip \ reference \ manual.$ 

#### Table 50. eSDHC interface DC electrical characteristics (continued)

For recommended operating conditions, see Table 3.

| Characteristic      | Symbol          | Condition                                            | Min                    | Max                      | Unit | Notes |
|---------------------|-----------------|------------------------------------------------------|------------------------|--------------------------|------|-------|
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 100μA at<br>CV <sub>DD</sub> min   | _                      | 0.125 × CV <sub>DD</sub> | V    | _     |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 μA at<br>CV <sub>DD</sub> min | CV <sub>DD</sub> - 0.2 | _                        | V    | 2     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA at<br>CV <sub>DD</sub> min    | _                      | 0.3                      | V    | 2     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $CV_{IN}$  values found in Table 3.
- 2. Open drain mode for MMC cards only.

# 2.15.2 eSDHC AC timing specifications

This table provides the eSDHC AC timing specifications as defined in Figure 26 and Figure 27.

## Table 51. eSDHC AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                                                              | Symbol <sup>1</sup>                         | Min  | Max            | Unit | Notes   |
|----------------------------------------------------------------------------------------|---------------------------------------------|------|----------------|------|---------|
| SD_CLK clock frequency:  SD Full speed/high speed mode  MMC Full speed/high speed mode | f <sub>SHSCK</sub>                          | 0    | 25/50<br>20/52 | MHz  | 2, 4    |
| SD_CLK clock low time—Full-speed/High-speed mode                                       | t <sub>SHSCKL</sub>                         | 10/7 | _              | ns   | 4       |
| SD_CLK clock high time—Full-speed/High-speed mode                                      | t <sub>SHSCKH</sub>                         | 10/7 | _              | ns   | 4       |
| SD_CLK clock rise and fall times                                                       | t <sub>SHSCKR/</sub><br>t <sub>SHSCKF</sub> | _    | 3              | ns   | 4       |
| Input setup times: SD_CMD, SD_DATx, SD_CD to SD_CLK                                    | t <sub>SHSIVKH</sub>                        | 5    | _              | ns   | 3, 4, 5 |
| Input hold times: SD_CMD, SD_DATx, SD_CD to SD_CLK                                     | t <sub>SHSIXKH</sub>                        | 2.5  | _              | ns   | 4, 5    |
| Output delay time: SD_CLK to SD_CMD, SD_DATx valid                                     | tshskhov                                    | -3   | 3              | ns   | 4, 5    |

## Notes:

- 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first three letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high-speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that in general, the clock reference symbol is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. In full-speed mode, the clock frequency value can be 0–25 MHz for an SD card and 0–20 MHz for an MMC card. In high-speed mode, the clock frequency value can be 0–50 MHz for an SD card and 0–52 MHz for an MMC card.
- 3. To satisfy setup timing, one way board routing delay between Host and Card, on SD\_CLK, SD\_CMD and SD\_DATx should not exceed 1 ns. For any high speed or default speed mode SD card, the oneway routing delay between Host and Card on SD\_CLK, SD\_CMD and SD\_DATx should not exceed 1.5 ns.
- 4.  $C_{CARD} \leq$  10 pF, (1 card), and  $C_L = C_{BUS} + C_{HOST} + C_{CARD} \leq$  40 pF
- 5. The parameter values apply to both full speed and high speed modes.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

This figure provides the eSDHC clock input timing diagram.



Figure 26. eSDHC clock input timing diagram

This figure provides the data and command input/output timing diagram.



VM = Midpoint Voltage (OV<sub>DD</sub>/2)

Figure 27. eSDHC data and command input/output timing diagram referenced to clock

# 2.16 Multicore programmable interrupt controller (MPIC) specifications

This section describes the DC and AC electrical specifications for the multicore programmable interrupt controller.

# 2.16.1 MPIC DC specifications

This table provides the DC electrical characteristics for the MPIC interface.

Table 52. MPIC DC electrical characteristics (OV $_{DD}$  = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4 | _   | V    | _     |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

## Table 52. MPIC DC electrical characteristics (OV<sub>DD</sub> = 3.3 V) (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol   | Min | Max | Unit | Notes |
|---------------------------------------------------------------------|----------|-----|-----|------|-------|
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | $V_{OL}$ | 1   | 0.4 | V    | _     |

#### Notes:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the min and max OV<sub>IN</sub> respective values found in Table 3
- 2. The symbol  $OV_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 3

# 2.16.2 MPIC AC timing specifications

This table provides the MPIC input and output AC timing specifications.

## Table 53. MPIC Input AC timing specifications

For recommended operating conditions, see Table 3.

| Characteristic                  | Symbol             | Min | Max | Unit    | Notes |
|---------------------------------|--------------------|-----|-----|---------|-------|
| MPIC inputs—minimum pulse width | t <sub>PIWID</sub> | 3   | _   | SYSCLKs | 1     |

#### Notes:

MPIC inputs and outputs are asynchronous to any visible clock. MPIC outputs should be synchronized before use by any
external synchronous logic. MPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working
in edge triggered mode

# 2.17 JTAG controller

This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface.

## 2.17.1 JTAG DC electrical characteristics

This table provides the JTAG DC electrical characteristics.

## Table 54. JTAG DC electrical characteristics (OV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol found in Table 3.

# 2.17.2 JTAG AC timing specifications

This table provides the JTAG AC timing specifications as defined in Figure 28 through Figure 31.

## Table 55. JTAG AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                         | Symbol <sup>1</sup>                  | Min | Max  | Unit | Notes |
|---------------------------------------------------|--------------------------------------|-----|------|------|-------|
| JTAG external clock frequency of operation        | f <sub>JTG</sub>                     | 0   | 33.3 | MHz  | _     |
| JTAG external clock cycle time                    | t <sub>JTG</sub>                     | 30  | _    | ns   | _     |
| JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub>                  | 15  | _    | ns   | _     |
| JTAG external clock rise and fall times           | t <sub>JTGR</sub> /t <sub>JTGF</sub> | 0   | 2    | ns   | _     |
| TRST assert time                                  | t <sub>TRST</sub>                    | 25  | _    | ns   | 2     |
| Input setup times                                 | t <sub>JTDVKH</sub>                  |     | _    | ns   | _     |
| Boundary-scan USB only                            |                                      | 14  |      |      |       |
| Boundary-scan except USB                          |                                      | 4   |      |      |       |
| TMS                                               |                                      | 4   |      |      |       |
| TDI                                               |                                      | 5   |      |      |       |
| Input hold times                                  | t <sub>JTDXKH</sub>                  | 10  | _    | ns   | _     |
| Output valid times                                | t <sub>JTKLDV</sub>                  | _   |      |      |       |
| Boundary-scan data                                |                                      |     | 15   | ns   | 3     |
| TDO                                               |                                      |     | 10   | ns   | _     |
| Output hold times                                 | t <sub>JTKLDX</sub>                  | 0   | _    | ns   | 3     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 3. All outputs are measured from the midpoint voltage of the falling edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50- $\Omega$  load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

This figure provides the AC test load for TDO and the boundary-scan outputs of the device.



Figure 28. AC test load for the JTAG interface

This figure provides the JTAG clock input timing diagram.



Figure 29. JTAG clock input timing diagram

This figure provides the  $\overline{TRST}$  timing diagram.



Figure 30. TRST timing diagram

This figure provides the boundary-scan timing diagram.



Figure 31. Boundary-scan timing diagram

# 2.18 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface.

# 2.18.1 I<sup>2</sup>C DC electrical characteristics

This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces.

# Table 56. $I^2C$ DC electrical characteristics (OV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                                                                            | Symbol              | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------|
| Input high voltage                                                                                                                   | V <sub>IH</sub>     | 2.0 | _   | V    | 1     |
| Input low voltage                                                                                                                    | V <sub>IL</sub>     | _   | 0.8 | V    | 1     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)                                                                  | V <sub>OL</sub>     | 0   | 0.4 | V    | 2     |
| Pulse width of spikes which must be suppressed by the input filter                                                                   | t <sub>I2KHKL</sub> | 0   | 50  | ns   | 3     |
| Input current each I/O pin (input voltage is between $0.1 \times \text{OV}_{\text{DD}}$ and $0.9 \times \text{OV}_{\text{DD}}$ (max) | I <sub>I</sub>      | -40 | 40  | μΑ   | 4     |
| Capacitance for each I/O pin                                                                                                         | C <sub>I</sub>      | 0   | 10  | pF   | _     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- 2. Output voltage (open drain or open collector) condition = 3 mA sink current.
- 3. See the applicable chip reference manual for information about the digital filter used.
- 4. I/O pins obstruct the SDA and SCL lines if  ${
  m OV}_{
  m DD}$  is switched off.

# 2.18.2 I<sup>2</sup>C AC electrical specifications

This table provides the AC timing parameters for the I<sup>2</sup>C interfaces.

## Table 57. I<sup>2</sup>C AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                                                                    | Symbol <sup>1</sup> | Min      | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------|---------------------|----------|-----|------|-------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0        | 400 | kHz  | 2     |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3      | _   | μS   | _     |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6      | _   | μS   | _     |
| Setup time for a repeated START condition                                                    | t <sub>l2SVKH</sub> | 0.6      | _   | μS   | _     |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6      | _   | μS   | _     |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100      | _   | ns   | _     |
| Data input hold time:  CBUS compatible masters  I <sup>2</sup> C bus devices                 | t <sub>I2DXKL</sub> | <u> </u> |     | μS   | 3     |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | _        | 0.9 | μS   | 4     |
| Setup time for STOP condition                                                                | t <sub>I2PVKH</sub> | 0.6      | _   | μS   | _     |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3      | _   | μS   | _     |

99

## Table 57. I<sup>2</sup>C AC timing specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                                       | Symbol <sup>1</sup> | Min                                | Max | Unit | Notes |
|---------------------------------------------------------------------------------|---------------------|------------------------------------|-----|------|-------|
| Noise margin at the LOW level for each connected device (including hysteresis)  | V <sub>NL</sub>     | 0.1 × OV <sub>DD</sub>             | _   | V    | _     |
| Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub>     | $0.2 \times \text{OV}_{\text{DD}}$ | _   | V    | _     |
| Capacitive load for each bus line                                               | Cb                  | _                                  | 400 | pF   | _     |

#### Notes:

- 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time.
- 2. The requirements for I<sup>2</sup>C frequency calculation must be followed. See Freescale application note AN2919, "Determining the I2C Frequency Divider Ratio for SCL."
- 3. As a transmitter, the device provides a delay time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the chip acts as the I2C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the chip does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If, under some rare condition, the 300 ns SDA output delay time is required for the chip as transmitter, application note AN2919 referred to in note 2 above is recommended.
- 4. The maximum t<sub>I2OVKI</sub> must be met only if the device does not stretch the LOW period (t<sub>I2CI</sub>) of the SCL signal.

This figure provides the AC test load for the I<sup>2</sup>C.



Figure 32. I<sup>2</sup>C AC test load

This figure shows the AC timing diagram for the  $I^2C$  bus.



Figure 33. I<sup>2</sup>C bus AC timing diagram

## 2.19 **GPIO**

This section describes the DC and AC electrical characteristics for the GPIO interface.

## 2.19.1 GPIO DC electrical characteristics

This table provides the DC electrical characteristics for GPIO pins operating at 3.3 V.

## Table 58. GPIO DC electrical characteristics (LV<sub>DD</sub> or OV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ )        | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Notes:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the min and max L/OV<sub>IN</sub> respective values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the L/OV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended operating conditions."

This table provides the DC electrical characteristics for GPIO pins operating at  $LV_{DD} = 2.5 \text{ V}$ .

# Table 59. GPIO DC electrical characteristics ( $LV_{DD} = 2.5 V$ )

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.7 | _   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.7 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage<br>(LV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)     | V <sub>OH</sub> | 2.0 |     | V    | _     |
| Output low voltage<br>(LV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)       | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Section 2.1.2, "Recommended operating conditions."

# 2.19.2 GPIO AC timing specifications

This table provides the GPIO input and output AC timing specifications.

## Table 60. GPIO Input AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                        | Symbol             | Min | Unit   | Notes |
|----------------------------------|--------------------|-----|--------|-------|
| GPIO inputs—minimum pulse width  | t <sub>PIWID</sub> | 20  | ns     | 1     |
| Trust inputs—minimum pulse width | t <sub>TIWID</sub> | 3   | SYSCLK | 2     |

#### Note:

- 1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation.
- Trust inputs are asynchronous to any visible clock. Trust inputs are required to be valid for at least t<sub>TIWID</sub> to ensure proper operation. For low power trust input pin LP\_TMP\_DETECT, the voltage is VDD\_LP and see Table 3.for the voltage requirement.

This figure provides the AC test load for the GPIO.



Figure 34. GPIO AC test load

# 2.20 High-speed serial interfaces (HSSI)

The chip features a serializer/deserializer (SerDes) interface to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express, XAUI, Aurora and SGMII data transfers.

This section describes the common portion of SerDes DC electrical specifications: the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# 2.20.1 Signal terms definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

This figure shows how the signals are defined. For illustration purposes only, one SerDes lane is used in the description. This figure shows the waveform for either a transmitter output (SD\_TXn and  $\overline{\text{SD}}$ \_TXn) or a receiver input (SD\_RXn and  $\overline{\text{SD}}$ \_RXn). Each signal swings between A volts and B volts where A > B.



Figure 35. Differential voltage definitions for transmitter or receiver

Using this waveform, the definitions are as shown in the following list. To simplify the illustration, the definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment:

## **Single-Ended Swing**

The transmitter output signals and the receiver input signals  $SD_TXn$ ,  $\overline{SD_TXn}$ ,  $SD_RXn$  and  $\overline{SD_RXn}$  each have a peak-to-peak swing of A – B volts. This is also referred as each signal wire's single-ended swing.

## **Differential Output Voltage, VOD** (or **Differential Output Swing**):

The differential output voltage (or swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complementary output voltages:  $V_{SD\_TXn} - V_{\overline{SD\_TXn}}$ . The  $V_{OD}$  value can be either positive or negative.

## Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing):

The differential input voltage (or swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complementary input voltages:  $V_{SD\_RXn} - V_{\overline{SD\_RXn}}$ . The  $V_{ID}$  value can be either positive or negative.

# Differential Peak Voltage, $V_{DIFFp}$

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as the differential peak voltage,  $V_{DIFFp} = |A - B|$  volts.

# Differential Peak-to-Peak, $V_{DIFFp-p}$

Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A-B to -(A-B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage,  $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A-B)|$  volts, which is twice the differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .

## **Differential Waveform**

The differential waveform is constructed by subtracting the inverting signal ( $\overline{SD\_TXn}$ , for example) from the non-inverting signal ( $\overline{SD\_TXn}$ , for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential

#### P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

waveform is not referenced to ground. See Figure 40, "Differential measurement points for rise and fall time," as an example for differential waveform.

## Common Mode Voltage, $V_{cm}$

The common mode voltage is equal to half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,

 $V_{cm\_out} = (V_{SD\_TXn} + V_{\overline{SD\_TXn}}) \div 2 = (A + B) \div 2$ , which is the arithmetic mean of the two complementary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. It may be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset on some occasions.

To illustrate these definitions using real values, consider the example of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and outputs, TD and  $\overline{\text{TD}}$ . If these outputs have a swing from 2.0 V to 2.5 V, the peak-to-peak voltage swing of each signal (TD or  $\overline{\text{TD}}$ ) is 500 mV p-p, which is referred to as the single-ended swing for each signal. Because the differential signaling environment is fully symmetrical in this example, the transmitter output's differential swing (V $_{\text{OD}}$ ) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV. In other words, V $_{\text{OD}}$  is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage (V $_{\text{DIFFp}}$ ) is 500 mV. The peak-to-peak differential voltage (V $_{\text{DIFFp-D}}$ ) is 1000 mV p-p.

## 2.20.2 SerDes reference clocks

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are SD\_REF\_CLK1 and SD\_REF\_CLK1 for SerDes bank1, SD\_REF\_CLK2 and SD\_REF\_CLK2 for SerDes bank2, SD\_REF\_CLK3 and SD\_REF\_CLK3 for SerDes bank3, and SD\_REF\_CLK4 and SD\_REF\_CLK4 for SerDes bank4.

SerDes banks 1–4 may be used for various combinations of the following IP blocks based on the RCW Configuration field SRDS PRTCL:

- SerDes bank 1: PEX1/2/3, SGMII (1.25 Gbps only) or Aurora.
- SerDes bank 2: SGMII (1.25 or 3.125 GBaud) or XAUI.
- SerDes bank 3: SATA, or XAUI.
- SerDes bank 4: SATA

The following sections describe the SerDes reference clock requirements and provide application information.

## 2.20.2.1 SerDes reference clock receiver characteristics

This figure shows a receiver reference diagram of the SerDes reference clocks.



Figure 36. Receiver of SerDes reference clocks

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

The characteristics of the clock signals are as follows:

- The SerDes transceivers core power supply voltage requirements (SV<sub>DD</sub>) are as specified in Section 2.1.2, "Recommended operating conditions."
- The SerDes reference clock receiver reference circuit structure is as follows:
  - The SD\_REF\_CLK*n* and SD\_REF\_CLK*n* are internally AC-coupled differential inputs as shown in Figure 36. Each differential clock input (SD\_REF\_CLK*n* or SD\_REF\_CLK*n*) has on-chip 50-Ω termination to SGND followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. See the differential mode and single-ended mode descriptions below for detailed requirements.
- The maximum average current requirement also determines the common mode voltage range.
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA because the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4 V ( $0.4 \text{ V} \div 50 = 8 \text{ mA}$ ) while the minimum common mode input level is 0.1 V above SGND. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0-0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV.
  - If the device driving the SD\_REF\_CLK*n* and  $\overline{\text{SD}_{REF}\text{-}CLKn}$  inputs cannot drive 50  $\Omega$  to SGND DC or the drive strength of the clock driver chip exceeds the maximum input current limitations, it must be AC-coupled off-chip.
- The input amplitude requirement is described in detail in the following sections.

# 2.20.2.2 DC-level requirement for SerDes reference clocks

The DC level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs, as described below:

- Differential Mode
  - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing of less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
  - For an external DC-coupled connection, as described in Section 2.20.2.1, "SerDes reference clock receiver characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) as between 100 mV and 400 mV. Figure 37 shows the SerDes reference clock input requirement for DC-coupled connection scheme.



Figure 37. Differential reference clock input DC requirements (external DC-coupled)

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

— For an external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Because the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different common mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND. Each signal wire of the differential inputs is allowed to swing below and above the common mode voltage (SGND). Figure 38 shows the SerDes reference clock input requirement for AC-coupled connection scheme.



Figure 38. Differential reference clock input DC requirements (external AC-coupled)

- Single-Ended Mode
  - The reference clock can also be single-ended. The SD\_REF\_CLKn input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from V<sub>MIN</sub> to V<sub>MAX</sub>) with SD\_REF\_CLKn either left unconnected or tied to ground.
  - The SD\_REF\_CLK*n* input average voltage must be between 200 and 400 mV. Figure 39 shows the SerDes reference clock input requirement for single-ended signaling mode.
  - To meet the input amplitude requirement, the reference clock inputs may need to be DC- or AC-coupled externally. For the best noise performance, the reference of the clock could be DC- or AC-coupled into the unused phase (SD\_REF\_CLKn) through the same source impedance as the clock input (SD\_REF\_CLKn) in use.



Figure 39. Single-ended reference clock input DC requirements

## 2.20.2.3 AC requirements for SerDes reference clocks

This table lists AC requirements for the PCI Express, SGMII, Serial RapidIO and Aurora SerDes reference clocks to be guaranteed by the customer's application design.

Table 61. SD\_REF\_CLK*n* and  $\overline{SD_REF_CLKn}$  input clock requirements (SV<sub>DD</sub> = 1.0 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                                                        | Symbol                                 | Min  | Тур     | Max  | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------|------|------|-------|
| SD_REF_CLK/SD_REF_CLK frequency range                                                                            | t <sub>CLK_REF</sub>                   | _    | 100/125 | _    | MHz  | 1     |
| SD_REF_CLK/SD_REF_CLK clock frequency tolerance                                                                  | t <sub>CLK_TOL</sub>                   | -350 | _       | 350  | ppm  | _     |
| SD_REF_CLK/SD_REF_CLK reference clock duty cycle                                                                 | <sup>t</sup> CLK_DUTY                  | 40   | 50      | 60   | %    | 4     |
| SD_REF_CLK/SD_REF_CLK max deterministic peak-peak jitter at 10 <sup>-6</sup> BER                                 | t <sub>CLK_DJ</sub>                    | _    | _       | 42   | ps   | _     |
| SD_REF_CLK/SD_REF_CLK total reference clock jitter at 10 <sup>-6</sup> BER (peak-to-peak jitter at refClk input) | t <sub>CLK_TJ</sub>                    | _    | _       | 86   | ps   | 2     |
| SD_REF_CLK/SD_REF_CLK rising/falling edge rate                                                                   | t <sub>CLKRR/</sub> t <sub>CLKFR</sub> | 1    | _       | 4    | V/ns | 3     |
| Differential input high voltage                                                                                  | V <sub>IH</sub>                        | 200  | _       | _    | mV   | 4     |
| Differential input low voltage                                                                                   | V <sub>IL</sub>                        | _    | _       | -200 | mV   | 4     |
| Rising edge rate (SD_REF_CLKn) to falling edge rate (SD_REF_CLKn) matching                                       | Rise-Fall<br>Matching                  | _    | _       | 20   | %    | 5, 6  |

#### Notes:

- 1. Caution: Only 100 and 125 have been tested. In-between values not work correctly with the rest of the system.
- 2. Limits from PCI Express CEM Rev 2.0
- 3. Measured from –200 mV to +200 mV on the differential waveform (derived from SD\_REF\_CLKn minus SD\_REF\_CLKn). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 40.
- 4. Measurement taken from differential waveform
- 5. Measurement taken from single-ended waveform
- 6. Matching applies to rising edge for SD\_REF\_CLKn and falling edge rate for SD\_REF\_CLKn. It is measured using a 200 mV window centered on the median cross point where SD\_REF\_CLKn rising meets SD\_REF\_CLKn falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SD\_REF\_CLKn should be compared to the fall edge rate of SD\_REF\_CLKn, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 41.



Figure 40. Differential measurement points for rise and fall time

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1



Figure 41. Single-ended measurement points for rise and fall time matching

# 2.20.2.4 Spread-spectrum clock

SD\_REF\_CLK1/SD\_REF\_CLK1 were designed to work with a spread spectrum clock (+0 to 0.5% spreading at 30–33 kHz rate is allowed), assuming both ends have same reference clock. For better results, a source without significant unintended modulation should be used.

SD\_REF\_CLK2/SD\_REF\_CLK2 were designed to work with a spread spectrum clock (+0 to 0.5% spreading at 30–33 kHz rate is allowed), assuming both ends have same reference clock and the industry protocol specifications supports it. For better results, a source without significant unintended modulation should be used.

SD\_REF\_CLK3/SD\_REF\_CLK3 are not intended to be used with, and should not be clocked by, a spread spectrum clock source.

SD\_REF\_CLK4/SD\_REF\_CLK4 are not intended to be used with, and should not be clocked by, a spread spectrum clock source.

## 2.20.3 SerDes transmitter and receiver reference circuits

This figure shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 42. SerDes transmitter and receiver reference circuits

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below based on the application usage:

- Section 2.20.4, "PCI Express"
- Section 2.20.5, "XAUI"
- Section 2.20.6, "Aurora"
- Section 2.20.7, "Serial ATA (SATA)
- Section 2.20.8, "SGMII interface"

Note that external AC-coupling capacitor is required for the above serial transmission protocols per the protocol's standard requirements.

#### 2.20.4 **PCI Express**

This section describes the clocking dependencies, DC and AC electrical specifications for the PCI Express bus.

#### 2.20.4.1 Clocking dependencies

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm 300$  ppm tolerance.

#### PCI Express clocking requirements for SD\_REF\_CLKn and 2.20.4.2 SD REF CLKn

SerDes banks 1–2 (SD\_REF\_CLK[1:2] and SD\_REF\_CLK[1:2]) may be used for various SerDes PCI Express configurations based on the RCW Configuration field SRDS PRTCL. PCI Express is not supported on SerDes bank 3.

For more information on these specifications, see Section 2.20.2, "SerDes reference clocks."

#### 2.20.4.3 PCI Express DC physical layer specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

#### 2.20.4.3.1 PCI Express DC physical layer transmitter specifications

This section discusses the PCI Express DC physical layer transmitter specifications for 2.5 GT/s and 5 GT/s.

This table defines the PCI Express 2.0 (2.5 GT/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins.

Table 62. PCI Express 2.0 (2.5 GT/s) differential transmitter output DC specifications  $(XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V})$ 

For recommended operating conditions, see Table 3.

| Parameter                                         | Symbol                   | Min | Typical | Max  | Units | Notes                                                                                                                                                                            |
|---------------------------------------------------|--------------------------|-----|---------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential peak-to-peak output voltage          | V <sub>TX-DIFFp-p</sub>  | 800 |         | 1200 | mV    | $V_{TX-DIFFp-p} = 2 \times  V_{TX-D+} - V_{TX-D-} $ See Note 1.                                                                                                                  |
| De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO</sub> | 3.0 | 3.5     | 4.0  | dB    | Ratio of the $V_{TX\text{-DIFFp-p}}$ of the second and following bits after a transition divided by the $V_{TX\text{-DIFFp-p}}$ of the first bit after a transition. See Note 1. |
| DC differential transmitter impedance             | Z <sub>TX-DIFF-DC</sub>  | 80  | 100     | 120  | Ω     | Transmitter DC differential mode low Impedance                                                                                                                                   |
| Transmitter DC impedance                          | Z <sub>TX-DC</sub>       | 40  | 50      | 60   | Ω     | Required transmitter D+ as well as D- DC Impedance during all states                                                                                                             |

#### Note:

1. Measured at the package pins with a test load of  $50\Omega$  to GND on each pin.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1 108 Freescale Semiconductor This table defines the PCI Express 2.0 (5 GT/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins.

Table 63. PCI Express 2.0 (5 GT/s) differential transmitter output DC specifications  $(XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V})$ 

For recommended operating conditions, see Table 3.

| Parameter                                          | Symbol                         | Min | Typical | Max  | Units | Notes                                                                                                                                                              |
|----------------------------------------------------|--------------------------------|-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential peak-to-peak output voltage           | V <sub>TX-DIFFp-p</sub>        | 800 | _       | 1200 | mV    | $V_{TX-DIFFp-p} = 2 \times  V_{TX-D+} - V_{TX-D-} $ See Note 1.                                                                                                    |
| Low Power differential peak-to-peak output voltage | V <sub>TX-DIFFp-p_low</sub>    | 400 | 500     | 1200 | mV    | $V_{TX-DIFFp-p} = 2 \times IV_{TX-D+} - V_{TX-D-}I$ See Note 1.                                                                                                    |
| De-emphasized differential output voltage (ratio)  | V <sub>TX-DE-RATIO-3.5dB</sub> | 3.0 | 3.5     | 4.0  | dB    | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 1. |
| De-emphasized differential output voltage (ratio)  | V <sub>TX-DE-RATIO-6.0dB</sub> | 5.5 | 6.0     | 6.5  | dB    | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 1. |
| DC differential transmitter impedance              | Z <sub>TX-DIFF-DC</sub>        | 80  | 100     | 120  | Ω     | Transmitter DC differential mode low impedance                                                                                                                     |
| Transmitter DC Impedance                           | Z <sub>TX-DC</sub>             | 40  | 50      | 60   | Ω     | Required transmitter D+ as well as D– DC impedance during all states                                                                                               |

### Note:

## 2.20.4.4 PCI Express DC physical layer receiver specifications

This section discusses the PCI Express DC physical layer receiver specifications 2.5 GT/s, and 5 GT/s.

This table defines the DC specifications for the PCI Express 2.0 (2.5 GT/s) differential input at all receivers. The parameters are specified at the component pins.

Table 64. PCI Express 2.0 (2.5 GT/s) differential receiver input DC specifications ( $XV_{DD} = 1.5 \text{ V}$  or 1.8 V) For recommended operating conditions, see Table 3.

| Parameter                               | Symbol                  | Min | Тур | Max  | Units | Notes                                                                                    |
|-----------------------------------------|-------------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------|
| Differential input peak-to-peak voltage | $V_{RX-DIFFp-p}$        | 120 | 1   | 1200 | mV    | $V_{\text{RX-DIFFp-p}} = 2 \times  V_{\text{RX-D+}} - V_{\text{RX-D-I}} $<br>See Note 1. |
| DC differential input impedance         | Z <sub>RX-DIFF-DC</sub> | 80  | 100 | 120  | Ω     | Receiver DC differential mode impedance.<br>See Note 2                                   |
| DC input impedance                      | Z <sub>RX-DC</sub>      | 40  | 50  | 60   | Ω     | Required receiver D+ as well as D-DC Impedance (50 ±20% tolerance). See Notes 1 and 2.   |

<sup>1.</sup> Measured at the package pins with a test load of  $50\Omega$  to GND on each pin.

#### **Electrical characteristics**

Table 64. PCI Express 2.0 (2.5 GT/s) differential receiver input DC specifications ( $XV_{DD} = 1.5 \text{ V}$  or 1.8 V) (continued)

| Parameter                        | Symbol                           | Min  | Тур | Max | Units | Notes                                                                                                                          |
|----------------------------------|----------------------------------|------|-----|-----|-------|--------------------------------------------------------------------------------------------------------------------------------|
| Powered down DC input impedance  | Z <sub>RX-HIGH-IMP-DC</sub>      | 50 k |     | _   |       | Required receiver D+ as well as D–<br>DC Impedance when the receiver<br>terminations do not have power.<br>See Note 3.         |
| Electrical idle detect threshold | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65   | _   | 175 |       | $V_{\text{RX-IDLE-DET-DIFFp-p}} = 2 \times  V_{\text{RX-D+}} - V_{\text{RX-D-}} $ Measured at the package pins of the receiver |

#### Notes:

- 1. Measured at the package pins with a test load of 50  $\Omega$  to GND on each pin.
- 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 3. The receiver DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the receiver ground.

This table defines the DC specifications for the PCI Express 2.0 (5 GT/s) differential input at all receivers. The parameters are specified at the component pins.

Table 65. PCI Express 2.0 (5 GT/s) differential receiver input DC specifications ( $XV_{DD} = 1.5 \text{ V}$  or 1.8 V) For recommended operating conditions, see Table 3.

| Parameter                               | Symbol                           | Min | Тур | Max  | Units | Notes                                                                                                                            |
|-----------------------------------------|----------------------------------|-----|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------|
| Differential input peak-to-peak voltage | V <sub>RX-DIFFp-p</sub>          | 120 | _   | 1200 | V     | $V_{\text{RX-DIFFp-p}} = 2 \times  V_{\text{RX-D+}} - V_{\text{RX-D-}} $<br>See Note 1.                                          |
| DC differential input impedance         | Z <sub>RX-DIFF-DC</sub>          | 80  | 100 | 120  | Ω     | Receiver DC Differential mode impedance. See Note 2                                                                              |
| DC input impedance                      | Z <sub>RX-DC</sub>               | 40  | 50  | 60   | Ω     | Required receiver D+ as well as D-DC Impedance (50 ±20% tolerance). See Notes 1 and 2.                                           |
| Powered down DC input impedance         | Z <sub>RX-HIGH-IMP-DC</sub>      | 50  | _   | _    | kΩ    | Required receiver D+ as well as D–<br>DC Impedance when the receiver<br>terminations do not have power.<br>See Note 3.           |
| Electrical idle detect threshold        | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65  | _   | 175  | mV    | $V_{RX\text{-IDLE-DET-DIFFp-p}} =$ $2 \times  V_{RX\text{-D+}} - V_{RX\text{-D-}} $ Measured at the package pins of the receiver |

#### Notes:

- 1. Measured at the package pins with a test load of  $50\Omega$  to GND on each pin.
- 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 3. The receiver DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the receiver ground.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

## 2.20.4.5 PCI Express AC physical layer specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

## 2.20.4.5.1 PCI Express AC physical layer transmitter specifications

This section discusses the PCI Express AC physical layer transmitter specifications 2.5 GT/s, and 5 GT/s.

This table defines the PCI Express 2.0 (2.5 GT/s) AC specifications for the differential output at all transmitters. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 66. PCI Express 2.0 (2.5 GT/s) differential transmitter Output AC specifications

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol                                           | Min    | Тур | Max    | Units | Notes                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------|--------------------------------------------------|--------|-----|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unit interval                                                                | UI                                               | 399.88 | 400 | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note 1.                                                                                                                                                                                                                                                                                    |
| Minimum transmitter eye width                                                | T <sub>TX-EYE</sub>                              | 0.75   | _   | _      | UI    | The maximum transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.25$ UI. Does not include spread spectrum or RefCLK jitter. Includes device random jitter at $10^{-12}$ . See Notes 2 and 3.                                                                                                                                                                           |
| Maximum time between the jitter median and maximum deviation from the median | T <sub>TX-EYE-MEDIAN-</sub><br>to-<br>MAX-JITTER |        | _   | 0.125  | UI    | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered transmitter UI. A recovered transmitter UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the transmitter UI. See Notes 2 and 3. |
| AC coupling capacitor                                                        | C <sub>TX</sub>                                  | 75     | _   | 200    | nF    | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 4.                                                                                                                                                                                                                                              |

### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point into a timing and voltage test load as shown in Figure 43 and measured over any 250 consecutive transmitter UIs.
- 3. A T<sub>TX-EYE</sub> = 0.75 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.25 UI for the transmitter collected over any 250 consecutive transmitter UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total transmitter jitter budget collected over any 250 consecutive transmitter UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The chip's SerDes transmitter does not have CTX built-in. An external AC coupling capacitor is required.

#### **Electrical characteristics**

This table defines the PCI Express 2.0 (5 GT/s) AC specifications for the differential output at all transmitters. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 67. PCI Express 2.0 (5 GT/s) differential transmitter Output AC specifications

For recommended operating conditions, see Table 3.

| Parameter                                      | Symbol                   | Min    | Тур    | Max    | Units | Notes                                                                                                                                             |
|------------------------------------------------|--------------------------|--------|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Unit Interval                                  | UI                       | 199.94 | 200.00 | 200.06 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note 1.                                       |
| Minimum transmitter eye width                  | T <sub>TX-EYE</sub>      | 0.75   | _      | _      | UI    | The maximum transmitter jitter can be derived as: $T_{\text{TX-MAX-JITTER}} = 1 - T_{\text{TX-EYE}} = 0.25 \text{ UI}.$ See Notes 2 and 3.        |
| Transmitter RMS deterministic jitter > 1.5 MHz | T <sub>TX-HF-DJ-DD</sub> | _      | _      | 0.15   | ps    | _                                                                                                                                                 |
| Transmitter RMS deterministic jitter < 1.5 MHz | T <sub>TX-LF-RMS</sub>   | _      | 3.0    | _      | ps    | Reference input clock RMS jitter (< 1.5 MHz) at pin < 1 ps                                                                                        |
| AC coupling capacitor                          | C <sub>TX</sub>          | 75     | _      | 200    | nF    | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 4. |

#### Notes

- 1. No test load is necessarily associated with this value.
- Specified at the measurement point into a timing and voltage test load as shown in Figure 43 and measured over any 250 consecutive transmitter UIs.
- 3. A T<sub>TX-EYE</sub> = 0.75 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.25 UI for the transmitter collected over any 250 consecutive transmitter UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total transmitter jitter budget collected over any 250 consecutive transmitter UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The chip's SerDes transmitter does not have CTX built-in. An external AC coupling capacitor is required.

## 2.20.4.5.2 PCI Express AC physical layer receiver specifications

This section discusses the PCI Express AC physical layer receiver specifications 2.5 GT/s, and 5 GT/s.

This table defines the AC specifications for the PCI Express 2.0 (2.5 GT/s) differential input at all receivers. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

### Table 68. PCI Express 2.0 (2.5 GT/s) differential receiver Input AC specifications

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol                                    | Min    | Тур    | Max    | Units | Notes                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------------------------------------------------|-------------------------------------------|--------|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unit Interval                                                                 | UI                                        | 399.88 | 400.00 | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note 1.                                                                                                                                                                                                                                                                                             |
| Minimum receiver eye width                                                    | T <sub>RX-EYE</sub>                       | 0.4    | _      | _      | UI    | The maximum interconnect media and transmitter jitter that can be tolerated by the receiver can be derived as $T_{\text{RX-MAX-JITTER}} = 1 - T_{\text{RX-EYE}} = 0.6 \text{ UI}.$ See Notes 2 and 3.                                                                                                                                                                                                   |
| Maximum time between the jitter median and maximum deviation from the median. | T <sub>RX-EYE-MEDIAN-</sub> to-MAX-JITTER | _      | _      | 0.3    | UI    | Jitter is defined as the measurement variation of the crossing points (V <sub>RX-DIFFp-p</sub> = 0 V) in relation to a recovered transmitter UI. A recovered transmitter UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the transmitter UI. See Notes 2, 3 and 4. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 43 should be used as the receiver device when taking measurements. If the clocks to the receiver and transmitter are not derived from the same reference clock, the transmitter UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive transmitter UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the receiver and transmitter are not derived from the same reference clock, the transmitter UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. It is recommended that the recovered transmitter UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

### **Electrical characteristics**

This table defines the AC specifications for the PCI Express 2.0 (5 GT/s) differential input at all receivers (RXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

### Table 69. PCI Express 2.0 (5 GT/s) differential receiver Input AC specifications

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol                   | Min    | Тур    | Max    | Units | Notes                                                                                                      |
|------------------------------------------------------------------------------|--------------------------|--------|--------|--------|-------|------------------------------------------------------------------------------------------------------------|
| Unit Interval                                                                | UI                       | 199.94 | 200.00 | 200.06 | ps    | Each UI is 400 ps ±300 ppm. UI does not account for spread spectrum clock dictated variations. See Note 1. |
| Max receiver inherent timing error                                           | T <sub>RX-TJ-CC</sub>    | _      | _      | 0.4    | UI    | The maximum inherent total timing error for common RefClk receiver architecture                            |
| Maximum time between the jitter median and maximum deviation from the median | T <sub>RX-TJ-DC</sub>    | _      | _      | 0.34   | UI    | Max receiver inherent total timing error                                                                   |
| Max receiver inherent deterministic timing error                             | T <sub>RX-DJ-DD-CC</sub> | _      | _      | 0.30   | UI    | The maximum inherent deterministic timing error for common RefClk receiver architecture                    |
| Max receiver inherent deterministic timing error                             | T <sub>RX-DJ-DD-DC</sub> | _      | _      | 0.24   | UI    | The maximum inherent deterministic timing error for common RefClk receiver architecture                    |

#### Note:

### 2.20.4.6 Test and measurement load

The AC timing and voltage parameters must be verified at the measurement point. The package pins of the device must be connected to the test/measurement load within 0.2 inches of that load, as shown in Figure 43.

### NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D- package pins.



Figure 43. Test/Measurement load

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

<sup>1.</sup> No test load is necessarily associated with this value.

## 2.20.5 XAUI

This section describes the DC and AC electrical specifications for the XAUI bus.

### 2.20.5.1 XAUI DC electrical characteristics

This section discusses the XAUI DC electrical characteristics for the clocking signals, transmitter, and receiver.

## 2.20.5.1.1 DC requirements for XAUI SD\_REF\_CLKn and SD\_REF\_CLKn

Only SerDes banks 2–3 (SD\_REF\_CLK[2:3] and SD\_REF\_CLK[2:3]) may be used for various SerDes XAUI configurations based on the RCW Configuration field SRDS PRTCL. XAUI is not supported on SerDes bank 1.

For more information on these specifications, see Section 2.20.2.2, "DC-level requirement for SerDes reference clocks."

## 2.20.5.1.2 XAUI transmitter DC electrical characteristics

This table defines the XAUI transmitter DC electrical characteristics.

Table 70. XAUI transmitter DC electrical characteristics (XV<sub>DD</sub> = 1.5 V or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                   | Symbol              | Min   | Typical | Max  | Unit   | Notes |
|-----------------------------|---------------------|-------|---------|------|--------|-------|
| Output voltage              | V <sub>O</sub>      | -0.40 | _       | 2.30 | V      | 1     |
| Differential output voltage | V <sub>DIFFPP</sub> | 800   | _       | 1600 | mV p-p | _     |

#### Note:

### 2.20.5.1.3 XAUI receiver DC electrical characteristics

This table defines the XAUI receiver DC electrical characteristics.

Table 71. XAUI receiver DC timing specifications ( $XV_{DD} = 1.5 \text{ V}$  or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                  | Symbol   | Min | Typical | Max  | Unit   | Notes |
|----------------------------|----------|-----|---------|------|--------|-------|
| Differential input voltage | $V_{IN}$ | 200 | 900     | 1600 | mV p-p | 1     |

### Note:

## 2.20.5.2 XAUI AC timing specifications

This section discusses the XAUI AC timing specifications for the clocking signals, transmitter, and receiver.

<sup>1.</sup> Absolute output voltage limit

<sup>1.</sup> Measured at the receiver.

## 2.20.5.2.1 AC requirements for XAUI SD\_REF\_CLKn and SD\_REF\_CLKn

This table specifies AC requirements for SD\_REF\_CLKn and  $\overline{\text{SD}_{REF}_{CLK}n}$ , where n = [2:3]. Only SerDes banks 2–3 may be used for various SerDes XAUI configurations based on the RCW Configuration field SRDS\_PRTCL. XAUI is not supported on SerDes bank 1.

Table 72. XAUI AC SD\_REF\_CLKn and  $\overline{SD_REF_CLKn}$  input clock requirements (SV<sub>DD</sub> = 1.0 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                                      | Symbol                                 | Min  | Тур            | Max  | Unit | Notes |
|------------------------------------------------------------------------------------------------|----------------------------------------|------|----------------|------|------|-------|
| SD_REF_CLK/SD_REF_CLK frequency range                                                          | <sup>t</sup> CLK_REF                   | _    | 125/<br>156.25 | _    | MHz  | _     |
| SD_REF_CLK/SD_REF_CLK clock frequency tolerance                                                | <sup>t</sup> CLK_TOL                   | -100 | _              | 100  | ppm  | _     |
| SD_REF_CLK/SD_REF_CLK reference clock duty cycle                                               | t <sub>CLK_DUTY</sub>                  | 40   | 50             | 60   | %    | 2     |
| SD_REF_CLK/SD_REF_CLK cycle to cycle jitter (period jitter at refClk input)                    | t <sub>CLK_CJ</sub>                    | _    | _              | 100  | ps   | _     |
| SD_REF_CLK/SD_REF_CLK total reference clock jitter (peak-to-peak phase jitter at refClk input) | t <sub>CLK_PJ</sub>                    | -50  | _              | 50   | ps   | _     |
| SD_REF_CLK/SD_REF_CLK rising/falling edge rate                                                 | t <sub>CLKRR/</sub> t <sub>CLKFR</sub> | 1    | _              | 4    | V/ns | 1     |
| Differential input high voltage                                                                | V <sub>IH</sub>                        | 200  | _              |      | mV   | 2     |
| Differential input low voltage                                                                 | V <sub>IL</sub>                        | _    | _              | -200 | mV   | 2     |
| Rising edge rate (SD_REF_CLKn) to falling edge rate (SD_REF_CLKn) matching                     | Rise-Fall<br>Matching                  |      | _              | 20   | %    | 3, 4  |

#### Notes:

- 1. Measured from -200 mV to +200 mV on the differential waveform (derived from SD\_REF\_CLK*n* SD\_REF\_CLK*n*). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 40.
- 2. Measurement taken from differential waveform
- 3. Measurement taken from single-ended waveform
- 4. Matching applies to rising edge for SD\_REF\_CLKn and falling edge rate for SD\_REF\_CLKn. It is measured using a 200 mV window centered on the median cross point where SD\_REF\_CLKn rising meets SD\_REF\_CLKn falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SD\_REF\_CLKn should be compared to the fall edge rate of SD\_REF\_CLKn, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 41.

## 2.20.5.2.2 XAUI transmitter AC timing specifications

This table defines the XAUI transmitter AC timing specifications. RefClk jitter is not included.

## Table 73. XAUI transmitter AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                  | Symbol         | Min           | Typical | Max           | Unit   | Notes |
|----------------------------|----------------|---------------|---------|---------------|--------|-------|
| Deterministic jitter       | $J_{D}$        | _             | _       | 0.17          | UI p-p | _     |
| Total jitter               | J <sub>T</sub> | _             | _       | 0.35          | UI p-p | _     |
| Unit Interval: 3.125 GBaud | UI             | 320 – 100 ppm | 320     | 320 + 100 ppm | ps     | _     |

### P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

## 2.20.5.2.3 XAUI receiver AC timing specifications

This table defines the receiver AC specifications for XAUI. RefClk jitter is not included.

### Table 74. XAUI receiver AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                          | Symbol            | Min           | Typical | Max               | Unit   | Notes |
|----------------------------------------------------|-------------------|---------------|---------|-------------------|--------|-------|
| Deterministic jitter tolerance                     | $J_D$             | 0.37          | _       | _                 | UI p-p | 1     |
| Combined deterministic and random jitter tolerance | $J_{\mathrm{DR}}$ | 0.55          | _       | _                 | UI p-p | 1     |
| Total jitter tolerance                             | J <sub>T</sub>    | 0.65          | _       | _                 | UI p-p | 1, 2  |
| Bit error rate                                     | BER               | _             | _       | 10 <sup>-12</sup> | _      | _     |
| Unit Interval: 3.125 GBaud                         | UI                | 320 – 100 ppm | 320     | 320 + 100 ppm     | ps     | _     |

#### Notes:

- 1. Measured at receiver
- 2. Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 44. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk, and other variable system effects.

This figure shows the single-frequency sinusoidal jitter limits.



Figure 44. Single-Frequency Sinusoidal Jitter Limits

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

### **Electrical characteristics**

### 2.20.6 Aurora

This section describes the Aurora clocking requirements and AC and DC electrical characteristics.

### 2.20.6.1 Aurora DC electrical characteristics

This section describes the DC electrical characteristics for Aurora.

## 2.20.6.1.1 Aurora DC clocking requirements for SD\_REF\_CLKn and SD\_REF\_CLKn

Only SerDes bank 1 (SD\_REF\_CLK1 and SD\_REF\_CLK1) may be used for SerDes Aurora configurations based on the RCW Configuration field SRDS PRTCL. Aurora is not supported on SerDes banks 2-3.

For more information on these specifications, see Section 2.20.2, "SerDes reference clocks."

### 2.20.6.1.2 Aurora transmitter DC electrical characteristics

This table defines the Aurora transmitter DC electrical characteristics.

### Table 75. Aurora transmitter DC electrical characteristics (XV<sub>DD</sub> = 1.5 V or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                   | Symbol       | Min | Typical | Max  | Unit   |
|-----------------------------|--------------|-----|---------|------|--------|
| Differential output voltage | $V_{DIFFPP}$ | 800 | 1       | 1600 | mV p-p |

### 2.20.6.1.3 Aurora receiver DC electrical characteristics

This table defines the Aurora receiver DC electrical characteristics for Aurora.

### Table 76. Aurora receiver DC electrical characteristics (XV<sub>DD</sub> = 1.5 V or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                  | Symbol   | Min | Typical | Max  | Unit   | Notes |
|----------------------------|----------|-----|---------|------|--------|-------|
| Differential input voltage | $V_{IN}$ | 120 | 900     | 1200 | mV p-p | 1     |

#### Note:

## 2.20.6.2 Aurora AC timing specifications

This section describes the AC timing specifications for Aurora.

## 2.20.6.2.1 Aurora AC clocking requirements for SD\_REF\_CLKn and SD\_REF\_CLKn

Only SerDes bank 1 (SD\_REF\_CLK1 and SD\_REF\_CLK1) may be used for SerDes Aurora configurations based on the RCW Configuration field SRDS\_PRTCL. Aurora is not supported on SerDes banks 2–3.

Please note that the XAUI clock requirements for SD\_REF\_CLKn and SD\_REF\_CLKn are intended to be used within the clocking guidelines specified by either Section 2.20.2.3, "AC requirements for SerDes reference clocks" or Section 2.20.7.2.1, "AC requirements for SATA REF\_CLK."

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

<sup>1.</sup> Measured at receiver

119

## 2.20.6.2.2 Aurora transmitter AC timing specifications

This table defines the Aurora transmitter AC timing specifications. RefClk jitter is not included.

### Table 77. Aurora transmitter AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                  | Symbol         | Min           | Typical | Max           | Unit   |
|----------------------------|----------------|---------------|---------|---------------|--------|
| Deterministic jitter       | $J_{D}$        | _             | _       | 0.17          | UI p-p |
| Total jitter               | J <sub>T</sub> | _             | _       | 0.35          | UI p-p |
| Unit Interval: 2.5 GBaud   | UI             | 400 – 100 ppm | 400     | 400 + 100 ppm | ps     |
| Unit Interval: 3.125 GBaud | UI             | 320 – 100 ppm | 320     | 320 + 100 ppm | ps     |
| Unit Interval: 5.0 GBaud   | UI             | 200 – 100 ppm | 200     | 200 + 100 ppm | ps     |

## 2.20.6.2.3 Aurora receiver AC timing specifications

This table defines the Aurora receiver AC timing specifications. RefClk jitter is not included.

## Table 78. Aurora receiver AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                          | Symbol          | Min           | Typical | Max               | Unit   | Notes |
|----------------------------------------------------|-----------------|---------------|---------|-------------------|--------|-------|
| Deterministic jitter tolerance                     | $J_D$           | 0.37          | _       | _                 | UI p-p | 1     |
| Combined deterministic and random jitter tolerance | J <sub>DR</sub> | 0.55          | _       | _                 | UI p-p | 1     |
| Total jitter tolerance                             | J <sub>T</sub>  | 0.65          | _       | _                 | UI p-p | 1,2   |
| Bit error rate                                     | BER             | _             | _       | 10 <sup>-12</sup> | _      | _     |
| Unit Interval: 2.5 GBaud                           | UI              | 400 – 100 ppm | 400     | 400 + 100 ppm     | ps     | _     |
| Unit Interval: 3.125 GBaud                         | UI              | 320 – 100 ppm | 320     | 320 + 100 ppm     | ps     | _     |
| Unit Interval: 5.0 GBaud                           | UI              | 200 – 100 ppm | 200     | 200 + 100 ppm     | ps     | _     |

### Note:

## 2.20.7 Serial ATA (SATA)

This section describes the DC and AC electrical specifications for the serial ATA (SATA) interface.

### 2.20.7.1 SATA DC electrical characteristics

This section describes the DC electrical characteristics for SATA.

<sup>1.</sup> Measured at receiver

<sup>2.</sup> Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 44. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.

### **Electrical characteristics**

## 2.20.7.1.1 SATA DC transmitter Output Characteristics

This table provides the DC differential transmitter output DC characteristics for the transmission.

Table 79. Gen1i/1.5G transmitter DC specifications (XV<sub>DD</sub> = 1.5 V or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                               | Symbol                     | Min | Тур | Max | Units  | Notes |
|-----------------------------------------|----------------------------|-----|-----|-----|--------|-------|
| Transmitter differential output voltage | V <sub>SATA_TXDIFF</sub>   | 400 | _   | 600 | mV p-p | 1     |
| Transmitter differential pair impedance | Z <sub>SATA_TXDIFFIM</sub> | 85  | 100 | 115 | Ω      | 2     |

### Notes:

- 1. Terminated by 50  $\Omega$  load
- 2. DC impedance

This table provides the differential transmitter output DC characteristics for the SATA interface at Gen2i or 3.0 Gbits/s transmission.

Table 80. Gen 2i/3G transmitter DC specifications (XV<sub>DD</sub> = 1.5 V or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                               | Symbol                     | Min | Тур | Max | Units  | Notes |
|-----------------------------------------|----------------------------|-----|-----|-----|--------|-------|
| Transmitter diff output voltage         | $V_{SATA\_TXDIFF}$         | 400 | _   | 700 | mV p-p | 1     |
| Transmitter differential pair impedance | Z <sub>SATA_TXDIFFIM</sub> | 85  | 100 | 115 | Ω      | _     |

### Note:

## 2.20.7.1.2 SATA DC receiver Input Characteristics

This table provides the Gen1i or 1.5 Gbits/s differential receiver input DC characteristics for the SATA interface.

Table 81. Gen1i/1.5 G receiver Input DC specifications (XV<sub>DD</sub> = 1.5 V or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                             | Symbol                   | Min | Typical | Max | Units  | Notes |
|---------------------------------------|--------------------------|-----|---------|-----|--------|-------|
| Differential input voltage            | V <sub>SATA_RXDIFF</sub> | 240 | _       | 600 | mV p-p | 1     |
| Differential receiver input impedance | Z <sub>SATA_RXSEIM</sub> | 85  | 100     | 115 | Ω      | 2     |
| OOB signal detection threshold        | V <sub>SATA_OOB</sub>    | 50  | 120     | 240 | mV p-p | 2     |

### Notes:

- 1. Voltage relative to common of either signal comprising a differential pair
- 2. DC impedance

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

<sup>1.</sup> Terminated by 50  $\Omega$  load

This table provides the Gen2i or 3 Gbits/s differential receiver input DC characteristics for the SATA interface.

Table 82. Gen2i/3 G receiver Input DC specifications (XV<sub>DD</sub> = 1.5 V or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                             | Symbol                   | Min | Typical | Max | Units  | Notes |
|---------------------------------------|--------------------------|-----|---------|-----|--------|-------|
| Differential input voltage            | V <sub>SATA_RXDIFF</sub> | 275 | _       | 750 | mV p-p | 1     |
| Differential receiver input impedance | Z <sub>SATA_RXSEIM</sub> | 85  | 100     | 115 | Ω      | 2     |
| OOB signal detection threshold        | V <sub>SATA_OOB</sub>    | 75  | 120     | 240 | mV p-p | 2     |

#### Notes:

- 1. Voltage relative to common of either signal comprising a differential pair
- 2. DC impedance

## 2.20.7.2 SATA AC timing specifications

This section discusses the SATA AC timing specifications.

## 2.20.7.2.1 AC requirements for SATA REF CLK

The AC requirements for the SATA reference clock are listed in this table to be guaranteed by the customer's application design.

### Table 83. SATA reference clock input requirements

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol                | Min         | Тур     | Max  | Unit | Notes   |
|------------------------------------------------------------------------------|-----------------------|-------------|---------|------|------|---------|
| SD_REF_CLK/SD_REF_CLK frequency range                                        | t <sub>CLK_REF</sub>  | _           | 100/125 | _    | MHz  | 1       |
| SD_REF_CLK/SD_REF_CLK clock frequency tolerance                              | t <sub>CLK_TOL</sub>  | -350        | _       | +350 | ppm  | _       |
| SD_REF_CLK/SD_REF_CLK reference clock duty cycle                             | t <sub>CLK_DUTY</sub> | 40          | 50      | 60   | %    | 5       |
| SD_REF_CLK/SD_REF_CLK cycle-to-cycle clock jitter (period jitter)            | t <sub>CLK_CJ</sub>   | _           | _       | 100  | ps   | 2       |
| SD_REF_CLK/SD_REF_CLK total reference clock jitter, phase jitter (peak-peak) | t <sub>CLK_PJ</sub>   | <b>–</b> 50 | _       | +50  | ps   | 2, 3, 4 |

#### Notes

- 1. Caution: Only 100, and 125 MHz have been tested. In-between values do not work correctly with the rest of the system.
- 2. At RefClk input
- 3. In a frequency band from 150 kHz to 15 MHz at BER of 10<sup>-12</sup>
- 4. Total peak-to-peak deterministic jitter should be less than or equal to 50 ps.
- 5. Measurement taken from differential waveform

### **Electrical characteristics**

This figure shows the reference clock timing waveform.



Figure 45. Reference clock timing waveform

## 2.20.7.3 AC transmitter Output Characteristics

This table provides the differential transmitter output AC characteristics for the SATA interface at Gen1i or 1.5 Gbits/s transmission. The AC timing specifications do not include RefClk jitter.

Table 84. Gen1i/1.5 G transmitter AC specifications

For recommended operating conditions, see Table 3.

| Parameter                              | Symbol                      | Min      | Тур      | Max      | Units  | Notes |
|----------------------------------------|-----------------------------|----------|----------|----------|--------|-------|
| Channel speed                          | t <sub>CH_SPEED</sub>       | _        | 1.5      | _        | Gbps   | _     |
| Unit Interval                          | T <sub>UI</sub>             | 666.4333 | 666.6667 | 670.2333 | ps     | _     |
| Total jitter data-data 5 UI            | U <sub>SATA_TXTJ5UI</sub>   | _        | _        | 0.355    | UI p-p | 1     |
| Total jitter, data-data 250 UI         | U <sub>SATA_TXTJ250UI</sub> | _        | _        | 0.47     | UI p-p | 1     |
| Deterministic jitter, data-data 5 UI   | U <sub>SATA_TXDJ5UI</sub>   | _        | _        | 0.175    | UI p-p | 1     |
| Deterministic jitter, data-data 250 UI | U <sub>SATA_TXDJ250UI</sub> | _        | _        | 0.22     | UI p-p | 1     |

### Note:

This table provides the differential transmitter output AC characteristics for the SATA interface at Gen2i or 3.0 Gbits/s transmission. The AC timing specifications do not include RefClk jitter.

Table 85. Gen 2i/3 G transmitter AC specifications

For recommended operating conditions, see Table 3.

| Parameter                                                 | Symbol                        | Min      | Тур      | Max      | Units  | Notes |
|-----------------------------------------------------------|-------------------------------|----------|----------|----------|--------|-------|
| Channel speed                                             | t <sub>CH_SPEED</sub>         | _        | 3.0      | _        | Gbps   | _     |
| Unit Interval                                             | T <sub>UI</sub>               | 333.2167 | 333.3333 | 335.1167 | ps     | _     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 10   | U <sub>SATA_TXTJfB/10</sub>   | _        | _        | 0.3      | UI p-p | 1     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 500  | U <sub>SATA_TXTJfB/500</sub>  | _        | _        | 0.37     | UI p-p | 1     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667 | U <sub>SATA_TXTJfB/1667</sub> | _        | _        | 0.55     | UI p-p | 1     |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

<sup>1.</sup> Measured at transmitter output pins peak to peak phase variation, random data pattern

### Table 85. Gen 2i/3 G transmitter AC specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                             | Symbol                        | Min | Тур | Max  | Units  | Notes |
|-----------------------------------------------------------------------|-------------------------------|-----|-----|------|--------|-------|
| Deterministic jitter,<br>f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 10   | U <sub>SATA_TXDJfB/10</sub>   |     | _   | 0.17 | UI p-p | 1     |
| Deterministic jitter,<br>$f_{C3dB} = f_{BAUD} \div 500$               | U <sub>SATA_TXDJfB/500</sub>  | _   | _   | 0.19 | UI p-p | 1     |
| Deterministic jitter,<br>f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667 | U <sub>SATA_TXDJfB/1667</sub> | _   | _   | 0.35 | UI p-p | 1     |

### Note:

## 2.20.7.4 AC differential receiver Input characteristics

This table provides the Gen1i or 1.5 Gbits/s differential receiver input AC characteristics for the SATA interface. The AC timing specifications do not include RefClk jitter.

### Table 86. Gen 1i/1.5G receiver AC specifications

For recommended operating conditions, see Table 3.

| Parameter                              | Symbol                      | Min      | Typical  | Max      | Units  | Notes |
|----------------------------------------|-----------------------------|----------|----------|----------|--------|-------|
| Unit Interval                          | T <sub>UI</sub>             | 666.4333 | 666.6667 | 670.2333 | ps     | _     |
| Total jitter data-data 5 UI            | U <sub>SATA_TXTJ5UI</sub>   | _        | _        | 0.43     | UI p-p | 1     |
| Total jitter, data-data 250 UI         | U <sub>SATA_TXTJ250UI</sub> | _        | _        | 0.60     | UI p-p | 1     |
| Deterministic jitter, data-data 5 UI   | U <sub>SATA_TXDJ5UI</sub>   | _        | _        | 0.25     | UI p-p | 1     |
| Deterministic jitter, data-data 250 UI | U <sub>SATA_TXDJ250UI</sub> | _        | _        | 0.35     | UI p-p | 1     |

#### Note:

1. Measured at receiver

This table provides the differential receiver input AC characteristics for the SATA interface at Gen2i or 3.0 Gbits/s transmission. The AC timing specifications do not include RefClk jitter.

### Table 87. Gen 2i/3G receiver AC specifications

For recommended operating conditions, see Table 3.

| Parameter                                                 | Symbol                        | Min      | Typical  | Max      | Units  | Notes |
|-----------------------------------------------------------|-------------------------------|----------|----------|----------|--------|-------|
| Unit Interval                                             | T <sub>UI</sub>               | 333.2167 | 333.3333 | 335.1167 | ps     | _     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 10   | U <sub>SATA_TXTJfB/10</sub>   | _        | _        | 0.46     | UI p-p | 1     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 500  | U <sub>SATA_TXTJfB/500</sub>  | _        | _        | 0.60     | UI p-p | 1     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667 | U <sub>SATA_TXTJfB/1667</sub> | _        | _        | 0.65     | UI p-p | 1     |

<sup>1.</sup> Measured at transmitter output pins peak-to-peak phase variation, random data pattern

#### **Electrical characteristics**

### Table 87. Gen 2i/3G receiver AC specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                                             | Symbol                        | Min | Typical | Max  | Units  | Notes |
|-------------------------------------------------------|-------------------------------|-----|---------|------|--------|-------|
| Deterministic jitter, $f_{C3dB} = f_{BAUD} \div 10$   | U <sub>SATA_TXDJfB/10</sub>   | _   | _       | 0.35 | UI p-p | 1     |
| Deterministic jitter, $f_{C3dB} = f_{BAUD} \div 500$  | U <sub>SATA_TXDJfB/500</sub>  | _   | _       | 0.42 | UI p-p | 1     |
| Deterministic jitter, $f_{C3dB} = f_{BAUD} \div 1667$ | U <sub>SATA_TXDJfB/1667</sub> | 1   | 1       | 0.35 | UI p-p | 1     |

#### Note:

### 2.20.8 SGMII interface

Each SGMII port features a 4-wire AC-coupled serial link from the SerDes interface of the chip, as shown in Figure 46, where  $C_{TX}$  is the external (on board) AC-coupled capacitor. Each output pin of the SerDes transmitter differential pair features 50- $\Omega$  output impedance. Each input of the SerDes receiver differential pair features 50- $\Omega$  on-die termination to XGND. The reference circuit of the SerDes transmitter and receiver is shown in Figure 42.

## 2.20.8.0.1 SGMII clocking requirements for SD\_REF\_CLKn and SD\_REF\_CLKn

When operating in SGMII mode, the EC\_GTX\_CLK125 clock is not required for this port. Instead, a SerDes reference clock is required on SD\_REF\_CLK[1:3] and SD\_REF\_CLK[1:3] pins. SerDes banks 1-3 may be used for SerDes SGMII configurations based on the RCW Configuration field SRDS\_PRTCL.

For more information on these specifications, see Section 2.20.2, "SerDes reference clocks."

### 2.20.8.1 SGMII DC electrical characteristics

This section discusses the electrical characteristics for the SGMII interface.

## 2.20.8.1.1 SGMII transmit DC timing specifications

This table describe the SGMII SerDes transmitter and receiver AC-coupled DC electrical characteristics for 1.25 GBaud. Transmitter DC characteristics are measured at the transmitter outputs  $(SD_TXn)$  and  $\overline{SD_TXn}$  as shown in Figure 47.

Table 88. SGMII DC transmitter electrical characteristics (XV<sub>DD</sub> = 1.5 V or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter           | Symbol          | Min                 | Тур | Max                                         | Unit | Notes |
|---------------------|-----------------|---------------------|-----|---------------------------------------------|------|-------|
| Output high voltage | V <sub>OH</sub> | _                   | _   | 1.5 x<br> V <sub>OD</sub>   <sub>-max</sub> | mV   | 1     |
| Output low voltage  | V <sub>OL</sub> | $IV_{OD}I_{-min}/2$ |     | _                                           | mV   | 1     |

<sup>1.</sup> Measured at receiver

## Table 88. SGMII DC transmitter electrical characteristics (XV<sub>DD</sub> = 1.5 V or 1.8 V) (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                                                | Symbol             | Min   | Тур   | Max   | Unit | Notes                                   |
|------------------------------------------------------------------------------------------|--------------------|-------|-------|-------|------|-----------------------------------------|
| Output differential voltage <sup>2, 3, 4</sup> (XV <sub>DD-Typ</sub> at 1.5 V and 1.8 V) | IV <sub>OD</sub> I | 320   | 500.0 | 725.0 | mV   | B(1-3)TECR(lane)0[AMP_RED]<br>=0b000000 |
|                                                                                          |                    | 293.8 | 459.0 | 665.6 |      | B(1-3)TECR(lane)0[AMP_RED]<br>=0b000010 |
|                                                                                          |                    | 266.9 | 417.0 | 604.7 |      | B(1-3)TECR(lane)0[AMP_RED]<br>=0b000101 |
|                                                                                          |                    | 240.6 | 376.0 | 545.2 |      | B(1-3)TECR(lane)0[AMP_RED]<br>=0b001000 |
|                                                                                          |                    | 213.1 | 333.0 | 482.9 |      | B(1-3)TECR(lane)0[AMP_RED]<br>=0b001100 |
|                                                                                          |                    | 186.9 | 292.0 | 423.4 |      | B(1-3)TECR(lane)0[AMP_RED]<br>=0b001111 |
|                                                                                          |                    | 160.0 | 250.0 | 362.5 |      | B(1-3)TECR(lane)0[AMP_RED]<br>=0b010011 |
| Output impedance (single-ended)                                                          | R <sub>O</sub>     | 40    | 50    | 60    | Ω    | _                                       |

### Notes:

- 1. This does not align to DC-coupled SGMII.
- 2.  $|V_{OD}| = |V_{SD\_TXn} V_{\overline{SD\_TXn}}|$ .  $|V_{OD}|$  is also referred to as output differential peak voltage.  $|V_{TX-DIFFp-p}| = 2^* |V_{OD}|$ .
- 3. Example amplitude reduction setting for SGMII on SerDes bank 1 lane E: B1TECRE0[AMP\_RED] = 0b000010 for an output differential voltage of 459 mV typical.
- 4. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of XVDD\_SRDSn-Typ = 1.5 V or 1.8 V, no common mode offset variation. SerDes transmitter is terminated with 100- $\Omega$  differential load between SD\_TXn and  $\overline{\text{SD}\_\text{TX}n}$ .

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1 125 Freescale Semiconductor

### **Electrical characteristics**

This figure shows an example of a 4-wire AC-coupled SGMII serial link connection.



Figure 46. 4-wire, AC-coupled, SGMII serial link connection example

This figure shows the SGMII transmitter DC measurement circuit.



Figure 47. SGMII transmitter DC measurement circuit

This table defines the SGMII 2.5x transmitter DC electrical characteristics for 3.125 GBaud.

Table 89. SGMII 2.5x transmitter DC electrical characteristics (XV<sub>DD</sub> = 1.5 V or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                   | Symbol              | Min   | Typical | Max  | Unit   | Notes |
|-----------------------------|---------------------|-------|---------|------|--------|-------|
| Output voltage              | V <sub>O</sub>      | -0.40 | _       | 2.30 | V      | 1     |
| Differential output voltage | V <sub>DIFFPP</sub> | 800   | _       | 1600 | mV p-p | _     |

### Note:

1. Absolute output voltage limit

### 2.20.8.1.2 SGMII DC receiver electrical characteristics

This table lists the SGMII DC receiver electrical characteristics for 1.25 GBaud. Source synchronous clocking is not supported. Clock is recovered from the data.

Table 90. SGMII DC receiver electrical characteristics ( $XV_{DD} = 1.5 \text{ V}$  or 1.8 V)

For recommended operating conditions, see Table 3.

| Paramet                          | Parameter         |                         | Min | Тур | Max  | Unit | Notes |
|----------------------------------|-------------------|-------------------------|-----|-----|------|------|-------|
| DC Input voltage range           |                   | _                       |     | N/A |      | _    | 1     |
| Input differential voltage       | REIDL_CTL = 001xx | V <sub>RX_DIFFp-p</sub> | 100 | _   | 1200 | mV   | 2, 4  |
|                                  | REIDL_CTL = 100xx |                         | 175 | _   |      |      |       |
| Loss of signal threshold         | REIDL_CTL = 001xx | $V_{LOS}$               | 30  | _   | 100  | mV   | 3, 4  |
|                                  | REIDL_CTL = 100xx |                         | 65  | _   | 175  |      |       |
| Receiver differential input impe | dance             | Z <sub>RX_DIFF</sub>    | 80  | _   | 120  | Ω    | _     |

### Notes:

- 1. Input must be externally AC coupled.
- 2.  $V_{RX\ DIFFp-p}$  is also referred to as peak-to-peak input differential voltage.
- 3. The concept of this parameter is equivalent to the electrical idle detect threshold parameter in PCI Express. See Section 2.20.4.4, "PCI Express DC physical layer receiver specifications," and Section 2.20.4.5.2, "PCI Express AC physical layer receiver specifications," for further explanation.
- 4. The REIDL\_CTL shown in the table refers to the chip's SerDes control register B(1-3)GCR(lane)1[REIDL\_CTL] bit field.

This table defines the SGMII 2.5x receiver DC electrical characteristics for 3.125 GBaud.

Table 91. SGMII 2.5x receiver DC timing specifications ( $XV_{DD} = 1.5 \text{ V}$  or 1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                  | Symbol   | Min | Typical | Max  | Unit   | Notes |
|----------------------------|----------|-----|---------|------|--------|-------|
| Differential input voltage | $V_{IN}$ | 200 | 900     | 1600 | mV p-p | 1     |

### Note:

1. Measured at the receiver.

## 2.20.8.2 SGMII AC timing specifications

This section discusses the AC timing specifications for the SGMII interface.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

### **Electrical characteristics**

## 2.20.8.2.1 SGMII transmit AC timing specifications

This table provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter.

### Table 92. SGMII transmit AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                  | Symbol          | Min           | Тур | Max           | Unit   | Notes |
|----------------------------|-----------------|---------------|-----|---------------|--------|-------|
| Deterministic jitter       | JD              | _             | _   | 0.17          | UI p-p | _     |
| Total jitter               | JT              | _             | _   | 0.35          | UI p-p | 1     |
| Unit Interval: 1.25 GBaud  | UI              | 800 – 100 ppm | 800 | 800 + 100 ppm | ps     | _     |
| Unit Interval: 3.125 GBaud | UI              | 320 – 100 ppm | 320 | 320 + 100 ppm | ps     | _     |
| AC coupling capacitor      | C <sub>TX</sub> | 10            | _   | 200           | nF     | 2     |

### Notes:

- 1. See Figure 44 for single frequency sinusoidal jitter measurements.
- 2. The external AC coupling capacitor is required. It is recommended that it be placed near the device transmitter outputs.

### 2.20.8.2.2 SGMII AC measurement details

Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TXn and  $\overline{\text{SD}}$ \_TXn) or at the receiver inputs (SD\_RXn and  $\overline{\text{SD}}$ \_RXn) respectively, as depicted in this figure.



Figure 48. SGMII AC test/measurement load

### 2.20.8.2.3 SGMII receiver AC timing specification

This table provides the SGMII receiver AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data.

### Table 93. SGMII receive AC timing specifications

For recommended operating conditions, see Table 3.

| Parameter                                          | Symbol | Min  | Тур | Max | Unit   | Notes  |
|----------------------------------------------------|--------|------|-----|-----|--------|--------|
| Deterministic jitter tolerance                     | JD     | 0.37 | _   | _   | UI p-p | 1, 2   |
| Combined deterministic and random jitter tolerance | JDR    | 0.55 | _   | _   | UI p-p | 1, 2   |
| Total jitter tolerance                             | JT     | 0.65 | _   | _   | UI p-p | 1,2, 3 |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

### Table 93. SGMII receive AC timing specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                  | Symbol | Min           | Тур | Max               | Unit | Notes |
|----------------------------|--------|---------------|-----|-------------------|------|-------|
| Bit error ratio            | BER    | _             | _   | 10 <sup>-12</sup> | _    | _     |
| Unit Interval: 1.25 GBaud  | UI     | 800 – 100 ppm | 800 | 800 + 100 ppm     | ps   | 1     |
| Unit Interval: 3.125 GBaud | UI     | 320 – 100 ppm | 320 | 320 + 100 ppm     | ps   | 1     |

#### Notes:

- 1. Measured at receiver
- 2. See the RapidIO $^{TM}$  1×/4× LP Serial Physical Layer Specification for interpretation of jitter specifications.
- 3. Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 44. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.

The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of Figure 44.

# 3 Hardware design considerations

## 3.1 System clocking

This section describes the PLL configuration of the chip.

This device includes nine PLLs, as follows:

- There are two selectable core cluster PLLs which generate a core clock from the externally supplied SYSCLK input. Core complex 0–1 can select from either CC1 PLL or CC2 PLL. The frequency ratio between the core cluster PLLs and SYSCLK is selected using the configuration bits as described in Section 3.1.3, "e5500-64 core complex/FMan to SYSCLK PLL ratio." The frequency for each core complex 0–1 is selected using the configuration bits as described in Table 97.
- The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio
  between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in
  Section 3.1.2, "Platform to SYSCLK PLL ratio."
- The DDR block PLL generates the DDR clock from the externally supplied SYSCLK input (asynchronous mode) or from the platform clock (synchronous mode). The frequency ratio is selected using the Memory Controller Complex PLL multiplier/ratio configuration bits as described in Section 3.1.5, "DDR controller PLL ratios."
- The FMan PLL generates the FMan clock from the platform PLL when operating synchronously, or from CC3 PLL when operating asynchronously. Described in Section 3.1.8, "Frame Manager (FMan) clock select."
- Each of the four SerDes blocks has a PLL which generate a core clock from their respective externally supplied SD\_REF\_CLKn/SD\_REF\_CLKn inputs. The frequency ratio is selected using the SerDes PLL ratio configuration bits as described in Section 3.1.6, "Frequency options."

### Hardware design considerations

## 3.1.1 Clock ranges

This table provides the clocking specifications for the processor core, platform, memory, and local bus.

Table 94. Processor clocking specifications

|                            | Maximum Processor Core Frequency |      |          |      |          |      |      |         |
|----------------------------|----------------------------------|------|----------|------|----------|------|------|---------|
| Characteristic             | 1800 MHz                         |      | 2000 MHz |      | 2200 MHz |      | Unit | Notes   |
|                            | Min                              | Max  | Min      | Max  | Min      | Max  |      |         |
| Core PLL frequency         | 1000                             | 1800 | 1000     | 2000 | 1000     | 2200 | MHz  | 1,4     |
| Core frequency             | 667                              | 1800 | 667      | 2000 | 667      | 2200 | MHz  | 4       |
| Platform clock frequency   | 600                              | 600  | 600      | 700  | 600      | 800  | MHz  | 1       |
| Memory bus clock frequency | 400                              | 600  | 400      | 667  | 400      | 800  | MHz  | 1,2,5,6 |
| Local bus clock frequency  | _                                | 75   | _        | 87.5 | _        | 100  | MHz  | 3       |
| FMan frequency             | 300                              | 450  | 300      | 600  | 300      | 600  | MHz  | 7       |

#### Notes:

- Caution: The platform clock to SYSCLK ratio and core to SYSCLK ratio settings must be chosen such that the resulting SYSCLK frequency, core frequency, and platform clock frequency do not exceed their respective maximum or minimum operating frequencies.
- 2. The memory bus clock speed is half the DDR3/DDR3L data rate. DDR3/DDR3L memory bus clock frequency is limited to min = 400 MHz.
- 3. The local bus clock speed on LCLK[0:1] is determined by the platform clock divided by the local bus ratio programmed in LCRR[CLKDIV]. See the applicable chip reference manual for more information.
- 4.The core can run at core complex PLL/1 or PLL/2. With a core complex PLL frequency of 1333 MHz, this results in the minimum allowable core frequency of 667MHz for PLL/2.
- 5. In synchronous mode, the memory bus clock speed is half the platform clock frequency. In other words, the DDR data rate is the same as the platform frequency. If the desired DDR data rate is higher than the platform frequency, asynchronous mode must be used.
- 6. In asynchronous mode, the memory bus clock speed is dictated by its own PLL.
- 7. The minimum frequencies for the FMan to support the specified interfaces are: 300 MHz for a 1G interface, 450 MHz for a 10 G interface, 500 MHz for a 10 G interface with PCD and 600 MHz for a 10 G and two 1 G interfaces. The FMAN PLL frequency range is the same as the Core PLL frequency range.

## 3.1.2 Platform to SYSCLK PLL ratio

The allowed platform clock to SYSCLK ratios are shown in this table.

Note that in synchronous DDR mode, the DDR data rate is the determining factor for selecting the platform bus frequency because the platform frequency must equal the DDR data rate.

In asynchronous DDR mode, the memory bus clock frequency is decoupled from the platform bus frequency.

Table 95. Platform to SYSCLK PLL ratios

| Binary value of SYS_PLL_RAT | Platform:SYSCLK ratio |
|-----------------------------|-----------------------|
| 0_0101                      | 5:1                   |
| 0_0110                      | 6:1                   |
| 0_0111                      | 7:1                   |
| 0_1000                      | 8:1                   |
| All Others                  | Reserved              |

## 3.1.3 e5500-64 core complex/ FMan to SYSCLK PLL ratio

The clock ratio between SYSCLK and each of the two core complex PLLs and FMan PLL is determined at power up by the binary value of the RCW field CCn\_PLL\_RAT. (Note: n=1 or 2 are the core complex PLLs, n=3 is the FMan PLL). This table describes the supported ratios. Note that a core complex/FMan PLL setting targeting 1 GHz and above must set RCW field CCn\_PLL\_CFG = 0b10, for setting targeting below 1 GHz CCn\_PLL\_CFG=0b00.

This table lists the supported core complex/FMan to SYSCLK ratios.

Table 96. Core complex/ FMan PLL to SYSCLK ratios

| Binary value of CCn_PLL_RAT | Core cluster:SYSCLK ratio |
|-----------------------------|---------------------------|
| 0_1000                      | 8:1                       |
| 0_1001                      | 9:1                       |
| 0_1010                      | 10:1                      |
| 0_1011                      | 11:1                      |
| 0_1100                      | 12:1                      |
| 0_1110                      | 14:1                      |
| 0_1111                      | 15:1                      |
| 1_0000                      | 16:1                      |
| 1_0001                      | 17:1                      |
| 1_0010                      | 18:1                      |
| 1_0100                      | 20:1                      |
| 1_0110                      | 22:1                      |
| All Others                  | Reserved                  |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

## 3.1.4 Core complex PLL select

The clock frequency of each of the core 0–1 complex is determined by the binary value of the RCW field Cn\_PLL\_SEL. This table describes the supported ratios for each core complex 0-1, where each individual core complex can select a frequency from the table.

Table 97. Core complex [0,1] PLL select

| Binary value of Cn_PLL_SEL | Core cluster ratio |
|----------------------------|--------------------|
| 0000                       | CC1 PLL /1         |
| 0001                       | CC1 PLL /2         |
| 0100                       | CC2 PLL /1         |
| 0101                       | CC2 PLL/2          |
| All Others                 | Reserved           |

Note: If CC2 PLL is used by core0 or core1, then CC2 PLL must be operated at a lower frequency than the CC1 PLL, and its maximum allowed frequency is 80% of the maximum rated frequency of the core at nominal voltage.

## 3.1.5 DDR controller PLL ratios

The dual DDR memory controller complexes can be synchronous with or asynchronous to the platform, depending on configuration. Both DDR controllers operate at the same frequency configuration.

Table 98 describes the clock ratio between the DDR memory controller PLLs and the externally supplied SYSCLK input (asynchronous mode) or from the platform clock (synchronous mode).

In asynchronous DDR mode, the DDR data rate to SYSCLK ratios supported are listed in Table 98. This ratio is determined by the binary value of the RCW Configuration field MEM\_PLL\_RAT[10:14]. The corresponding setting for MEM\_PLL\_CFG[0:1] is listed in Table 99.

### NOTE

The RCW Configuration field DDR\_SYNC (bit 184) must be set to b'0 for asynchronous mode, and b'1 for synchronous mode.

The RCW Configuration field DDR\_RATE (bit 232) must be set to b'0 for asynchronous mode, and b'1 for synchronous mode.

The RCW Configuration field DDR RSV0 (bit 234) must be set to b'0 for all ratios.

Table 98. Asynchronous DDR clock ratio

| Binary value of MEM_PLL_RAT[10:14] | DDR:SYSCLK ratio |
|------------------------------------|------------------|
| 0_0101                             | 5:1              |
| 0_0110                             | 6:1              |
| 0_1000                             | 8:1              |
| 0_1001                             | 9:1              |
| 0_1010                             | 10:1             |

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Table 98. Asynchronous DDR clock ratio (continued)

| Binary value of MEM_PLL_RAT[10:14] | DDR:SYSCLK ratio |
|------------------------------------|------------------|
| 0_1100                             | 12:1             |
| 0_1101                             | 13:1             |
| 1_0000                             | 16:1             |
| 1_0010                             | 18:1             |
| 1_0011                             | 19:1             |
| 1_0100                             | 20:1             |
| 1_1000                             | 24:1             |
| All Others                         | Reserved         |

### Note:

Table 99. Supported DDR ratios and RCW MEM\_PLL\_CFG settings

| MEM:SYSCLK    | SYSCLK (MHz)                |                      |         |                     |
|---------------|-----------------------------|----------------------|---------|---------------------|
| Ratio         | 100                         | 125                  | 133.3   | 150                 |
|               | DDR Rate (MT/s)/MEM_PLL_CFG |                      |         | à                   |
| 1 (Sync Mode) |                             | Platform Clock/01    |         |                     |
| 6             | Reserved                    |                      | 800/11  | 900/11 <sup>3</sup> |
| 8             | 800/10 <sup>1</sup>         | 1000/01 <sup>1</sup> | 1067/01 | 1200/01             |
| 9             | 900/10 <sup>2</sup>         | 1125/01 <sup>2</sup> | 1200/01 | 1350/01             |
| 10            | 1000/01                     | 1250/01              | 1333/01 | 1500/01             |
| 12            | 1200/11                     | 1500/11              | 1600/11 | Reserved            |
| 13            | 1300/11                     | Reserved             |         |                     |
| 16            | 1600/11                     | Reserved             |         |                     |

### Notes:

In synchronous mode, the DDR data rate to platform clock ratios supported are listed in this table. This ratio is determined by the binary value of the RCW Configuration field MEM\_PLL\_RAT[10:14].

<sup>1.</sup> RCW[MEM\_PLL\_CFG] is set dependant on the DDR clock ratio used. See Table 99 for valid settlings of DDR clock ratio and MEM\_PLL\_CFG.

<sup>1.</sup> For MEM SYSYCLK RATIO = 8, MEM\_PLL\_CFG changes from 10 to 01 when SYSCLK is greater than or equal to 120.9MHz

<sup>2.</sup> For MEM SYSYCLK RATIO = 9, MEM\_PLL\_CFG changes from 10 to 01 when SYSCLK is greater than or equal to 107.4MHz

<sup>3.</sup> Maximum SYSCLK is 161.2MHz when MEM:SYSCLK ratio = 6

Table 100. Synchronous DDR clock ratio

| Binary Value of MEM_PLL_RAT[10:14] | DDR:Platform CLK ratio | Set MEM_PLL_CFG=01 for platform CLK freq <sup>1</sup> |
|------------------------------------|------------------------|-------------------------------------------------------|
| 0_0001                             | 1:1                    | >600 MHz                                              |
| All Others                         | Reserved               | _                                                     |

### Note:

## 3.1.6 Frequency options

This section discusses interface frequency options.

## 3.1.6.1 SYSCLK and platform frequency options

This table shows the expected frequency options for SYSCLK and platform frequencies.

Table 101. SYSCLK and platform frequency options

| Platform: | SYSCLK (MHz) |                                       |       |     |  |
|-----------|--------------|---------------------------------------|-------|-----|--|
| SYSCLK    | 100          | 125                                   | 133.3 | 150 |  |
| ratio     |              | Platform frequency (MHz) <sup>1</sup> |       |     |  |
| 5:1       |              | 625                                   | 666   | 750 |  |
| 6:1       | 600          | 750                                   | 800   |     |  |
| 7:1       | 700          |                                       |       |     |  |
| 8:1       | 800          |                                       |       |     |  |

Platform frequency values are shown rounded down to the nearest whole number (decimal place accuracy removed)

## 3.1.6.2 Minimum platform frequency requirements for high-speed interfaces

The platform clock frequency must be considered for proper operation of high-speed interfaces as described below.

For proper PCI Express operation, the platform clock frequency must be greater than or equal to the values shown in these figures.

$$\frac{527 \text{ MHz} \times (\text{PCI Express link width})}{16}$$

Figure 49. Gen 1 PEX minimum platform frequency

$$\frac{527 \text{ MHz} \times (\text{PCI Express link width})}{8}$$

Figure 50. Gen 2 PEX minimum platform frequency

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

<sup>1.</sup> Set RCW field MEM\_PLL\_CFG=0b01

135

Note that "PCI Express link width" in the above equation refers to the negotiated link width as the result of PCI Express link training, which may or may not be the same as the link width POR selection.

### 3.1.7 SerDes PLL ratio

The clock ratio between each of the four SerDes PLLs and their respective externally supplied SD\_REF\_CLKn/SD\_REF\_CLKn inputs is determined by the binary value of the RCW Configuration field SRDS\_RATIO\_Bn as shown in this table. Furthermore, each SerDes lane grouping can be run at a SerDes PLL frequency divider determined by the binary value of the RCW field SRDS\_DIV\_Bn as shown in Table 103 and Table 104.

This table lists the supported SerDes PLL Bank *n* to SD\_REF\_CLK*n* ratios.

Table 102. SerDes PLL bank n to SD\_REF\_CLKn ratios

| Binary value of | SRDS_PLL_n:SD_REF_CLKn ratio |                |                |               |  |
|-----------------|------------------------------|----------------|----------------|---------------|--|
| SRDS_RATIO_Bn   | n = 1 (bank 1)               | n = 2 (bank 2) | n = 3 (bank 3) | n = 4(bank 4) |  |
| 001             | Reserved                     | 20:1           | 20:1           | Reserved      |  |
| 010             | 25:1                         | 25:1           | 25:1           | Reserved      |  |
| 011             | 40:1                         | 40:1           | 40:1           | Reserved      |  |
| 100             | 50:1                         | 50:1           | 50:1           | Reserved      |  |
| 101             | Reserved                     | Reserved       | 24:1           | 24:1          |  |
| 110             | Reserved                     | Reserved       | 30:1           | 30:1          |  |
| All Others      | Reserved                     | Reserved       | Reserved       | Reserved      |  |

This table shows the PLL divider support for each pair of lanes on SerDes Bank 1.

Table 103. SerDes bank 1 PLL dividers

| Binary value of SRDS_DIV_B1[0:4] | SerDes bank 1 PLL divider  |
|----------------------------------|----------------------------|
| 0b0                              | Divide by 1 off Bank 1 PLL |
| 0b1                              | Divide by 2 off Bank 1 PLL |

### Note:

1. 1 bit (of 5 total SRDS\_DIV\_B1 bits) controls each pair of lanes, where the first bit controls configuration of lanes A/B (or 0/1) and the last bit controls configuration of lanes I/J (or 8/9).

This table shows the PLL dividers supported for each 4 lane group for SerDes Banks 2, 3, and 4.

Table 104. SerDes banks 2, 3, and 4 PLL dividers

| Binary value of SRDS_DIV_Bn | SerDes Bank <i>n</i> PLL divider |
|-----------------------------|----------------------------------|
| 0b0                         | Divide by 1 off Bank n PLL       |
| 0b1                         | Divide by 2 off Bank n PLL       |

### Notes:

- 1. One bit controls all 4 lanes of each bank.
- 2. n = 2 or 3 (SerDes bank 2 or bank 3)

### Hardware design considerations

#### Frame Manager (FMan) clock select 3.1.8

The Frame Managers (FM) can each be synchronous with or asynchronous to the platform, depending on configuration.

This table describes the clocking options that may be applied to each FM. The clock selection is determined by the binary value of the RCW Clocking Configuration fields FM1\_CLK\_SEL and FM2\_CLK\_SEL.

Table 105. Frame Manager (FMan) clock select

| Binary value of FMn_CLK_SEL | FM frequency                |
|-----------------------------|-----------------------------|
| 0b0                         | Platform Clock Frequency /2 |
| 0b1                         | FMan PLL Frequency /2 1,2   |

### Notes:

- 1. For asynchronous mode, max frequency see Table 94.
- 2. For PLL settings, see Table 96.

#### Supply power default setting 3.2

This chip is capable of supporting multiple power supply levels on its I/O supplies. The I/O voltage select inputs, shown in the following table, properly configure the receivers and drivers of the I/Os associated with the BVDD, CVDD, and LVDD power planes, respectively.

### WARNING

Incorrect voltage select settings can lead to irreversible device damage.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1 136 Freescale Semiconductor

Table 106. I/O voltage selection

| 01               | Value      | VDD voltage selection |          |       |  |  |
|------------------|------------|-----------------------|----------|-------|--|--|
| Signals          | (binary)   | BVDD                  | CVDD     | LVDD  |  |  |
| IO_VSEL[0:4]     | 0_0000     | 3.3 V                 | 3.3 V    | 3.3 V |  |  |
| Default (0_0000) | 0_0001     | 3.3 V                 | 3.3 V    | 2.5 V |  |  |
|                  | 0_0011     | 3.3 V                 | 2.5 V    | 3.3 V |  |  |
|                  | 0_0100     | 3.3 V                 | 2.5 V    | 2.5 V |  |  |
|                  | 0_0110     | 3.3 V                 | 1.8 V    | 3.3 V |  |  |
|                  | 0_0111     | 3.3 V                 | 1.8 V    | 2.5 V |  |  |
|                  | 0_1001     | 2.5 V                 | 3.3 V    | 3.3 V |  |  |
|                  | 0_1010     | 2.5 V                 | 3.3 V    | 2.5 V |  |  |
|                  | 0_1100     | 2.5 V                 | 2.5 V    | 3.3 V |  |  |
|                  | 0_1101     | 2.5 V                 | 2.5 V    | 2.5 V |  |  |
|                  | 0_1111     | 2.5 V                 | 1.8 V    | 3.3 V |  |  |
|                  | 1_0000     | 2.5 V                 | 1.8 V    | 2.5 V |  |  |
|                  | 1_0010     | 1.8 V                 | 3.3 V    | 3.3 V |  |  |
|                  | 1_0011     | 1.8 V                 | 3.3 V    | 2.5 V |  |  |
|                  | 1_0101     | 1.8 V                 | 2.5 V    | 3.3 V |  |  |
|                  | 1_0110     | 1.8 V                 | 2.5 V    | 2.5 V |  |  |
|                  | 1_1000     | 1.8 V                 | 1.8 V    | 3.3 V |  |  |
|                  | 1_1001     | 1.8 V                 | 1.8 V    | 2.5 V |  |  |
|                  | 1_1011     | 3.3 V                 | 3.3 V    | 3.3 V |  |  |
|                  | 1_1100     | 3.3 V                 | 3.3 V    | 3.3 V |  |  |
|                  | 1_1101     | 3.3 V                 | 3.3 V    | 3.3 V |  |  |
|                  | 1_1110     | 3.3 V                 | 3.3 V    | 3.3 V |  |  |
|                  | 1_1111     | 3.3 V                 | 3.3 V    | 3.3 V |  |  |
|                  | All Others |                       | Reserved |       |  |  |

# 3.3 Power supply design

## 3.3.1 PLL power supply filtering

Each of the PLLs described in Section 3.1, "System clocking," is provided with power through independent power supply pins  $(AV_{DD\_PLAT}, AV_{DD\_CCn}, AV_{DD\_DDR}, AV_{DD\_FM}, and AV_{DD\_SRDSn})$ .  $AV_{DD\_PLAT}, AV_{DD\_CCn}, AV_{DD\_FM}, and AV_{DD\_DDR}$  voltages must be derived directly from the  $V_{DD\_PL}$  source through a low frequency filter scheme.  $AV_{DD\_SRDSn}$  voltages must be derived directly from the  $SV_{DD}$  source through a low frequency filter scheme.

The recommended solution for PLL filtering is to provide independent filter circuits per PLL power supply, as illustrated in Figure 51, one for each of the AV<sub>DD</sub> pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLL's resonant frequency range from a 500-kHz to 10-MHz range.

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

### Hardware design considerations

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of the footprint, without the inductance of vias.

Figure 51 shows the PLL power supply filter circuit.

Where:

```
R = 5 \Omega ± 5%
C1 = 10\muF ± 10%, 0603, X5R, with ESL ≤ 0.5 nH
C2 = 1.0 \muF ± 10%, 0402, X5R, with ESL ≤ 0.5 nH
```

### **NOTE**

A higher capacitance value for C2 may be used to improve the filter as long as the other C2 parameters do not change (0402 body, X5R, ESL  $\leq$  0.5 nH).

Voltage for AV<sub>DD</sub> is defined at the PLL supply filter and not the pin of AV<sub>DD</sub>.



Figure 51. PLL power supply filter circuit

The  $AV_{DD\_SRDSn}$  signals provides power for the analog portions of the SerDes PLL. To ensure stability of the internal clock, the power supplied to the PLL is filtered using a circuit similar to the one shown in following Figure 52. For maximum effectiveness, the filter circuit is placed as closely as possible to the  $AV_{DD\_SRDSn}$  balls to ensure it filters out as much noise as possible. The ground connection should be near the  $AV_{DD\_SRDSn}$  balls. The 0.003- $\mu$ F capacitor is closest to the balls, followed by two 2.2- $\mu$ F capacitors, and finally the 1- $\Omega$  resistor to the board supply plane. The capacitors are connected from  $AV_{DD\_SRDSn}$  to the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces should be kept short, wide, and direct.



Figure 52. SerDes PLL power supply filter circuit

Note the following:

- AV<sub>DD\_SRDSn</sub> should be a filtered version of SV<sub>DD</sub>.
- Signals on the SerDes interface are fed from the XV<sub>DD</sub> power plane.
- Voltage for AV<sub>DD SRDSn</sub> is defined at the PLL supply filter and not the pin of AV<sub>DD SRDSn</sub>.
- An 0805 sized capacitor is recommended for system initial bring-up.

## 3.3.2 XV<sub>DD</sub> power supply filtering

XV<sub>DD</sub> may be supplied by a linear regulator or sourced by a filtered 1.5 V or 1.8 V voltage source. Systems may design in both options to allow flexibility to address system noise dependencies.

An example solution for  $XV_{DD}$  filtering, where 1.5 V or 1.8 V is sourced from voltage source (for example,  $GV_{DD}$  at 1.5 V when using DDR3, or  $CV_{DD}$  at 1.8 V), is illustrated in Figure 53. The component values in this example filter is system

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

dependent and are still under characterization, component values may need adjustment based on the system or environment noise.

Where:

C1 = 2.2  $\mu$ F ± 10%, X5R, with ESL ≤ 0.5 nH C2 = 2.2  $\mu$ F ± 10%, X5R, with ESL ≤ 0.5 nH F1 = 120  $\Omega$  at 100-MHz 2A 25% 0603 Ferrite F2 = 120  $\Omega$  at 100-MHz 2A 25% 0603 Ferrite

Bulk and decoupling capacitors are added, as needed, per power supply design.



Figure 53. XV<sub>DD</sub> power supply filter circuit

## 3.3.3 USB\_V<sub>DD</sub>\_1P0 power supply filtering

 $USB\_V_{DD\_}1P0$  should be sourced by a filtered  $V_{DD\_PL}$  using a star connection. An example solution for  $USB\_V_{DD\_}1P0$  filtering, where  $USB\_V_{DD\_}1P0$  is sourced from  $V_{DD\_PL}$ , is illustrated in Figure 54. The component values in this example filter is system dependent and are still under characterization, component values may need adjustment based on the system or environment noise.

Where:

C1 = 2.2  $\mu$ F ± 20%, X5R, with Low ESL (for example, Panasonic ECJ0EB0J225M) F1 = 120  $\Omega$  at 100-MHz 2A 25% Ferrite (for example, Murata BLM18PG121SH1) Bulk and decoupling capacitors are added, as needed, per power supply design.



Figure 54. USB\_V<sub>DD</sub>\_1P0 power supply filter circuit

## 3.4 Decoupling recommendations

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the chip's system, and the chip itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $BV_{DD}$ ,  $DV_{DD}$ ,  $DV_{$ 

These capacitors should have a value of 0.01 or  $0.1 \mu F$ . Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $CV_{DD}$ ,  $GV_{DD}$ , and  $LV_{DD}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

### Hardware design considerations

have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors— $100-330~\mu F$  (AVX TPS tantalum or Sanyo OSCON).

## 3.5 SerDes block power supply decoupling recommendations

The SerDes block requires a clean, tightly regulated source of power ( $SV_{DD}$  and  $XV_{DD}$ ) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below.

Only SMT capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance.

- First, the board should have at least 10 × 10-nF SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the chip as close to the supply and ground connections as possible.
- Second, there should be a 1-μF ceramic chip capacitor on each side of the device. This should be done for all SerDes supplies.
- Third, between the device and any SerDes voltage regulator there should be a 10-µF, low ESR SMT tantalum chip capacitor and a 100-µF, low ESR SMT tantalum chip capacitor. This should be done for all SerDes supplies.

## 3.6 Connection recommendations

To ensure reliable operation, it is recommended the user consider the following:

- Connect unused inputs to an appropriate signal level. All unused active low inputs should be tied to V<sub>DD</sub>, BV<sub>DD</sub>, CV<sub>DD</sub>, OV<sub>DD</sub>, GV<sub>DD</sub>, and LV<sub>DD</sub> as required. All unused active high inputs should be connected to GND. All NC (no connect) signals must remain unconnected. Power and ground connections must be made to all external V<sub>DD</sub>, BV<sub>DD</sub>, CV<sub>DD</sub>, OV<sub>DD</sub>, GV<sub>DD</sub>, LV<sub>DD</sub> and GND pins of the chip.
- The Ethernet controllers 1 and/or 2 input pins may be disabled by setting their respective RCW Configuration field EC1 (bits 360–361), and EC2 (bits 363–364), to 0b11 = No parallel mode Ethernet. When disabled, these inputs do not need to be externally pulled to an appropriate signal level.
- ECn\_GTX\_CLK125 is a 125-MHz input clock on the dTSEC ports. If the dTSEC ports are not used for RGMII, the ECn\_GTX\_CLK125 input can be tied off to GND.
- If RCW field DMA1=0b1 (RCW bit 384), the DMA1 external interface is not enabled and this pin should be left as a no connect.
- If RCW field I2C = 0b100 or 0b101 (RCW bits 355–357), the SDHC\_WP and \$\overline{SDHC\_CD}\$ input signals are enabled for external use. If SDHC\_WP and \$\overline{SDHC\_CD}\$ are selected and not used, they must be externally pulled low such that SDHC\_WP = 0 (write enabled) and \$\overline{SDHC\_CD}\$ = 0 (card detected). If RCW field I2C != 0b100 or 0b101, thereby selecting either I2C3 or GPIO functionality, SDHC\_WP and \$\overline{SDHC\_CD}\$ are internally driven such that SDHC\_WP = write enabled and \$\overline{SDHC\_CD}\$ = card detected and the selected I2C3 or GPIO external pin functionality may be used.
- .For P5021 (SVR = 0x8205 00XX) or P5021E (SVR = 0x820D 00XX), TEST SEL must be connected to GND.
- The TMP\_DETECT pin is an active low input to the Security Monitor (see Chapter "Secure Boot and Trust
  Architecture" in the applicable chip reference manual). When using Trust Architecture functionality, external logic
  must ramp TMP\_DETECT with OV<sub>DD</sub>. If not using Trust Architecture functionality, TMP\_DETECT must be tied to
  OV<sub>DD</sub> to prevent the input from going low.

## 3.6.1 Legacy JTAG configuration signals

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 56. Care must be taken to ensure that these pins are maintained at a valid negated state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results.

Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE Std 1149.1 specification, but it is provided on all processors built on Power Architecture technology. The device requires TRST to be asserted during power-on reset flow to ensure that the JTAG boundary logic does not interfere with normal device operation. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST during the power-on reset flow. Simply tying TRST to PORESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip.

The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert PORESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 56 allows the COP port to independently assert PORESET or TRST, while ensuring that the target can drive PORESET as well.

The COP interface has a standard header, shown in Figure 55, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed.

There is no standardized way to number the COP header; so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in Figure 55 is common to all known emulators.

## 3.6.1.1 Termination of unused signals

If the JTAG interface and COP header is not used, Freescale recommends the following connections:

- $\overline{TRST}$  should be tied to  $\overline{PORESET}$  through a 0 k $\Omega$  isolation resistor so that it is asserted when the system reset signal ( $\overline{PORESET}$ ) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 56. If this is not possible, the isolation resistor allows future access to  $\overline{TRST}$  in case a JTAG interface may need to be wired onto the system in future debug situations.
- No pull-up/pull-down is required for TDI, TMS, or TDO.

### Hardware design considerations



Figure 55. Legacy COP connector physical pinout

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1 142 Freescale Semiconductor



#### Notes:

- 1. The COP port and target board should be able to independently assert PORESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10  $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- 5. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed to position B.
- 6. Asserting HRESET causes a hard reset on the device.

Figure 56. Legacy JTAG interface connection

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

### Hardware design considerations

## 3.6.2 Aurora configuration signals

Correct operation of the Aurora interface requires configuration of a group of system control pins as demonstrated in Figure 57 and Figure 58. Care must be taken to ensure that these pins are maintained at a valid negated state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results.

Freescale recommends that the Aurora 22 pin duplex connector be designed into the system as shown in Figure 59 or the 70 pin duplex connector be designed into the system as shown in Figure 60.

If the Aurora interface is not used, Freescale recommends the legacy COP header be designed into the system as described in Section 3.6.1.1, "Termination of unused signals."



Figure 57. Aurora 22 pin connector duplex pinout



Figure 58. Aurora 70 pin connector duplex pinout



- 1. The Aurora port and target board should be able to independently assert PORESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 1  $k\Omega$  resistor for short-circuit/current-limiting protection.
- 3. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed to position B.
- 4. Asserting HRESET causes a hard reset on the device. HRESET is not used by the Aurora 22 pin connector.

Figure 59. Aurora 22 pin connector duplex interface connection

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1



- 1. The Aurora port and target board should be able to independently assert PORESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 1  $k\Omega$  resistor for short-circuit/current-limiting protection.
- 3. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed to position B.
- 4. Asserting HRESET causes a hard reset on the device.

Figure 60. Aurora 70 pin connector duplex interface connection

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Hardware design considerations

## 3.6.3 Guidelines for high-speed interface termination

This section provides the guidelines for high-speed interface termination when the SerDes interface is entirely unused or when it is partly unused.

## 3.6.3.1 SerDes interface entirely unused

If the high-speed SerDes interface is not used at all, the unused pin should be terminated as described in this section.

The following pins must be left unconnected:

- SD TX[19:0]
- SD TX[19:0]
- SD IMP CAL RX
- SD\_IMP\_CAL\_TX
- SD1\_IMP\_CAL\_RX
- SD1 IMP CAL TX

The following pins must be connected to SGND:

- SD RX[19:0]
- SD RX[19:0]
- SD\_REF\_CLK1, SD\_REF\_CLK2, SD\_REF\_CLK3, SD\_REF\_CLK4
- SD\_REF\_CLK1, SD\_REF\_CLK2, SD\_REF\_CLK3, SD\_REF\_CLK4

The RCW configuration fields SRDS\_LPD\_B1, SRDS\_LPD\_B2, SRDS\_LPD\_B3, and SRDS\_LPD\_B4, all bits must be set to power down all the lanes in each bank.

The RCW configuration field SRDS\_EN may be cleared to power down the SerDes block for power saving. Setting RCW[SRDS EN S1] = 0 powers down the PLLs of banks 1 to 3; RCW[SRDS EN S2]=0 powers down the PLL of bank 4.

Additionally, software may configure SRDSBnRSTCTL[SDRD] = 1 for the unused banks to power down the SerDes bank PLLs to save power.

Note that both SV<sub>DD</sub> and XV<sub>DD</sub> must remain powered.

## 3.6.3.2 SerDes interface partly unused

If only part of the high speed SerDes interface pins are used, the remaining high-speed serial I/O pins should be terminated as described in this section.

The following pins must be left unconnected:

- SD TX[n]
- $\overline{\text{SD}}\underline{\text{TX}}[n]$

The following unused pins must be connected to SGND:

- SD RX[*n*]
- $\overline{SD}RX[n]$
- SD REF CLK1, SD REF CLK1 (If entire SerDes bank 1 unused)
- SD REF CLK2, SD REF CLK2 (If entire SerDes bank 2 unused)
- SD REF CLK3, SD REF CLK3 (If entire SerDes bank 3 unused)
- SD\_REF\_CLK4, SD\_REF\_CLK4 (If entire SerDes bank 4 unused)

In the RCW configuration field for each bank SRDS\_LPD\_Bn with unused lanes, the respective bit for each unused lane must be set to power down the lane.

### 3.6.4 USB controller connections

This section details the hardware connections required for the USB controllers.

### 3.6.4.1 USB divider network

This figure shows the required divider network for the VBUS interface for the chip. Additional requirements for the external components are as follows:

- Both resistors require 0.1% accuracy and a current capability of up to 1 mA. They must both have the same temperature coefficient and accuracy.
- The zener diode must have a value of 5 V-5.25 V.
- The 0.6 V diode requires an  $I_F = 10$  mA,  $I_R < 500$  nA and  $V_{F(Max)} = 0.8$  V.



Figure 61. Divider network at VBUS

USB1\_DRVVBUS and USB1\_PWRFAULT are muxed on GPIO[4:5] pins, respectively. USB2\_DRVVBUS and USB2\_PWRFAULT are muxed on GPIO[6:7] pins, respectively. Setting the RCW[GPIO] bit selects USB functionality on the GPIO pins.

## 3.6.4.2 USBn\_V<sub>DD</sub>\_1P8\_DECAP capacitor options

The USB $n_V_{DD}$ 1P8\_DECAP pins require a capacitor connected to GND. This table list the recommended capacitors for the USB $n_V_{DD}$ 1P8\_DECAP signal.

| Manufacturer    | Part Number          | Value        | ESR     | Package |  |
|-----------------|----------------------|--------------|---------|---------|--|
| Kemet           | T494B105(1)025A(2)   | 1 μF, 25 V   | 2 Ω     | B(3528) |  |
|                 | T494B155(1)025A(2)   | 1.5 μF, 25 V | 1.5 Ω   | _       |  |
| NIC             | NMC0603X7R106KTRPF   | 1 μF, 10 V   | Low ESR | 0603    |  |
| TDK Corporation | CERB2CX5R0G105M      | 1 μF, 4 V    | 200 m-Ω | 0603    |  |
| Vishay          | TR3B105(1)035(2)1500 | 1 μF, 35 V   | 1.5 Ω   | B(3528) |  |

Table 107. Recommended capacitor parts for USB n\_V<sub>DD</sub>\_1P8\_DECAP

P5021 QorlQ Integrated Processor Data Sheet, Rev. 1

Hardware design considerations

## 3.7 Recommended thermal model

Information about Flotherm models of the package or thermal data not available in this document can be obtained from your local Freescale sales office.

## 3.8 Thermal management information

This section provides thermal management information for the flip-chip, plastic-ball, grid array (FC-PBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design—the heat sink, airflow, and thermal interface material.

The recommended attachment method to the heat sink is illustrated in this figure. The heat sink should be attached to the printed-circuit board with the spring force centered over the die. This spring force should not exceed 10 pounds force (45 Newton).



Figure 62. Exploded cross-sectional view—FC-PBGA (with lid) package

The system board designer can choose between several types of heat sinks to place on the device. There are several commercially-available thermal interfaces to choose from in the industry. Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost.

## 3.8.1 Internal package conduction resistance

For the package, the intrinsic internal conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-lid-top thermal resistance
- The die junction-to-board thermal resistance

151

This figure depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



(Note the internal versus external package resistance)

Figure 63. Package with heat sink mounted to a printed-circuit board

The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms.

### 3.8.2 Thermal interface materials

A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. The performance of thermal interface materials improves with increasing contact pressure; this performance characteristic chart is generally provided by the thermal interface vendor. The recommended method of mounting heat sinks on the package is by means of a spring clip attachment to the printed-circuit board (see Figure 62).

The system board designer can choose among several types of commercially-available thermal interface materials.

# 4 Package information

The following section describes the detailed content and mechanical description of the package.

## 4.1 Package parameters for the FC-PBGA

The package parameters are as provided in the following list. The package type is  $37.5 \text{ mm} \times 37.5 \text{ mm}$ , 1295 flip-chip, plastic-ball, grid array (FC-PBGA).

Package outline  $37.5 \text{ mm} \times 37.5 \text{ mm}$ 

Interconnects1295Ball Pitch1.0 mmBall Diameter (typical)0.60 mm

Solder Balls 96.5% Sn, 3% Ag, 0.5% Cu Module height (typical) 2.88 mm to 3.53 mm (Maximum)

## 4.2 Mechanical dimensions of the FC-PBGA

This figure shows the mechanical dimensions and bottom surface nomenclature of the chip.



Figure 64. Mechanical dimensions of the FC-PBGA with full lid

### NOTES:

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. All dimensions are symmetric across the package center lines unless dimensioned otherwise.
- 4. Maximum solder ball diameter measured parallel to datum A.
- 5. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 6. Parallelism measurement shall exclude any effect of mark on top surface of package.

# 5 Security fuse processor

This chip implements the QorIQ platform's Trust Architecture, supporting capabilities such as secure boot. Use of the Trust Architecture features is dependent on programming fuses in the Security Fuse Processor (SFP). The details of the Trust Architecture and SFP can be found in the applicable chip reference manual.

To program SFP fuses, the user is required to supply 1.5~V to the  $POV_{DD}$  pin per Section 2.2, "Power-up sequencing."  $POV_{DD}$  should only be powered for the duration of the fuse programming cycle, with a per device limit of two fuse programming cycles. All other times, connect  $POV_{DD}$  to GND. The sequencing requirements for raising and lowering  $POV_{DD}$  are shown in Figure 8. To ensure device reliability, fuse programming must be performed within the recommended fuse programming temperature range per Table 3.

Users not implementing the QorIQ platform's Trust Architecture features are not required to program fuses and should connect  $POV_{DD}$  to GND.

# 6 Ordering information

Please contact your local Freescale sales office or regional marketing team for ordering information.

## 6.1 Part numbering nomenclature

This table provides the Freescale QorIQ platform part numbering nomenclature.

### **Table 108. Part Numbering Nomenclature**

| p          | n        | nn                                                | n          | X                                    | t                                                                                     | e                                       | n                                                 | C                                                  | d                                                  | r                                                  |
|------------|----------|---------------------------------------------------|------------|--------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|
| Generation | Platform | Number of Cores                                   | Derivative | Qual<br>Status                       | Temperature<br>Range                                                                  | Encryption                              | Package<br>Type                                   | CPU<br>Speed                                       | DDR<br>Speed                                       | Die<br>Revision                                    |
| P = 45 nm  | 5        | • 01 = 1 core<br>• 02 = 2 cores<br>• 04 = 4 cores | 0–9        | P =<br>Prototype<br>N =<br>Qualified | • S = Std<br>temp<br>(0 °C to<br>105 °C<br>• X = Ext<br>temp<br>(-40 °C to<br>105 °C) | • E = SEC present • N = SEC not present | 1 = FC-PBGA lead-free 7 = FC-PBGA C4/C5 lead-free | • T = 1800 MHz<br>• V = 2000 MHz<br>• 2 = 2200 MHz | • M = 1200 MHz<br>• N = 1333 MHz<br>• Q = 1600 MHz | A = Rev<br>1.0<br>B = Rev<br>2.0<br>C = Rev<br>2.1 |

**Revision history** 

# 6.2 Orderable part numbers addressed by this document

This table provides the Freescale orderable part numbers addressed by this document for the chip. Contact your Freescale Sales Representative for more information on orderable parts as not all combinations of orderable part numbers are available.

Table 109. Orderable part numbers addressed by this document

| Part<br>number | p | n | nn           | n | x                                    | t                                                                                  | e                                       | n                                                 | cd              | r                                |
|----------------|---|---|--------------|---|--------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------|-----------------|----------------------------------|
| P5021          | P | 5 | 02 = 2 cores | 1 | P =<br>Prototype<br>N =<br>Qualified | • S = Std<br>temp (0 °C<br>to 105 °C<br>• X = Ext<br>temp<br>(-40 °C to<br>105 °C) | • E = SEC present • N = SEC not present | 1 = FC-PBGA lead-free 7 = FC-PBGA C4/C5 lead-free | 1200 MHz • VN = | B = Rev<br>2.0<br>C = Rev<br>2.1 |

# 7 Revision history

This table provides a revision history for this document.

Table 110. Revision history

| Rev.<br>Number | Date    | Description                                                                                                                                                                                                                    |
|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | 05/2014 | <ul> <li>Includes two SATA controllers</li> <li>Updated block diagram</li> <li>In Table 1 "Pins listed by bus," updated footnote 42.</li> <li>In Table 9 "V<sub>DD_LP</sub> power dissipation," updated footnote 2.</li> </ul> |
| 0              | 12/2013 | Initial public release.                                                                                                                                                                                                        |

#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and QorlQ are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2013-2014 Freescale Semiconductor, Inc.



Document Number: P5021

Rev. 1 05/2014

