

# Low Power, High Speed Rail-to-Rail Input/Output Amplifier

# Data Sheet **[AD8029/](http://www.analog.com/AD8029)[AD8030/](http://www.analog.com/AD8030)[AD8040](http://www.analog.com/AD8040)**

## <span id="page-0-0"></span>**FEATURES**

**Qualified for automotive applications Low power: 1.3 mA supply current/amplifier High speed** 125 MHz,  $-3$  dB bandwidth  $(G = +1)$ **60 V/µs slew rate 80 ns settling time to 0.1% Rail-to-rail input and output No phase reversal, inputs 200 mV beyond rails Wide supply range: 2.7 V to 12 V Offset voltage: 6 mV maximum Low input bias current +0.7 µA to –1.5 µA Small packaging SOIC-8, SC70-6, SOT23-8, SOIC-14, TSSOP-14**

### <span id="page-0-1"></span>**APPLICATIONS**

**Automotive safety and vision systems Battery-powered instrumentation Filters A-to-D drivers Buffering**

### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The [AD8029 \(](http://www.analog.com/AD8029)single), [AD8030](http://www.analog.com/AD8030) (dual), and [AD8040 \(](http://www.analog.com/AD8040)quad) are rail-to-rail input and output high speed amplifiers with a quiescent current of only 1.3 mA per amplifier. Despite their low power consumption**,** the amplifiers provide excellent performance with 125 MHz small signal bandwidth and 60 V/ $\mu$ s slew rate. Analog Devices, Inc., proprietary XFCB process enables high speed and high performance on low power.

This family of amplifiers exhibits true single-supply operation with rail-to-rail input and output performance for supply voltages ranging from 2.7 V to 12 V. The input voltage range extends 200 mV beyond each rail without phase reversal. The dynamic range of the output extends to within 40 mV of each rail.

The AD8029/AD8030/AD8040 provide excellent signal quality with minimal power dissipation. At  $G = +1$ , SFDR is -72 dBc at 1 MHz and settling time to 0.1% is only 80 ns. Low distortion and fast settling performance make these amplifiers suitable drivers for single-supply analog-to-digital converters.

The versatility of the AD8029/AD8030/AD8040 allows the user to operate the amplifiers on a wide range of supplies while consuming less than 6.5 mW of power. These features extend the operation time in applications ranging from battery-powered systems with large bandwidth requirements to high speed

**Rev. B [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=AD8029_AD8030_AD8040.pdf&page=%201&product=AD8029%20AD8030%20AD8040&rev=B)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

### **CONNECTION DIAGRAMS**

<span id="page-0-2"></span>

systems where component density requires lower power dissipation. The AD8040W is an automotive grade version, qualified for automotive applications.

The [AD8029/](http://www.analog.com/AD8029)AD8030 are the only low power, rail-to-rail input and output high speed amplifiers available in SOT23 and SC70 micro packages. The amplifiers are rated over the extended industrial temperature range, –40°C to +125°C.



Figure 5. Rail-to-Rail Response

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.** ©2003-2012 Analog Devices, Inc. All rights reserved. **[Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

## **TABLE OF CONTENTS**



## **REVISION HISTORY**

### 10/12-Rev. A to Rev. B



### 11/03-Rev. 0 to Rev. A





## <span id="page-2-1"></span><span id="page-2-0"></span>**SPECIFICATIONS SPECIFICATIONS WITH ±5 V SUPPLY**

### Table 1.  $V_s = \pm 5$  V @ T<sub>A</sub> = 25°C, G = +1, R<sub>L</sub> = 1 kΩ to ground, unless otherwise noted. All specifications are per amplifier.



<span id="page-3-1"></span>

<sup>1</sup>Plus, +, (or no sign) indicates current into pin; minus (–) indicates current out of pin.

## <span id="page-3-0"></span>**SPECIFICATIONS WITH +5 V SUPPLY**

**Table 2. V<sup>S</sup> = 5 V @ T<sup>A</sup> = 25°C, G = +1, R<sup>L</sup> = 1 kΩ to midsupply, unless otherwise noted. All specifications are per amplifier.**



<span id="page-4-1"></span>



<sup>1</sup>Plus, +, (or no sign) indicates current into pin; minus (–) indicates current out of pin.

## <span id="page-4-0"></span>**SPECIFICATIONS WITH +3 V SUPPLY**





<span id="page-5-0"></span>

1 Plus, +, (or no sign) indicates current into pin; minus (–) indicates current out of pin.

## <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

**Table 4. AD8029/AD8030/AD8040 Stress Ratings**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### <span id="page-6-1"></span>**MAXIMUM POWER DISSIPATION**

The maximum safe power dissipation in the AD8029/AD8030/ AD8040 package is limited by the associated rise in junction temperature  $(T_J)$  on the die. The plastic encapsulating the die locally reaches the junction temperature. At approximately 150°C, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8029/AD8030/AD8040. Exceeding a junction temperature of 175°C for an extended period can result in changes in silicon devices, potentially causing failure.

The still-air thermal properties of the package and PCB ( $\theta_{IA}$ ), ambient temperature  $(T_A)$ , and the total power dissipated in the package  $(P_D)$  determine the junction temperature of the die. The junction temperature can be calculated as

$$
T_J=T_A+(P_D\times\theta_{JA})
$$

The power dissipated in the package  $(P_D)$  is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins  $(V<sub>s</sub>)$  times the quiescent current  $(I<sub>S</sub>)$ . Assuming the load  $(R<sub>L</sub>)$  is referenced to midsupply, the total drive power is  $V_s/2 \times I_{\text{OUT}}$ , some of which is dissipated in the package and some in the load ( $V_{\text{OUT}} \times I_{\text{OUT}}$ ). The difference between the total drive power and the load power is the drive power dissipated in the package.

 $P_D = Quiescent Power + (Total Drive Power - Load Power)$ 

$$
P_D = (V_S \times I_S) + \left(\frac{V_S}{2} \times \frac{V_{OUT}}{R_L}\right) - \frac{V_{OUT}^2}{R_L}
$$

RMS output voltages should be considered. If  $R_L$  is referenced to  $V<sub>S</sub>$ , as in single-supply operation, then the total drive power is  $V_s \times$  Iour.

If the rms signal levels are indeterminate, consider the worst case, when  $V_{OUT} = V_s/4$  for  $R_L$  to midsupply:

$$
P_D = (V_S \times I_S) + \frac{(V_S/4)^2}{R_L}
$$

In single-supply operation with  $R_L$  referenced to  $V_s$ –, worst case is  $V_{OUT} = V_s/2$ .

Airflow increases heat dissipation, effectively reducing  $\theta_{JA}$ . Also, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes reduce the  $\theta_{IA}$ . Care must be taken to minimize parasitic capacitances at the input leads of high speed op amps, as discussed in the [PCB Layout](#page-18-2) section.

[Figure 6](#page-6-3) shows the maximum safe power dissipation in the package versus the ambient temperature for the SOIC-8 (125°C/W), SOT23-8 (160°C/W), SOIC-14 (90°C/W), TSSOP-14 (120°C/W), and SC70-6 (208°C/W) packages on a JEDEC standard 4-layer board.  $\theta_{JA}$  values are approximations.



Figure 6. Maximum Power Dissipation

### <span id="page-6-3"></span>**Output Short Circuit**

Shorting the output to ground or drawing excessive current from the AD8029/AD8030/AD8040 could cause catastrophic failure.

### <span id="page-6-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-7-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

Default Conditions:  $V_s = 5$  V (T<sub>A</sub> = 25°C, R<sub>L</sub> = 1 kΩ tied to midsupply, unless otherwise noted.)



Figure 7. Small Signal Frequency Response for Various Gains



Figure 8. Small Signal Frequency Response for Various Supplies



Figure 9. Large Signal Frequency Response for Various Supplies



Figure 10. 0.1 dB Flatness Frequency Response



Figure 11. Small Signal Frequency Response for Various Supplies



Figure 12. Large Signal Frequency Response for Various Supplies



Figure 13. Small Signal Frequency Response for Various CLOAD



Figure 14. Frequency Response for Various Output Amplitudes



Figure 15. Open-Loop Gain and Phase vs. Frequency



Figure 16. Small Signal Frequency Response for Various Input Common-Mode Voltages







Figure 18. Large Signal Frequency Response vs. Temperature



Figure 19. Harmonic Distortion vs. Frequency and Supply Voltage



Figure 20. Harmonic Distortion vs. Output Amplitude







Figure 22. Harmonic Distortion vs. Frequency and Load







Figure 24. Voltage and Current Noise vs. Frequency



Figure 25. Small Signal Transient Response



Figure 26. Large Signal Transient Response



Figure 27. Output Overdrive Recovery



Figure 28. Small Signal Transient Response with Capacitive Load



Figure 29. Rail-to-Rail Response,  $G = +1$ 



Figure 30. Input Overdrive Recovery



Figure 31. Long-Term Settling Time



Figure 32. Common-Mode Rejection Ratio vs. Frequency



Figure 33. AD8029 Off-Isolation vs. Frequency



Figure 34.0.1% Short-Term Settling Time







Figure 36. AD8030/AD8040 Crosstalk vs. Frequency



Figure 37. Input Bias Current vs. Input Common-Mode Voltage







Figure 39 Quiescent Supply Current vs. Temperature



Figure 40. Input Offset Voltage vs. Input Common-Mode Voltage







Figure 42. Input Offset Voltage Distribution



Figure 43. AD8029 Output Impedance vs. Frequency, Disabled



Figure 44. Output Saturation Voltage vs. Load Resistance



Figure 42. Output Saturation Voltage vs. Temperature



Figure 45. Output Impedance vs. Frequency, Enabled



Figure 46. Input Error Voltage vs. Output Voltage

### **1.5 DISABLE (–0.5V TO –2V) 1.0** OUTPUT AMPLITUDE (V) **OUTPUT AMPLITUDE (V) 0.5 RL = 100**Ω **OUTPUT DISABLED RL = 1k**Ω **0 RL = 10k**Ω **–0.5 –1.0 VS =** ±**2.5V G = –1 (RF = 1k**Ω**) –1.5 0 50 100 150 200 250 300 350 TIME (ns)** 03679-A-020

Figure 47. AD8029 DISABLE Turn-Off Timing

## Data Sheet **AD8029/AD8030/AD8040**



Figure 49. AD8029 DISABLE Pin Current vs. DISABLE Pin Voltage



Figure 48. AD8029 DISABLE Turn-On Timing

## <span id="page-15-0"></span>THEORY OF OPERATION



Figure 50. Simplified Schematic

<span id="page-15-3"></span>The AD8029 (single), AD8030 (dual), and AD8040 (quad) are rail-to-rail input and output amplifiers fabricated using Analog Devices' XFCB process. The XFCB process enables the AD8029/ AD8030/AD8040 to operate on 2.7 V to 12 V supplies with a 120 MHz bandwidth and a 60 V/µs slew rate. A simplified sche-matic of the AD8029/AD8030/AD8040 is shown in [Figure 50.](#page-15-3) 

### <span id="page-15-1"></span>**INPUT STAGE**

For input common-mode voltages less than a set threshold (1.2 V below  $V_{\text{CC}}$ ), the resistor degenerated PNP differential pair (comprising  $Q_1$  to $Q_4$ ) carries the entire ITAIL current, allowing the input voltage to go  $200 \text{ mV}$  below  $-V$ <sub>S</sub>. Conversely, input common-mode voltages exceeding the same threshold cause  $I_{\text{TAIL}}$  to be routed away from the PNP differential pair and into the NPN differential pair through transistor Q9. Under this condition, the input common-mode voltage is allowed to rise  $200$  mV above  $+V<sub>S</sub>$  while still maintaining linear amplifier behavior. The transition between these two modes of operation leads to a sudden, temporary shift in input stage transconductance, gm, and dc parameters (such as the input offset voltage V<sub>OS</sub>), which in turn adversely affect the distortion performance. The SPD block shortens the duration of this transition, thus improving the distortion performance. As shown in [Figure 50,](#page-15-3)  the input differential pair is protected by a pair of two series diodes, connected in anti-parallel, which clamp the differential input voltage to approximately ±1.5 V.

### <span id="page-15-2"></span>**OUTPUT STAGE**

The currents derived from the PNP and NPN input differential pairs are injected into the current mirrors  $M_{\text{BOT}}$  and  $M_{\text{TOP}}$ , thus establishing a common-mode signal voltage at the input of the output buffer.

The output buffer performs three functions:

- 1. It buffers and applies the desired signal voltage to the output devices,  $Q_{10}$  and  $Q_{11}$ .
- 2. It senses the common-mode current level in the output devices.
- 3. It regulates the output common-mode current by establishing a common-mode feedback loop.

The output devices  $Q_{10}$  and  $Q_{11}$  work in a common-emitter configuration, and are Miller-compensated by internal capacitors, C<sub>MT</sub> and C<sub>MB</sub>.

The output voltage compliance is set by the output devices' collector resistance R<sub>C</sub> (about 25  $\Omega$ ), and by the required load current I<sub>L</sub>. For instance, a light equivalent load (5 k $\Omega$ ) allows the output voltage to swing to within 40 mV of either rail, while heavier loads cause this figure to deteriorate as  $R_C \times I_L$ .

## <span id="page-16-1"></span><span id="page-16-0"></span>APPLICATIONS **WIDEBAND OPERATION**



Figure 51. Wideband Non-inverting Gain Configuration



<span id="page-16-4"></span>Figure 52. Wideband Inverting Gain Configuration

### <span id="page-16-2"></span>**OUTPUT LOADING SENSITIVITY**

To achieve maximum performance and low power dissipation, the designer needs to consider the loading at the output of AD8029/AD8030/AD8040. [Table 5](#page-17-1) shows the effects of output loading and performance.

When operating at unity gain, the effective load at the amplifier output is the resistance (RL) being driven by the amplifier. For gains other than 1, in noninverting configurations, the feedback network represents an additional current load at the amplifier output. The feedback network  $(R_F + R_G)$  is in parallel with  $R_L$ , which lowers the effective resistance at the output of the amplifier. The lower effective resistance causes the amplifier to supply more current at the output. Lower values of feedback resistance increase the current draw, thus increasing the amplifier's power dissipation.

For example, if using the values shown in [Table 5](#page-17-1) for a gain of 2, with resistor values of 2.5 k $\Omega$ , the effective load at the output is 1.67 kΩ. For inverting configurations, only the feedback resistor  $R<sub>F</sub>$  is in parallel with the output load. If the load is greater than that specified in the data sheet, the amplifier can introduce nonlinearities in its open-loop response, which increases distortion. [Figure 53](#page-16-3) and [Figure 54](#page-16-4) illustrate effective output loading and distortion performance. Increasing the resistance of the feedback network can reduce the current consumption, but has other implications.

<span id="page-16-3"></span>



### <span id="page-17-1"></span>**Table 5. Effect of Load on Performance**

The feedback resistance  $(R_F || R_G)$  combines with the input capacitance to form a pole in the amplifier's loop response. This can cause peaking and ringing in the amplifier's response if the RC time constant is too low[. Figure 55](#page-17-2) illustrates this effect. Peaking can be reduced by adding a small capacitor (1 pF–4 pF) across the feedback resistor. The best way to find the optimal value of capacitor is to empirically try it in your circuit. Another factor of higher resistance values is the impact it has on noise performance. Higher resistor values generate more noise. Each application is unique and therefore a balance must be reached between distortion, peaking, and noise performance. [Table 5](#page-17-1)  outlines the trade-offs that different loads have on distortion, peaking, and noise performance. In gains of 1, 2, and 10, equivalent loads of 1 kΩ, 2 kΩ, and 5 kΩ are shown.

With increasing load resistance, the distortion and –3 dB bandwidth improve, while the noise and peaking degrade slightly.



<span id="page-17-2"></span>Figure 55. Frequency Response for Various Feedback/Load Resistances

### <span id="page-17-0"></span>**DISABLE PIN**

The AD8029 disable pin allows the amplifier to be shut down for power conservation or multiplexing applications. When in the disable mode, the amplifier draws only 150 µA of quiescent current. The disable pin control voltage is referenced to the negative supply. The amplifier enters power-down mode any time the disable pin is tied to the most negative supply or within 0.8 V of the negative supply. If left open, the amplifier will operate normally. For switching levels, refer to [Table 6.](#page-17-3)

### <span id="page-17-3"></span>**Table 6. Disable Pin Control Voltage**



## <span id="page-18-0"></span>**CIRCUIT CONSIDERATIONS**

### <span id="page-18-2"></span>**PCB Layout**

High speed op amps require careful attention to PCB layout to achieve optimum performance. Particular care must be exercised to minimize lead lengths of the bypass capacitors. Excess lead inductance can influence the frequency response and even cause high frequency oscillations. Using a multilayer board with an internal ground plane can help reduce ground noise and enable a more compact layout.

To achieve the shortest possible trace length at the inverting input, the feedback resistor, R<sub>F</sub>, should be located the shortest distance from the output pin to the input pin. The return node of the resistor R<sup>G</sup> should be situated as close as possible to the return node of the negative supply bypass capacitor.

On multilayer boards, all layers beneath the op amp should be cleared of metal to avoid creating parasitic capacitive elements. This is especially true at the summing junction, i.e., the inverting input, –IN. Extra capacitance at the summing junction can cause increased peaking in the frequency response and lower phase margin.

### **Grounding**

To minimize parasitic inductances and ground loops in high speed, densely populated boards, a ground plane layer is critical. Understanding where the current flows in a circuit is critical in the implementation of high speed circuit design. The length of the current path is directly proportional to the magnitude of the parasitic inductances and thus the high frequency impedance of the path. Fast current changes in an inductive ground return will create unwanted noise and ringing.

The length of the high frequency bypass capacitor pads and traces is critical. A parasitic inductance in the bypass grounding works against the low impedance created by the bypass capacitor. Because load currents flow from supplies as well as from ground, the load should be placed at the same physical location as the bypass capacitor ground. For large values of capacitors, which are intended to be effective at lower frequencies, the current return path length is less critical.

### **Power Supply Bypassing**

Power supply pins are actually inputs to the op amp. Care must be taken to provide the op amp with a clean, low noise dc voltage source.

Power supply bypassing is employed to provide a low impedance path to ground for noise and undesired signals at all frequencies. This cannot be achieved with a single capacitor type; but with a variety of capacitors in parallel the bandwidth of power supply bypassing can be greatly extended. The bypass capacitors have two functions:

- 1. Provide a low impedance path for noise and undesired signals from the supply pins to ground.
- 2. Provide local stored charge for fast switching conditions and minimize the voltage drop at the supply pins during transients. This is typically achieved with large electrolytic capacitors.

Good quality ceramic chip capacitors should be used and always kept as close as possible to the amplifier package. A parallel combination of a 0.1 µF ceramic and a 10 µF electrolytic covers a wide range of rejection for unwanted noise. The 10 µF capacitor is less critical for high frequency bypassing and, in most cases, one per supply line is sufficient. The values of capacitors are circuit-dependant and should be determined by the system's requirements.

## <span id="page-18-1"></span>**DESIGN TOOLS AND TECHNICAL SUPPORT**

Analog Devices is committed to the design process by providing technical support and online design tools. ADI offers technical support via free evaluation boards, sample ICs, Spice models, interactive evaluation tools, application notes, phone and email support—all available a[t www.analog.com.](http://www.analog.com/)

<span id="page-19-0"></span>

### <span id="page-20-0"></span>**ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

2 W = Qualified for Automotive Applications.

### **AUTOMOTIVE PRODUCTS**

The AD8040W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

## **NOTES**

## **NOTES**

## **NOTES**

**ANALOG<br>DEVICES** Rev. B | Page 24 of 24

www.analog.com