#### features

- Up to 150-mA Output Current
- Less Than 10-mV<sub>pp</sub> Output Voltage Ripple
- No Inductors Required/Low EMI
- Regulated 5-V ±4% Output
- Only Four External Components Required
- Up to 90% Efficiency
- 2.7-V to 5.4-V Input Voltage Range
- 60-μA Quiescent Supply Current
- 0.05-μA Shutdown Current
- Load Isolated in Shutdown
- Space-Saving Thermally-Enhanced TSSOP PowerPAD™ Package
- Evaluation Module Available (TPS60110EVM-132)

#### description

The TPS60111 step-up, regulated charge pump generates a 5-V  $\pm 4\%$  output voltage from a 2.7-V to 5.4-V input voltage (three alkaline, NiCd, or NiMH batteries; or, one lithium or lithium ion battery). Output current is 150 mA from a 3-V input. Only four external capacitors are needed to build a complete low-noise dc/dc converter. The push-pull operating mode of two single-ended charge pumps assures the low output voltage ripple as current is continuously transferred to the output. From a 3-V input, the TPS60111 can start into full load with loads as low as 33  $\Omega$ .

The TPS60111 features either constant frequency mode to minimize noise and output voltage ripple or the power-saving pulse-skip mode to extend battery life at light loads. The TPS60111 switching frequency is 300 kHz. The logic shutdown function reduces the supply current to 1-µA (max) and disconnects the load from the input. Special current-control circuitry prevents excessive current from being drawn from the battery during start-up. This dc/dc converter requires no inductors and has low EMI. It is available in the small 20-pin TSSOP PowerPAD™ package (PWP).

#### applications

#### Replaces DC/DC Converters With Inductors in

- Battery-Powered Applications
- Li-Ion Battery to 5-V Conversion
- Portable Instruments
- Battery-Powered Microprocessor Systems
- Miniature Equipment
- Backup-Battery Boost Converters
- PDAs
- Laptops
- Handheld Instrumentation
- Medical Instruments

#### output voltage ripple



#### typical operating circuit





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments Incorporated





#### **AVAILABLE OPTIONS**

| PACKAGE     |
|-------------|
| TSSOP†      |
| (PWP)       |
| TPS60111PWP |

<sup>†</sup>This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TPS60111PWPR).

#### **Terminal Functions**

| TERMINAL |       | 1/0 | DECORPORTION                                                                                                                                                                                                                                     |
|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                      |
| CLK      | 19    | -1  | Input for external clock signal. If the internal clock is used, connect this terminal to GND.                                                                                                                                                    |
| C1+      | 6     |     | Positive terminal of the charge-pump capacitor C <sub>1F</sub>                                                                                                                                                                                   |
| C1-      | 8     |     | Negative terminal of the charge-pump capacitor C <sub>1F</sub>                                                                                                                                                                                   |
| C2+      | 15    |     | Positive terminal of the charge-pump capacitor C <sub>2F</sub>                                                                                                                                                                                   |
| C2-      | 13    |     | Negative terminal of the charge-pump capacitor C <sub>2</sub> F                                                                                                                                                                                  |
| СОМ      | 18    | I   | Mode selection.  When COM is logic low the charge pump operates in push-pull mode to minimize output ripple. When COM is connected to IN the regulator operates in single-ended mode requiring only one flying capacitor.                        |
| ENABLE   | 3     | I   | ENABLE Input. The device turns off, the output disconnects from the input, and the supply current decreases to $0.05\mu\text{A}$ when ENABLE is a logic low. ENABLE high may only be applied when VIN is inside the recommended operating range. |
| FB       | 4     | I   | FEEDBACK input. Connect FB to OUT as close to the load as possible to achieve best regulation. Resistive divider is on-chip to match internal reference voltage of 1.22 V.                                                                       |
| GND      | 1, 20 |     | GROUND. Analog ground for internal reference and control circuitry. Connect to PGND through a short trace.                                                                                                                                       |
| IN       | 7, 14 | I   | Supply Input. Connect to an input supply in the 2.7-V to 5.4-V range. Bypass IN to GND with a $(C_O/2) \mu F$ capacitor. Connect both INs through a short trace.                                                                                 |
| OUT      | 5, 16 | 0   | Regulated 5-V power output. Connect both OUTs through a short trace and bypass OUT to GND with the output filter capacitor C <sub>O</sub> .                                                                                                      |
| PGND     | 9–12  |     | PGND power ground. Charge-pump current flows through this pin. Connect all PGNDs together.                                                                                                                                                       |
| SKIP     | 17    | I   | Mode selection. When SKIP is logic low the charge pump operates in constant-frequency mode. Thus output ripple and noise are minimized. When SKIP is connected to IN, the regulator operates in low-quiescent-current pulse-skip mode.           |
| SYNC     | 2     | I   | Selection for external clock signal. Connect to GND to use the internally generated clock signal. Connect to IN for external synchronization. In this case, the clock signal needs to be fed through CLK.                                        |



## absolute maximum ratings (unless otherwise noted)†‡

| lı | nput voltage range, V <sub>I</sub> (IN, OUT, ENABLE, SKIP, COM, CLK, FB, SYNC) |                                               |
|----|--------------------------------------------------------------------------------|-----------------------------------------------|
|    | Differential input voltage, VID (C1+, C2+ to GND)                              | $-0.3 \text{ V to } (V_{O} + 0.3 \text{ V})$  |
|    | Oifferential input voltage, V <sub>ID</sub> (C1-, C2- to GND)                  | $-0.3 \text{ V to } (V_{IN} + 0.3 \text{ V})$ |
| C  | Continuous total power dissipation                                             | See Dissipation Rating Tables                 |
| C  | Continuous output current                                                      | 200 mA                                        |
| S  | Storage temperature range, T <sub>stq</sub>                                    | –55°C to 150°C                                |
| L  | ead temperature 1,6 mm (1/16 inch) from case for 10s                           | 260°C                                         |
| Λ  | Maximum junction temperature, T.J                                              |                                               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### DISSIPATION RATING TABLE 1 - FREE-AIR TEMPERATURE (see Figure 3)

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| PWP     | 700 mW                                             | 5.6 mW/°C                                      | 448 mW                                | 364 mW                                |

#### DISSIPATION RATING TABLE 2 - CASE TEMPERATURE (see Figure 4)

| PACKAGE | $T_C \le 62.5^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>C</sub> = 62.5°C | T <sub>C</sub> = 70°C<br>POWER RATING | T <sub>C</sub> = 85°C<br>POWER RATING |
|---------|--------------------------------------|--------------------------------------------------|---------------------------------------|---------------------------------------|
| PWP     | 25 W                                 | 285.7 mW/°C                                      | 22.9 W                                | 18.5 W                                |

#### **DISSIPATION DERATING CURVE§**

## FREE-AIR TEMPERATURE

## 1400 $P_{ m D}$ – Maximum Continuous Dissipation – mW 1200 1000 800 600 **PWP Package** R<sub>θ</sub>J<sub>A</sub> = 178°C/W 400 200 0 25 150 TA - Free-Air Temperature - °C

Figure 3

#### MAXIMUM CONTINUOUS DISSIPATION§ vs



Figure 4

§ Dissipation rating tables and figures are provided for maintenance of junction temperature at or below absolute maximum temperature of 150°C. It is recommended not to exceed a junction temperature of 125°C.



VENABLE, VSKIP, VCOM, VCLK and VSYNC can exceed VIN up to the maximum rated voltage without increasing the leakage current drawn by these mode select inputs.

## **TPS60111 REGULATED 5-V 150-mA LOW-NOISE** CHARGE PUMP DC/DC CONVERTER SLVS216B – JUNE 1999 – JUNE 2008

# electrical characteristics at C<sub>IN</sub> = 15 $\mu$ F, C<sub>1F</sub> = C<sub>2F</sub> = 2.2 $\mu$ F<sup>†</sup>, C<sub>O</sub> = 33 $\mu$ F, T<sub>C</sub> = -40°C to 85°C, V<sub>IN</sub> = 3 V, V<sub>FB</sub> = V<sub>O</sub>, V<sub>ENABLE</sub> = V<sub>IN</sub>, V<sub>SKIP</sub> = V<sub>IN</sub> or 0 V and V<sub>COM</sub> = V<sub>CLK</sub> = V<sub>SYNC</sub> = 0 V (unless otherwise noted)

|                       | PARAMETER                                              | TEST CONDITIONS                                                    |                                                          |                          | TYP   | MAX                      | UNIT |
|-----------------------|--------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------|--------------------------|-------|--------------------------|------|
| V <sub>IN</sub>       | Input voltage                                          |                                                                    |                                                          | 2.7                      |       | 5.4                      | V    |
| IO(MAX)               | Maximum output current                                 |                                                                    |                                                          | 150                      |       |                          | mA   |
|                       |                                                        | 2.7 V < V <sub>IN</sub> < 3 V,<br>V <sub>O</sub> (Start-Up) = 5 V, | $0 < I_O < 75 \text{ mA},$<br>$T_C = 25^{\circ}\text{C}$ | 4.8                      | 5     | 5.2                      |      |
| VO                    | Output voltage                                         | 3 V < V <sub>IN</sub> < 5 V,                                       | 0 < I <sub>O</sub> < 150 mA                              | 4.8                      | 5     | 5.2                      | V    |
|                       |                                                        | 5 V < V <sub>IN</sub> < 5.4 V,                                     | 0 < I <sub>O</sub> < 150 mA                              | 4.8                      | 5     | 5.25                     |      |
| VO(RIP)               | Output voltage ripple                                  | I <sub>O</sub> = 150 mA,                                           | V <sub>SKIP</sub> = 0 V                                  |                          | 10‡   |                          | mVpp |
| lO(LEAK)              | Output leakage current                                 | V <sub>IN</sub> = 3.6 V,                                           | VENABLE = 0 V                                            |                          |       | 1                        | μΑ   |
|                       | Quiescent current                                      | V <sub>SKIP</sub> = V <sub>IN</sub> = 3.6 V                        |                                                          |                          | 60    | 90                       | μΑ   |
| lQ                    | (no-load input current)                                | V <sub>SKIP</sub> = 0 V,                                           | V <sub>IN</sub> = 3.6 V                                  |                          | 2.8   |                          | mA   |
| IDD(SDN)              | Shutdown supply current                                | V <sub>IN</sub> = 3.6 V,                                           | V <sub>ENABLE</sub> = 0 V                                |                          | 0.05  | 1                        | μΑ   |
| fOSC(int)             | Internal switching frequency                           | V <sub>IN</sub> = 3.6 V                                            |                                                          | 200                      | 300   | 400                      | kHz  |
| fOSC(ext)             | External clock frequency                               | VSYNC = VIN,                                                       | V <sub>IN</sub> = 2.7 V to 5.4 V                         | 400                      | 600   | 800                      | kHz  |
|                       | External clock duty cycle                              | V <sub>SYNC</sub> = V <sub>IN</sub> ,                              | V <sub>IN</sub> = 2.7V to 5.4 V                          | 20%                      |       | 80%                      |      |
|                       | Efficiency                                             | I <sub>O</sub> = 75 mA                                             |                                                          |                          | 80%   |                          |      |
| V <sub>INL</sub>      | Input voltage low,<br>ENABLE, SKIP, COM, CLK, SYNC     | V <sub>IN</sub> = 2.7 V                                            |                                                          |                          |       | 0.3 ×<br>V <sub>IN</sub> | V    |
| VINH                  | Input voltage high,<br>ENABLE, SKIP, COM, CLK, SYNC    | V <sub>IN</sub> = 5.4 V                                            |                                                          | 0.7 ×<br>V <sub>IN</sub> |       |                          | V    |
| I <sub>I</sub> (LEAK) | Input leakage current,<br>ENABLE, SKIP, COM, CLK, SYNC | VENABLE = VSKIP = VSYNC = VGND or V                                |                                                          |                          | 0.01  | 0.1                      | μΑ   |
|                       | Output load regulation                                 | $V_{O} = 5 \text{ V},$<br>$T_{C} = 25^{\circ}\text{C}$             | 1 mA < I <sub>O</sub> < 150 mA                           |                          | 0.002 |                          | %/mA |
|                       | Output line regulation                                 | 3 V < V <sub>IN</sub> < 5 V,<br>I <sub>O</sub> = 75 mA,            | $V_{O} = 5 V,$<br>$T_{C} = 25^{\circ}C$                  |                          | 0.6   |                          | %/V  |
|                       | Short circuit current                                  | V <sub>IN</sub> = 3.6 V<br>T <sub>C</sub> = 25°C                   | V <sub>O</sub> = 0 V,                                    |                          | 150   |                          | mA   |

<sup>†</sup> Use only ceramic capacitors with X5R or X7R dielectric as flying capacitors.



<sup>‡</sup> Achieved with  $C_O = 22 \mu F + 10 \mu F X5R$  dielectric ceramic capacitor

#### TYPICAL CHARACTERISTICS<sup>†</sup>



 $\dagger$ TC = 25°C, VCOM = VSYNC = 0 V, CIN = 15  $\mu$ F, C1F and C2F = 2.2  $\mu$ F (X7R ceramic), CO = 33  $\mu$ F, unless otherwise noted



#### TYPICAL CHARACTERISTICS<sup>†</sup>



 $\dagger T_{C} = 25^{\circ}C, \ V_{COM} = V_{SYNC} = 0 \ V, \ C_{IN} = 15 \ \mu\text{F}, \ C_{1F} \ \text{and} \ C_{2F} = 2.2 \ \mu\text{F} \ (\text{X7R ceramic}), \ C_{O} = 33 \ \mu\text{F}, \ \text{unless otherwise noted}$ 



#### TYPICAL CHARACTERISTICS<sup>†</sup>



 $\dagger$  T<sub>C</sub> = 25°C, V<sub>COM</sub> = V<sub>SYNC</sub> = 0 V, C<sub>IN</sub> = 15  $\mu$ F, C<sub>1</sub>F and C<sub>2</sub>F = 2.2  $\mu$ F (X7R ceramic), C<sub>O</sub> = 33  $\mu$ F, unless otherwise noted



#### TYPICAL CHARACTERISTICS<sup>†</sup>



 $^+T_C$  = 25°C,  $V_{COM}$  =  $V_{SYNC}$  = 0 V,  $C_{IN}$  = 15  $\mu$ F,  $C_{1F}$  and  $C_{2F}$  = 2.2  $\mu$ F (X7R ceramic),  $C_O$  = 33  $\mu$ F, unless otherwise noted  $^+T_{COM}$  = 15  $^+T$ 



#### TYPICAL CHARACTERISTICS<sup>†</sup>



 $^+$ TC = 25°C, VCOM = VSYNC = 0 V, CIN = 15  $\mu$ F, C1F and C2F = 2.2  $\mu$ F (X7R ceramic), CO = 33  $\mu$ F, unless otherwise noted  $^+$ Test circuit: TPS60110EVM-132 with TPS60111



#### detailed description

#### operating principle

The TPS60111 charge pump provides a regulated 5-V output from a 2.7-V to 5.4-V input. It delivers a maximum load current of 150 mA. Designed specifically for space critical battery powered applications, the complete charge pump circuit requires only four external capacitors. The circuit can be optimized for highest efficiency at light loads or lowest output noise. The TPS60111 consists of an oscillator, a 1.22-V bandgap reference, an internal resistive feedback circuit, an error amplifier, high current MOSFET switches, a shutdown/start-up circuit, and a control circuit (Figure 25).



Figure 25. Functional Block Diagram TPS60111

The oscillator runs at a 50% duty cycle. The device consists of two single-ended charge pumps which operate with 180° phase shift. Each single ended charge pump transfers charge into its transfer capacitor ( $C_{XF}$ ) in one half of the period. During the other half of the period (transfer phase),  $C_{XF}$  is placed in series with the input to transfer its charge to  $C_O$ . While one single-ended charge pump is in the charge phase, the other one is in the transfer phase. This operation guarantees an almost constant output current which ensures a low output ripple.

If the clock were to run continuously, this process would eventually generate an output voltage equal to two times the input voltage (hence the name doubler). In order to provide a regulated fixed output voltage of 5 V, the TPS60111 uses either pulse-skip mode or constant-frequency mode. Pulse-skip mode and constant-frequency mode are externally selected via the SKIP input pin.



#### detailed description (continued)

#### start-up procedure

During start-up, i.e. when ENABLE is set from logic low to logic high, the switches T12 and T14 (charge pump 1), and the switches T22 and T24 (charge pump 2) are conducting to charge up the output capacitor until the output voltage  $V_O$  reaches  $0.8\times V_{IN}$ . When the start-up comparator detects this limit, the IC begins to operate in the mode selected with SKIP and COM. This start-up charging of the output capacitor guarantees a short start-up time and eliminates the need for a Schottky diode between IN and OUT.

#### pulse-skip mode

In pulse-skip mode (SKIP = high), the error amplifier disables switching of the power stages when it detects an output higher than 5 V. The oscillator halts. The IC then skips switching cycles until the output voltage drops below 5 V. Then the error amplifier reactivates the oscillator and switching of the power stages starts again. The pulse-skip regulation mode minimizes operating current because it does not switch continuously and deactivates all functions except bandgap reference and error amplifier when the output is higher than 5 V. When switching is disabled from the error amplifier, the load is also isolated from the input. SKIP is a logic input and should not remain floating. The typical operating circuit of the TPS60111 in pulse skip mode is shown in Figure 1.

#### constant-frequency mode

When SKIP is low, the charge pump runs continuously at the frequency  $f_{OSC}$ . The control circuit, fed from the error amplifier, controls the charge on  $C_{1F}$  and  $C_{2F}$  by driving the gates of the FETs  $T_{12}/T_{13}$  and  $T_{22}/T_{23}$ , respectively. When the output voltage falls, the gate drive increases, resulting in a larger voltage across  $C_{1F}$  and  $C_{2F}$ . This regulation scheme minimizes output ripple. Since the device switches continuously, the output noise contains well-defined frequency components, and the circuit requires smaller external capacitors for a given output ripple. However, constant-frequency mode, due to higher operating current, is less efficient at light loads than pulse-skip mode.



Figure 26. Typical Operating Circuit TPS60111 in Constant Frequency Mode

Table 1. Tradeoffs Between Operating Modes

| FEATURE                                                    | PULSE-SKIP MODE<br>(SKIP = High) | CONSTANT-FREQUENCY MODE (SKIP = Low) |
|------------------------------------------------------------|----------------------------------|--------------------------------------|
| Best light-load efficiency                                 | X                                |                                      |
| Smallest external component size for a given output ripple |                                  | X                                    |
| Output ripple amplitude                                    | Small amplitude                  | Very small amplitude                 |
| Output ripple frequency                                    | Variable                         | Constant                             |
| Load regulation                                            | Very good                        | Good                                 |

NOTE: Even in pulse-skip mode the output ripple amplitude is small if the push-pull operating mode is selected via COM.



#### detailed description (continued)

#### push-pull operating mode

In push-pull operating mode (COM = low), the two single-ended charge pumps operate with 180° phase shift. The oscillator signal has a 50% duty cycle. Each single-ended charge pump transfers charge into its transfer capacitor (C<sub>xF</sub>) in one-half of the period. During the other half of the period (transfer phase), C<sub>xF</sub> is placed in series with the input to transfer its charge to CO. While one single-ended charge pump is in the charge phase, the other one is in the transfer phase. This operation guarantees an almost constant output current which ensures a low output ripple. COM is a logic input and should not remain floating. The typical operating circuit of the TPS60111 in push-pull mode is shown in Figure 1 and Figure 26.

#### single-ended operating mode

When COM is high, the device runs in single-ended operating mode. The two single-ended charge pumps operate in parallel without phase shift. They transfer charge into the transfer capacitor (C<sub>F</sub>) in one half of the period. During the other half of the period (transfer phase), CF is placed in series with the input to transfer its charge to  $C_O$ . In single-ended operating mode only one transfer capacitor ( $C_F = C_{1F} + C_{2F}$ ) is required, resulting in less board space.



Figure 27. Typical Operating Circuit TPS60111 in Single-Ended Operating Mode

Table 2. Tradeoffs Between Operating Modes

| FEATURE                 | PUSH-PULL MODE<br>(COM = Low) | SINGLE-ENDED MODE<br>(COM = High) |
|-------------------------|-------------------------------|-----------------------------------|
| Output ripple amplitude | Small amplitude               | Large amplitude                   |
| Smallest board space    |                               | Х                                 |



#### detailed description (continued)

#### shutdown

Driving ENABLE low places the device in shutdown mode. This disables all switches, the oscillator, and control logic. The device typically draws 0.05- $\mu$ A (1- $\mu$ A max) of supply current in this mode. Leakage current drawn from the output is as low as 1  $\mu$ A max. The device exits shutdown once ENABLE is set high level. The typical no-load shutdown exit time is 20  $\mu$ s. When the device is in shutdown, the load is isolated from the input and the output is high impedance.

#### external clock signal

If the device operates at a user-defined frequency, an external clock signal can be used. Therefore, SYNC needs to be connected to IN and the external oscillator signal can drive CLK. The maximum external frequency is limited to 800 kHz. The switching frequency of the converter is half of the external oscillator frequency. It is recommended to operate the charge pump in constant-frequency mode if an external clock signal is used so that the output noise contains only well-defined frequency components.



Figure 28. Typical Operating Circuit TPS60111 With External Synchronization



#### **APPLICATION INFORMATION**

#### capacitor selection

The TPS60111 requires only four external capacitors as shown in the basic application circuit. Their values are closely linked to the output current capacity, output noise requirements, and mode of operation. Generally, the transfer capacitors ( $C_{xF}$ ) will be the smallest.

The input capacitor improves system efficiency by reducing the input impedance and stabilizes the input current.  $C_{IN}$  is recommended to be about two to four times as large as  $C_{xF}$ .

The output capacitor  $(C_O)$  can be selected from 8-times to 50-times larger than  $C_{\chi F}$ , depending on the mode of operation and ripple tolerance<sup>†</sup>. Tables 3 and 4 show capacitor values recommended for low quiescent-current operation (pulse-skip mode) and for low output voltage ripple operation (constant-frequency mode). A recommendation is given for smallest size.

Table 3. Recommended Capacitor Values for Low Quiescent-Current Operation<sup>†</sup> (pulse-skip mode)

| V <sub>IN</sub><br>[V] | IO [mA] | C <sub>IN</sub><br>[μF] |           | C <sub>XF</sub> [μF] VOLT |          |          |                             |
|------------------------|---------|-------------------------|-----------|---------------------------|----------|----------|-----------------------------|
| [v]                    |         | TANTALUM                | CERAMIC   | [μ <b>F</b> ]             | TANTALUM | CERAMIC  | RIPPLE V <sub>PP</sub> [mV] |
| 3.6                    | 75      | 4.7                     |           | 1                         | 15       |          | 150                         |
| 3.6                    | 75      |                         | 4.7 (X7R) | 1                         |          | 10 (X5R) | 105                         |
| 3.6                    | 150     | 4.7                     |           | 1                         | 15       |          | 150                         |
| 3.6                    | 150     |                         | 4.7 (X7R) | 1                         |          | 10 (X5R) | 105                         |

<sup>†</sup> All measurements are done with additional 1-μF X7R ceramic capacitors at input and output.

Table 4. Recommended Capacitor Values for Low Output Voltage Ripple Operation<sup>†</sup> (constant-frequency mode)

| VIN | I <sub>O</sub> | C <sub>IN</sub><br>[μF] |           | C <sub>XF</sub> | С <sub>О</sub><br>[µF] |                | C <sub>0</sub> [μF]            |  | OUTPUT<br>VOLTAGE |
|-----|----------------|-------------------------|-----------|-----------------|------------------------|----------------|--------------------------------|--|-------------------|
| [V] | [mA]           | TANTALUM                | CERAMIC   | լμեյ            | TANTALUM               | CERAMIC        | RIPPLE V <sub>PP</sub><br>[mV] |  |                   |
| 3.6 | 75             | 4.7                     |           | 1               | 33                     |                | 10                             |  |                   |
| 3.6 | 75             |                         | 4.7 (X7R) | 1               |                        | 22 + 10, (X5R) | 6                              |  |                   |
| 3.6 | 150            | 4.7                     |           | 1               | 33                     |                | 17                             |  |                   |
| 3.6 | 150            |                         | 4.7 (X7R) | 1               |                        | 22 + 10, (X5R) | 10                             |  |                   |

<sup>†</sup> All measurements are done with additional 1-μF X7R ceramic capacitors at input and output.

<sup>†</sup> In constant-frequency mode always select  $C_O \ge 33 \mu F$ 



#### APPLICATION INFORMATION

For the TPS60111, the smallest board space size can be achieved using Sprague's 595D-series tantalum capacitors for input and output. However, with the trend towards high capacitance ceramic capacitors in smaller size packages, these type of capacitors might soon become competitive in size.

**MANUFACTURER PART NUMBER** CAPACITANCE **TYPE** Ceramic Taiyo Yuden LMK212BJ105KG-T  $1 \mu F$ LMK212BJ225MG-T  $2.2 \mu F$ Ceramic LMK316BJ475KL-T  $4.7 \mu F$ Ceramic Ceramic 10 μF JMK316BJ106ML-T LMK432BJ226MM-T 22 μF Ceramic AVX 0805ZC105KAT2A  $1 \mu F$ Ceramic Ceramic 12067C225KAT2A  $2.2 \, \mu F$  $4.7 \,\mu\text{F}$ TPSC475K035R0600 **Tantalum** TPSC156K020R0450 15 μF Tantalum TPSC336K010R0375  $33 \mu F$ **Tantalum** 595D475X0016A2T  $4.7 \mu F$ Tantalum Sprague 595D156X06R3A2T 15 μF Tantalum 595D156X0016B2T 15 μF **Tantalum** 595D336X06R3A2T  $33 \, \mu F$ **Tantalum** 595D336X0016B2T  $33 \mu F$ **Tantalum** 595D336X0016C2T 33 µF **Tantalum** Kemet T494B475M010AS 4.7 μF Tantalum T494C156K010AS 15 μF **Tantalum** T494C336K010AS  $33 \mu F$ Tantalum

**Table 5. Recommended Capacitors** 

Table 6 lists the manufacturers of recommended capacitors. In most applications surface-mount tantalum capacitors will be the right choice. However, ceramic capacitors will provide the lowest output voltage ripple due to their typically lower ESR.

Table 6. Recommended Capacitor Manufacturers

| MANUFACTURER | CAPACITOR TYPE                               | INTERNET        |
|--------------|----------------------------------------------|-----------------|
| Taiyo Yuden  | X7R/X5R ceramic                              | www.t-yuden.com |
| AVX          | X7R/X5R ceramic<br>TPS-series tantalum       | www.avxcorp.com |
| Sprague      | 595D–series tantalum<br>593D–series tantalum | www.vishay.com  |
| Kemet        | T494-series tantalum                         | www.kemet.com   |

#### power dissipation

The power dissipated in the TPS60111 depends on output current and is approximated by:

$$P_{DISS} = I_O \times (2 V_{IN} - V_O) \text{ for } I_Q << I_O$$

P<sub>DISS</sub> must be less than that allowed by the package rating. See the ratings for 20-PowerPAD™ package power-dissipation limits and deratings.



#### APPLICATION INFORMATION

#### layout

All capacitors should be soldered in close proximity to the IC. A PCB layout proposal for a two-layer board is given in Figure 29. Care has been taken to connect both single-ended charge pumps symmetrically to the load to achive optimized output voltage ripple performance. The proposed layout also provides improved thermal performance as the exposed leadframe is soldered to the PCB. The bottom layer of the PCB is a ground plain only. All ground areas on the PCB should be connected. Connect ground areas on top layer to the bottom layer via through hole connections.



Figure 29. Recommended PCB Layout for TPS60111 (top view)

The evaluation module designed for the TPS60110 can, with slight modifications, be used for evaluation of the TPS60111. The EVM can be ordered under literature code SLVP132 or under product code TPS60110EVM-132.



#### APPLICATION INFORMATION

#### applications proposals

#### TPS60111 with LC output filter for ultra low ripple

For applications where extremely low output ripple is required, a small LC filter is recommended. This is shown in Figure 30. The addition of a small inductor and filter capacitor will reduce the output ripple well below what could be achieved with capacitors alone. The corner frequency of 500 kHz was chosen above the 300 kHz switching frequency to avoid loop stability issues in case the feedback is taken from the output of the LC filter. Leaving the feedback (FB) connection point before the LC filter, the filter capacitance value can be increased to achieve even higher ripple attenuation without affecting stability margin.



Figure 30. TPS60111 With LC Filter for Ultra Low Output Ripple Applications

#### related information

#### application reports

For more application information see:

- PowerPAD™ Application Report (Literature Number: SLMA002)
- TPS6010x/TPS6011x Charge Pump Application Report (Literature Number: SLVA070)

#### device family products

Other devices in this family are:

| PART NUMBER | LITERATURE<br>NUMBER | DESCRIPTION                                                   |
|-------------|----------------------|---------------------------------------------------------------|
| TPS60100    | SLVS213              | Regulated 3.3-V, 200-mA Low-Noise Charge Pump DC/DC Converter |
| TPS60101    | SLVS214              | Regulated 3.3-V, 100-mA Low-Noise Charge Pump DC/DC Converter |
| TPS60110    | SLVS215              | Regulated 5-V, 300-mA Low-Noise Charge Pump DC/DC Converter   |





## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS60111PWP      | ACTIVE | HTSSOP       | PWP                | 20   | 70             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS60111             | Samples |
| TPS60111PWPG4    | ACTIVE | HTSSOP       | PWP                | 20   | 70             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS60111             | Samples |
| TPS60111PWPR     | ACTIVE | HTSSOP       | PWP                | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS60111             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS60111PWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

|   | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | TPS60111PWPR | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS60111PWP   | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS60111PWPG4 | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

PWP (R-PDSO-G20)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



## PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-19/AO 01/16

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



## PWP (R-PDSO-G20)

## PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated