



## **High-Speed, Fully Differential, Programmable-Gain Amplifier**

**Check for Samples: [PGA870](https://commerce.ti.com/stores/servlet/SCSAMPLogon?storeId=10001&langId=-1&catalogId=10001&reLogonURL=SCSAMPLogon&URL=SCSAMPSBDResultDisplay&GPN1=pga870)**

- 
- 
- 
- 
- **:** –**93 dBc at 100 MHz**
- 
- **IMD<sub>3</sub>**: -98 dBc at 100 MHz, -95 dBc at 200 MHz
- 
- -
	-
	-
- 
- 

## <span id="page-0-0"></span>**APPLICATIONS**

- Programmable Gain IF Amplifier: **All RELATED PRODUCTS** 
	- $-$  Differential signal chains
	- **Single-ended to differential conversion**
	- **Fast Gain Control Loops for:**
	- **Test/measurement**
	- **Digital radio signal chains**
- **ADC Driver for Wireless Base Station Signal Chains: GSM, WCDMA, MC-GSM**
- **Radar/Ranging Systems**

## **<sup>1</sup>FEATURES DESCRIPTION**

Wideband +5-V Operation: 650-MHz Bandwidth The PGA870 is a wideband programmable-gain **Low Impedance, Voltage Mode Output** amplifier (PGA) for high-speed signal chain and data<br>
Mide Gain Bange: 11.5 dB to 120 dB acquisition systems. The PGA870 has been acquisition systems. The PGA870 has been • **Wide Gain Range:** –**11.5 dB to +20 dB** optimized to provide high bandwidth, low distortion, • **Precise 0.5-dB Gain Steps** and low noise, making it ideally suited as a 14-bit analog-to-digital converter (ADC) driver for wireless base station signal chain applications. The wide gain  $H_{\text{R}}$ : –88 dBc at 100 MHz **hadded** in **halos can be adjusted** in **HD**<sub>3</sub>: –88 dBc at 100 MHz 0.5-dB gain steps through a 6-bit control word applied **:** –**98 dBc at 100 MHz,** –**95 dBc at 200 MHz** to the parallel interface. The gain control interface may be configured as a level-triggered latch or an **Exceeds +45 dBm for Frequencies to 300 MHz** edge-triggered latch, or it may be placed in an edition to the 6-bit unlatched (transparent) mode. In addition to the 6-bit • **Flexible Gain Control Interface:** gain control, the PGA870 contains a power-down pin (PD) that can be used to put the device into a – **Gain may be set in power-down state** low-current, power-down mode. In this mode, the **Fast setup and hold times: 2.5 ns** quiescent current drops to 2 mA, but the gain control –<br> **Low Disable Current: 2 mA** circuitry remains active, allowing the gain of the **Low Disable Current: 2 mA Low Disable Current: 2 mA** PGA870 to be set before device power-up. The<br>**Pb-Free (RoHS-Compliant) and Green Package** PGA870 is offered in a QFN-28 PowerPAD™ **PGA870** is offered in a QFN-28 PowerPAD™ package.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Æ Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### **ORDERING INFORMATION(1)**

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at [www.ti.com.](http://www.ti.com)

### <span id="page-1-0"></span>**ABSOLUTE MAXIMUM RATINGS(1)**

Over operating free-air temperature range, unless otherwise noted.

<span id="page-1-1"></span>

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

#### **DISSIPATION RATINGS(1)**



(1) These data were taken with the JEDEC High-K test PCB. For the JEDEC low-K test PCB,  $\theta_{JA}$  is 350°C/W.

(2) Power rating is determined with a junction temperature of +125°C. This is the point where distortion starts to substantially increase and long-term reliability starts to be reduced. Thermal management of the final printed circuit board should strive to keep the junction temperature at or below +125° C for best performance and reliability.



## **ELECTRICAL CHARACTERISTICS: VS+= +5 V**

#### **Boldface limits are tested at +25**°**C**.

At T<sub>A</sub>= +25°C, V<sub>S+</sub>= +5 V, differential input signal, differential V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>L</sub>= 200 Ω differential, G = 20 dB, and input and output common-mode at internal midsupply reference, unless otherwise noted.

<span id="page-2-1"></span><span id="page-2-0"></span>

(1) Test levels: **(A)** 100% tested at +25°C. Over temperature limits set by characterization and simulation. **(B)** Limits set by characterization and simulation. **(C)** Typical value; only for information.



## ELECTRICAL CHARACTERISTICS: V<sub>S+</sub>= +5 V (continued)

#### **Boldface limits are tested at +25**°**C**.

At T<sub>A</sub>= +25°C, V<sub>S+</sub>= +5 V, differential input signal, differential V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>L</sub>= 200 Ω differential, G = 20 dB, and input and output common-mode at internal midsupply reference, unless otherwise noted.



(2) PSRR is defined with respect to a differential output.







#### **PIN ASSIGNMENTS**





### **TYPICAL CHARACTERISTICS**

At T<sub>A</sub>= +25°C, V<sub>S+</sub>= +5 V, differential input signal, differential V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>L</sub> = 200 Ω differential, G = +20 dB, and input and output common-mode at internal midsupply reference, unless otherwise noted.

















**DIFFERENTIAL INPUT SINGLE-ENDED INPUT** 







### **TYPICAL CHARACTERISTICS (continued)**

At T<sub>A</sub>= +25°C, V<sub>S+</sub>= +5 V, differential input signal, differential V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>L</sub> = 200  $\Omega$  differential, G = +20 dB, and input and output common-mode at internal midsupply reference, unless otherwise noted.













**STEP-TO-STEP GAIN ERROR vs GAIN SETTING**

















At T<sub>A</sub>= +25°C, V<sub>S+</sub>= +5 V, differential input signal, differential V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>L</sub> = 200  $\Omega$  differential, G = +20 dB, and input and output common-mode at internal midsupply reference, unless otherwise noted.





FOR FOUR OUTPUT LOADS ( $V_{\text{OUT}} = 2 V_{\text{PP}}$ )





**THIRD-ORDER INTERMODULATION DISTORTION SECOND-ORDER INTERMODULATION DISTORTION FOR TWO GAINS AND FOUR OUTPUT LOADS (V<sub>OUT</sub> = 2**<br>FOR FOUR OUTPUT LOADS (V<sub>OUT</sub> = 2 V<sub>PP</sub>) *V*<sub>PP</sub>)











### **TYPICAL CHARACTERISTICS (continued)**

At T<sub>A</sub>= +25°C, V<sub>S+</sub>= +5 V, differential input signal, differential V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>L</sub> = 200  $\Omega$  differential, G = +20 dB, and input and output common-mode at internal midsupply reference, unless otherwise noted.











**THIRD-ORDER INTERMODULATION DISTORTION SECOND-ORDER INTERMODULATION DISTORTION FOR TWO GAINS AND FOUR OUTPUT LOADS (V<sub>OUT</sub> = 3**  $V_{\text{PP}}$ )  $V_{\text{PP}}$ )





**OUTPUT THIRD-ORDER INTERCEPT vs FREQUENCY**



# **STRUMENTS** SBOS436A –DECEMBER 2009–REVISED FEBRUARY 2011 **[www.ti.com](http://www.ti.com) TYPICAL CHARACTERISTICS (continued)** At T<sub>A</sub>= +25°C, V<sub>S+</sub>= +5 V, differential input signal, differential V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>L</sub> = 200  $\Omega$  differential, G = +20 dB, and input and output common-mode at internal midsupply reference, unless otherwise noted.

**EXAS** 

<span id="page-9-0"></span>



#### **TYPICAL CHARACTERISTICS (continued)**

At T<sub>A</sub>= +25°C, V<sub>S+</sub>= +5 V, differential input signal, differential V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>L</sub> = 200  $\Omega$  differential, G = +20 dB, and input and output common-mode at internal midsupply reference, unless otherwise noted.

<span id="page-10-0"></span>

#### **FXAS ISTRUMENTS**

<span id="page-11-0"></span>



## **TYPICAL CHARACTERISTICS (continued)**

At T<sub>A</sub>= +25°C, V<sub>S+</sub>= +5 V, differential input signal, differential V<sub>OUT</sub> = 2 V<sub>PP</sub>, R<sub>L</sub> = 200 Ω differential, G = +20 dB, and input and output common-mode at internal midsupply reference, unless otherwise noted.



1 k 10 k 100 k 1 M 10 M 100 M 1 G Frequency (Hz)

**Figure 41.**

**[PGA870](http://focus.ti.com/docs/prod/folders/print/pga870.html)**

SBOS436A –DECEMBER 2009–REVISED FEBRUARY 2011 **[www.ti.com](http://www.ti.com)**



### **APPLICATION INFORMATION**

#### **Device Operation**

The PGA870 is a wideband, fully differential, programmable-gain amplifier. Looking at the block diagram in [Figure 42](#page-13-0), the PGA870 can be separated into the following functional blocks:

- Input Attenuator
- **Buffered MUX**
- **Output Amplifier**
- 8-bit digital interface
- Power function



**Figure 42. PGA870 Block Diagram**

#### <span id="page-13-0"></span>**Input Attenuator**

The input stage of the PGA870 consists of a logarithmic R2R ladder and presents a 150-Ω load to the previous stage. To minimize input return loss and noise figure, it is recommended to provide a 150-Ω matching for that input. This input can be driven either differentially or single-ended.

This resistive input network is internally biased to midsupply by an internal buffer ( $V_{MID2}$  on pin 4). Proper bypassing is required on this node (0.1 μF). The buffer midsupply is generated by a passive resistor network (V<sub>MID1</sub> on pin 28). A 0.1-µF capacitor is expected on V<sub>MID1</sub> for adequate bypassing. Although V<sub>MID1</sub> and V<sub>MID2</sub> are externally accessible, neither of these pins is intended to be externally driven. Additionally,  $V_{MID2}$  is not intended to drive the midsupply reference to another chip, but can source approximately 200 μA if required.

During power-down operation, the input maintains its nominal differential resistance. However,  $V_{MD1}$  and  $V_{MD2}$ fall to 0 V. The input attenuator is controlled via the three most significant bits (MSBs) of the gain control. Refer to [Table 1](#page-13-1) for the step size of each of these three MSBs.

#### **Input Amplifier and Buffered MUX**

<span id="page-13-1"></span>Following the input attenuator is a programmable buffer stage; the gain of the programmable buffer is controlled by the three least significant bits (LSBs) of the gain-control word. Refer to [Table 1](#page-13-1) for the step size of each of these three LSBs.







# **Output Amplifier**

The PGA870 has a differential, voltage-mode output stage with a differential output resistance of approximately 0.3 Ω and an inductive reactance equivalent to 3.8 nH. The common-mode output voltage has a nominal value of  $V_{MID2}$ . This output amplifier has a nominal gain of  $+20$  dB.

The nominal load is 200  $\Omega$ , but the PGA870 can drive loads as low as 100  $\Omega$  with only minor changes to the device distortion.

The output pins go to a high-impedance state when the device is the power-down state (that is, when PD is low).

#### **8-bit Digital Interface**

The 8-bit digital interface is composed of six bits: three MSBs that control the input attenuation and three LSBs that control the input amplifier and buffered MUX. For more information on this parallel interface, refer to the [Gain](#page-14-0) [Control and Latch Modes](#page-14-0) section.

#### **Power Function**

The PGA870 features a low-power disabled state for the analog circuitry when the power-down (PD) pin is low. In the disabled state, the digital circuitry remains active, which allows the gain to be set before device power-up. There is no internal circuitry to provide a nominal bias to this pin. If this pin is to be left open, it must be biased with an external pull-up resistor.

Note that when the PGA870 is in this low-power mode, the gain can be programmed using the 8-bit digital interface, the output pins go to a high-impedance state, and the voltage on the midsupply pins biasing the attenuator (pin 4 and pin 28) goes to 0 V.

#### <span id="page-14-0"></span>**Gain Control and Latch Modes**

The PGA870 has six bits of gain control (B5 to B0) that give an extended gain range from a maximum gain of 20 dB to a minimum gain of –11.5 dB. The LSB (B0) represents a minimum gain change (step size) of 0.5 dB, and the LSB (B5) represents a gain change of 16 dB. The equivalent gain step size of each gain control bit is shown in [Table 1](#page-13-1). The device voltage gain can be expressed by [Equation 1](#page-14-1):

$$
Gain_{dB} = 20 dB - 0.5 dB \times (N_G - 63)
$$
 (1)

<span id="page-14-1"></span> $N_G$  is the equivalent base-10 integer number that corresponds to the binary gain control word. A summary of the 63 possible device gains versus NG and the values of B0 to B5 are shown in [Table 2](#page-15-0).

The high and low voltage thresholds allow all of the gain control pins to be controlled by CMOS circuitry. There are no internal pull-up resistors on the gain-control pins. If the pins are to be left open, they must be biased with external pull-up resistors.

The PGA870 can be configured so the device gain is controlled by only the six gain bits (no latch) when the GAIN STROBE pin and the GAIN MODE pin are both held high. In this operating mode, the device voltage gain follows the signals on pins B0 to B5. Transients on the six gain bits can cause changes to the PGA870 gain while in this mode, as well. To combat this possibility, the PGA870 also supports two gain modes where the gain bit data are acquired and latched by signals on the GAIN STROBE pin.

The device is configured for a *level-triggered latch* when the LATCH MODE pin is high; this configuration allows the six gain bits to be acquired and latched only on a high signal on the GAIN STROBE. When the GAIN STROBE signal goes low, the gain-control data are latched and the PGA870 gain is independent of the six gain bits until the GAIN STROBE goes high again.

If the PGA870 LATCH MODE pin is low, the device is configured for an edge-triggered latch that acquires and latches the six gain-control bits only on the falling edge of the GAIN STROBE signal.

Texas<br>Instruments

<span id="page-15-0"></span>

#### **Table 2. PGA870 Gain and Corresponding Gain Word Values**

### **Table 3. Gain Control Signals and Latch Modes**

<span id="page-15-1"></span>



[Table 3](#page-15-1) and [Figure 43](#page-16-0) show a summary table and timing diagrams of the gain modes, respectively. [Figure 44](#page-16-1) illustrates a timing diagram that defines the transitions and timing of the set-up and hold times for both level-triggered and edge-triggered latch modes.

<span id="page-16-0"></span>

<span id="page-16-1"></span>**Figure 44. Set-Up and Hold Times: Level-Triggered and Edge-Triggered Latch Modes**



#### <span id="page-17-1"></span>**Single-Ended to Differential Operation**

[Figure 45](#page-17-0) represents a single-ended to differential conversion test configuration with a 50-Ω source and a 200-Ω load. The midsupply pins V<sub>MID1</sub> and V<sub>MID2</sub> are properly bypassed; because this circuit is ac-coupled, these pins provide the biasing voltage required by the PGA870 input stage. The LATCH MODE, GAIN STROBE, and PD pins are connected to the supply voltage through a pull-up resistor. The PD pin set high powers up the PGA870, while setting the LATCH MODE and GAIN STROBE pins high bypasses the latch mode, allowing instantaneous gain changes as B5 to B0 change. On the noninverting input, a 75- $\Omega$  resistance was added to adapt the 150  $\Omega$  to 50  $\Omega$  and match the 50- $\Omega$  source.

<span id="page-17-2"></span>If a single-ended signal source is to be dc-coupled to the device, its voltage swing should be centered about the midsupply reference,  $V_{MID1}$ . If the input dc voltage is greater than 0.2 V from midsupply, then increased distortion and reduced performance can result. The non-driven input pin of the PGA870 should be ac-coupled to ground through a capacitor. In this configuration, the PGA870 amplifies the difference between the dc-coupled input signal and the midsupply reference.



<span id="page-17-0"></span>(1) LM = LATCH MODE pin (pin 1), GS = GAIN STROBE pin (pin 7).

#### **Figure 45. Basic Connections for Single-Ended to Differential Conversion**



**[PGA870](http://focus.ti.com/docs/prod/folders/print/pga870.html)**

#### <span id="page-18-2"></span>**Differential-to-Differential Operation**

Differential operation of PGA870 is shown in [Figure 46.](#page-18-0) In this example, both input pins are connected to a differential 150-Ω source. The PGA870 is driving a typical 200-Ω load. Both midsupply voltage pins V<sub>MID1</sub> and  $V_{MID2}$  are bypassed with a 0.1-µF capacitor. The LATCH MODE, GAIN STROBE, and  $\overline{PD}$  pins are connected to the power supply using a 1-kΩ pull-up resistor. The PD pin set high powers up the PGA870, while setting the Latch Mode and the Gain Strobe pins high bypasses the latch mode, allowing instantaneous gain changes as B5 to B0 change.

<span id="page-18-3"></span>If a differential signal source is to be dc-coupled to the device, it should have a common-mode voltage that is within 0.2 V of the midsupply reference. If the input common-mode is greater than 0.2 V from midsupply, then increased distortion and reduced performance can result.



(1) LM = LATCH MODE pin (pin 1), GS = GAIN STROBE pin (pin 7).

#### **Figure 46. Basic Connections for Fully Differential Operation**

#### <span id="page-18-1"></span><span id="page-18-0"></span>**Operation with Split Supply** ±**2.5 V**

<span id="page-18-4"></span>The PGA870 can be operated using a split  $\pm 2.5$ -V supply. In this case, V<sub>S+</sub> is connected to  $\pm 2.5$  V, and GND (and any other pin noted to be connected to GND) is connected to –2.5 V. As with any device, what the user decides to name the levels in the system is irrelevant to the PGA870. In essence, it is simply a level shift of the power pins and all voltage levels by –2.5 V. With a ±2.5-V power supply, the output common-mode voltage is 0 V and input and output voltage ranges are symmetrical around 0 V. The power-down and gain control logic input thresholds all shift to relative to –2.5 V; that is, the logic low threshold of 0.9 V with a single 5-V supply shifts to 1.6 V with ±2.5-V supplies, and the logic high threshold of 2.1 V with a single 5-V supply shifts to –0.4 V with ±2.5-V supplies. Level-shifting the logic signals may require a comparator circuit for each logic signal line.

**NSTRUMENTS** 

SBOS436A –DECEMBER 2009–REVISED FEBRUARY 2011 **[www.ti.com](http://www.ti.com)**

[Figure 47](#page-19-0) shows one possible circuit using one channel of the high-speed, 4.5-ns propagation delay [TLV3502.](http://focus.ti.com/docs/prod/folders/print/tlv3502.html) The switching speed of the output logic signal is limited by the propagation delay of the comparator. Using slower comparators limits the digital logic speed and can thus limit the gain control speed in automatic gain control applications.



**Figure 47. Comparator Circuit to Shift Logic Signals to PGA870 Operated on Split** ±**2.5-V Supplies**

<span id="page-19-0"></span>Using the PGA870 with split ±2.5-V supplies allows for an input signal centered around ground and sets the output common mode of the PGA870 to ground. The [ADC Input Common-Mode Voltage Considerations:](#page-22-0) [DC-Coupled Input](#page-22-0) section discusses how an output common-mode voltage of 0 V provides less signal attenuation when using a level-translating resistor network to drive an ADC with a low input common-mode voltage in dc-coupled applications.

### <span id="page-19-3"></span>**Driving ADCs**

<span id="page-19-4"></span>The PGA870 is designed and optimized to drive differential input ADCs for the lowest distortion performance. [Figure 48](#page-19-1) shows a generic block diagram of the PGA870 driving an ADC. The primary interface circuit between the amplifier and the ADC is a noise-limiting and anti-aliasing filter that may also provide a means to bias the signal to the input common-mode voltage required by the ADC. Filters range from single-order real RC poles to higher-order LC filters, depending on the application requirements. Output resistors  $(R<sub>O</sub>)$  are shown on the amplifier outputs to isolate the amplifier from any capacitive loading presented by the filter as the PGA870 presents a low impedance on its outputs.



**Figure 48. Generic ADC Driver Block Diagram**

<span id="page-19-1"></span>Key points to consider for successfully implementing the PGA870 are described in the following subsections.

#### **SNR Considerations**

Depending on the amplitude of the signal and the bandwidth of the filter, the SNR of the amplifier and filter together can be calculated. Note that the noise from the amplifier is band-limited by the filter with the equivalent brick-wall filter bandwidth. The amplifier and filter noise can be calculated using [Equation 2.](#page-19-2)

<span id="page-19-2"></span>
$$
SNR_{Amp+Filter} = 10log\left(\frac{{V_0}^2}{e_{Filterout}^2}\right) = 20log\left(\frac{V_0}{e_{Filterout}}\right)
$$

with:

 $e_{Filterout} = e_{NAmpout} \sqrt{ENB}$ 

(2)



 $e_{NAmpout}$  is the output noise density of the PGA870 (30 nV/ $\sqrt{Hz}$ ), ENB is the brick-wall equivalent noise bandwidth of the filter, and  $V_{O}$  is the amplifier output signal. For example, with a first-order (N = 1) bandpass or low-pass filter with 30-MHz cutoff, the ENB is 1.57 •  $f_{-3dB} = 1.57 \cdot 30$  MHz = 47.1 MHz. For second-order (N = 2) filters, the ENB is 1.22  $\cdot$  f<sub>-3dB</sub>.

As the filter order increases, the ENB approaches  $f_{-3dB}$  (for N = 3, ENB = 1.15  $\cdot$   $f_{-3dB}$ , and for N = 4, ENB = 1.13  $\cdot$  $f_{-3dB}$ ). Both V<sub>O</sub> and e<sub>Filterout</sub> are in RMS voltages. For example, with a 2-V<sub>PP</sub> (0.707-V<sub>RMS</sub>) output signal and 30-MHz first-order filter, the SNR of the amplifier and filter is 70.7 dB with  $e_{Filterout} = 30 \text{ nV}/\sqrt{\text{Hz}} \cdot \sqrt{47.1 \text{ MHz}} = 206$  $\mu V_{RMS}$ .

The signal-to-noise ratio (SNR) of the amplifier, filter, and ADC add in RMS fashion as shown in [Equation 3](#page-20-0) (SNR values in dB):

<span id="page-20-0"></span>
$$
SNR_{\text{System}} = -20\log\left(\sqrt{10^{-SNR_{\text{Amp}} + \text{filter}} + 10^{-SNR_{\text{ADC}}}}\right)
$$

(3)

(4)

Using this equation, one can see that if the SNR of the amplifier + filter equals the SNR of the ADC, the combined SNR is 3 dB lower (that is, worse). For minimal impact (less than 1 dB) on the ADC SNR, the SNR of the amplifier and filter together should be ≥ 10 dB better than the ADC SNR. The combined SNR calculated in this manner is accurate to within ±1 dB of actual implementation.

#### <span id="page-20-2"></span>**SFDR Considerations**

The SFDR of the amplifier is usually set by second-order or third-order harmonic distortion for single-tone inputs, and by second-order or third-order intermodulation distortion for two-tone inputs. Harmonics and second-order intermodulation distortion can be filtered to some degree by the filter, but third-order intermodulation spurious cannot be filtered. The ADC generates the same distortion products as the amplifier; however, as a result of the sampling and clock feedthrough, additional spurs (not linearly related to the input signal) are also added.

When the spurs from the amplifier and filter together are known, each individual spur can be directly added to the same spur from the ADC as shown in [Equation 4](#page-20-1) to estimate the combined spur (spur amplitudes in dBc):

<span id="page-20-1"></span>
$$
HDx_{\text{System}} = -20\log \left( 10^{\frac{-H D x_{\text{Amp}} + \text{filter}}{20}} + 10^{\frac{-H D x_{\text{ADC}}}{20}} \right)
$$

Note that [Equation 4](#page-20-1) assumes the spurs are in phase, but generally provides a good estimate of the final combined distortion.

For example, if the spur of the amplifier + filter equals the spur of the ADC, the combined spur is 6 dB higher. To minimize the amplifier contribution (less than 1 dB) to the overall system distortion, it is important that the spur from the amplifier + filter be ~15 dB better than the converter. The combined spur calculated in this manner is usually accurate to within ±6 dB of actual implementation, but higher variations have been observed, especially in second-order harmonic performance as a result of phase shift in the filter.

The worst-case spur calculation above assumes that the amplifier/filter spur of interest is in phase with the corresponding spur in the ADC, such that the two spur amplitudes can be added linearly. There are two phase shift mechanisms that cause the measured distortion performance of the amplifier-ADC chain to deviate from the expected performance calculated using [Equation 4:](#page-20-1) common-mode phase shift and differential phase shift.

Common-mode phase shift is the phase shift seen equally in both branches of the differential signal path, including the filter. This common-mode phase shift nullifies the basic assumption that the amplifier/filter and ADC spur sources are in phase. This phase shift can lead to better performance than predicted as the spurs are phase shifted, and there is the potential for cancellation as the phase shift reaches 180°. However, there is a significant challenge when designing an amplifier-ADC interface circuit to take advantage of common-mode phase shift for cancellation: the phase characteristic of the ADC spur sources are unknown, and therefore the necessary phase shift in the filter and signal path for cancellation is unknown.



Differential phase shift is the difference in the phase response between the two branches of the differential filter signal path. Differential phase shift in the filter as a result of mismatched components caused by nominal tolerance can severely degrade the even-order distortion of the amplifier-ADC chain. This condition has the same effect as mismatched path lengths for the two differential traces, and causes more phase shift in one path than the other. Ideally, the phase response over frequency through the two sides of a differential signal path are identical, such that even-order harmonics remain optimally out of phase and cancel when the signal is taken differentially. However, if one side has more phase shift than the other, then the even-order harmonic cancellation is not as effective.

Single-order RC filters cause very little differential phase shift with nominal tolerances of 5% or less, but higher-order LC filters are very sensitive to component mismatch. For instance, a third-order Butterworth bandpass filter with 100-MHz center frequency and 20-MHz bandwidth shows up to 20° differential phase imbalance in a Spice Monte Carlo analysis with 2% component tolerances. Therefore, while a prototype may work, production variance is unacceptable. In ac-coupled applications that require second- and higher-order filters between the PGA870 and ADC, a transformer or balun is recommended at the ADC input to restore the phase balance. For dc-coupled applications where a transformer or balun at the ADC input cannot be used, it is recommended to use first- or second-order filters to minimize the effects of differential phase shift as a result of component tolerance.

#### **ADC Input Common-Mode Voltage Considerations: AC-Coupled Input**

The input common-mode voltage range of the ADC must be respected for proper operation. In an ac-coupled application between the amplifier and the ADC, the input common-mode voltage bias of the ADC is accomplished in different ways depending on the specific ADC. Some ADCs use internal bias networks, and the analog inputs are automatically biased to the required input common-mode voltage if the inputs are ac-coupled with capacitors (or if the filter between the amplifier and ADC is a bandpass filter). Other ADCs supply the required input common-mode voltage as a reference voltage output at a CM pin. With these types of ADCs, the ac-coupled input signal can be re-biased to the input common-mode voltage by connecting resistors from each input to the CM output of the ADC, as shown in [Figure 49](#page-21-0). However, the signal is attenuated because of the voltage divider created by  $R_{CM}$  and  $R_{O}$ .



**Figure 49. Biasing AC-Coupled ADC Inputs with the ADC CM Output**

<span id="page-21-0"></span>The signal can be re-biased when ac coupling, and therefore the output common-mode voltage of the amplifier is a don't care for the ADC.



#### <span id="page-22-0"></span>**ADC Input Common-Mode Voltage Considerations: DC-Coupled Input**

DC-coupled applications vary in complexity and requirements depending on the ADC; one requirement is the need to resolve the mismatch between the common-mode voltage of the driving amplifier and the ADC. For example, while the PGA870 has a fixed output common-mode of midsupply, or 2.5 V on a single 5-V supply, the [ADS6149](http://focus.ti.com/docs/prod/folders/print/ads6149.html) requires a nominal 1.5-V input common-mode. The [ADS58C48](http://focus.ti.com/docs/prod/folders/print/ads58c48.html) and [ADS4149](http://focus.ti.com/docs/prod/folders/print/ads4149.html), however, both require a nominal 0.95-V input common-mode. As [Figure 50](#page-22-1) shows, a resistor network can be used to perform a common-mode level shift. This resistor network consists of the amplifier series output resistors and pull-up or pull-down resistors to a reference voltage. This resistor network introduces signal attenuation that may prevent the use of the full-scale input range of the ADC. ADCs with an input common-mode closer to the PGA870 output common-mode of 2.5 V are easier to use in a dc-coupled configuration, and require little or no level shifting.

> Amp  $_{\mathsf{R}_{\mathsf{O}}}$  $_{\mathsf{R}_\mathsf{O}}$ ADC  $C_{1}$  $\mathsf{V}_{\mathsf{AMP}-}$  $\mathsf{V}_{\mathsf{AMP}+}$ VADC- $V_{ADC}$  $\mathsf{V}_{\mathsf{REF}}$  $\mathsf{R}_{\mathsf{P}}$  $\mathsf{R}_{\mathsf{IN}}$  $\mathsf{R}_{\mathsf{P}}$  $V_{REF}$

**Figure 50. Resistor Network to DC Level-Shift Common-Mode Voltage**

<span id="page-22-1"></span>For common-mode analysis of the circuit in [Figure 48,](#page-19-1) assume that  $V_{AMPt} = V_{OCM}$  (for the PGA870, 2.5 V on a single 5-V supply) and  $V_{ADC} = V_{CM}$  (the specification for the ADC input common-mode voltage).  $V_{REF}$  is chosen to be a voltage within the system greater than  $V_{CM}$  (such as the ADC or amplifier analog supply) or ground, depending on whether the voltage must be pulled up or down, respectively, and  $R<sub>O</sub>$  is chosen to be a reasonable value, such as 24.9 Ω. With these known values,  $R_P$  can be found by using [Equation 5.](#page-22-2)

<span id="page-22-2"></span>
$$
R_P = R_O \frac{V_{ADC} - V_{REF}}{V_{AMP} - V_{CM}}
$$
 (5)

Shifting the common-mode with the resistor network comes at the expense of signal attenuation. Modeling the ADC input as the parallel combination of a resistance  $R_{\text{IN}}$  and capacitance  $C_{\text{IN}}$  using values taken from the respective ADC data sheet, the approximate differential input impedance,  $Z_{IN}$ , for the ADC can be calculated at the signal frequency. This impedance creates a divider with the resistor network, whose gain (attenuation) can be calculated by [Equation 6:](#page-22-3)

<span id="page-22-3"></span>
$$
GAN = \left(\frac{2R_P || Z_{IN}}{2R_O + 2R_P || Z_{IN}}\right)
$$
\n(6)

The introduction of the  $R<sub>P</sub>$  resistors also modifies the effective load seen by the amplifier. The effective load seen by the amplifier is then calculated by [Equation 7.](#page-22-4)

<span id="page-22-4"></span>
$$
R_{L} = 2R_{O} + 2R_{P} || Z_{IN}
$$

The R<sub>P</sub> resistors act in parallel to the ADC input such that the effective load (that is, the output current) seen by the amplifier is increased. Higher current loads limit the PGA870 differential output swing and the typical distortion performance is only specified for load impedances of 100-Ω differential and greater.

Using the gain and knowing the full-scale input of the ADC,  $V_{ADC}$   $_{FS}$ , the required amplitude to drive the ADC with the network can be calculated with [Equation 8.](#page-22-5)

<span id="page-22-5"></span>
$$
V_{AMP\_PP} = \frac{V_{ADC\_FS}}{GAIN}
$$
 (8)

$$
\overset{\text{out}}{}
$$

(7)

**STRUMENTS** 

**EXAS** 

Using the ADC examples given previously, [Table 4](#page-23-0) shows sample calculations of the value of R<sub>P</sub> and V<sub>AMP</sub> F<sub>S</sub> for full-scale drive, and then for –1 dBFS.

<span id="page-23-0"></span>



(1) PGA870 operated with ±2.5-V supply.

As [Table 4](#page-23-0) shows, the signal attenuation as a result of the added resistor network increases as the required common-mode shift increases. For the ADS6149, the required common-mode level shift is –1 V, from 2.5 V to 1.5 V, and the signal attenuates by 5.57 dB. This difference is a significant signal loss, and the amplifier output must be increased (either by increasing the PGA870 input or the PGA870 gain) to make up for the loss in order to drive the full-scale input of the ADC for the highest SNR. At the same time, increasing the amplifier output swing results in degraded distortion performance as the amplifier output approaches its output range limits.

For the ADS58C48/ADS4149 case with the PGA870 operated with a single 5-V supply, the required level shift is –1.55 V and the signal attenuates by 9.21 dB. This signal loss cannot be fully recovered by increasing the PGA870 output: the differential output swing required at the PGA870 output to drive the full-scale range of the ADS58C48/ADS4149 exceeds the PGA870 output swing capability. Additionally, the distortion performance of the amplifier is degraded as the output swing increases. In these configurations, the maximum recommended ADC input is –6 dBFS in order to limit the impact of the additional loading. Another option is to operate the PGA870 with a split ±2.5-V supply, with the resulting calculations shown in the last row of [Table 4.](#page-23-0) For this situation, if +2.5 V is used as the  $V_{REF}$  pull-up voltage, the PGA870 only needs to drive 3.33  $V_{PP}$  at its output to drive the ADS58C48/ADS4149 input to -1 dBFS. See the [Operation with Split Supply](#page-18-1) ±2.5V section for more details on using the PGA870 with split supplies.

As with any design, testing is recommended to validate whether the result meets the specific design goals.

### <span id="page-23-1"></span>**PGA870 Driving ADS58C48**

<span id="page-23-2"></span>To illustrate the performance of the PGA870 as an ADC driver, the PGA870 is tested with the ADS58C48 and bandpass filter designs centered at an operating frequency of 170 MHz. The ADS58C48 is a quad-channel, 11-bit, 200-MSPS ADC with LVDS-compatible digital outputs on six data pairs per channel. The device has unbuffered analog inputs. There are several key information points to consider when interfacing to the PGA870:

- Unbuffered analog inputs with a frequency-dependent input impedance of  $Z_{\text{IN}} = R_{\text{IN}} \parallel C_{\text{IN}}$
- 0.95-V analog input common-mode voltage
- SNR = 66.1 dBFS (typ) at  $f_{IN}$  = 17 0MHz
- $SFDR = 80$  dBc (typ) at  $f_{IN} = 170$  MHz
- $HD_2 = 82$  dBc (typ) at  $f_{IN} = 170$  MHz
- $HD_3 = 80$  dBc (typ) at  $f_{IN} = 170$  MHz
- IMD = 83 dBFS (typ) with two-tone input  $f_{IN1}$  = 185 MHz,  $f_{IN2}$  = 190 MHz

The [ADS58C48EVM](http://focus.ti.com/docs/toolsw/folders/print/ads58c48evm.html) is designed for flexible options to ease design work. Used in conjunction with the [TSW1200EVM High-Speed ADC LVDS Evaluation System](http://focus.ti.com/docs/toolsw/folders/print/tsw1200evm.html), it reduces evaluation time to help the designer move from prototype to production more quickly.

The ADS58C48EVM provides back-to-back input transformers for each of the four analog input channels in order to convert single-ended test signals to differential when driving the ADCs directly. The Channel D path on the EVM, however, provides an alternate path (selectable via jumper resistors) for driving the channel with an onboard PGA870. In this path, a single-ended input test signal can be converted to differential with a single transformer to drive the PGA870 input. The EVM provides various component pads between the PGA870 and ADS58C48 input for implementing various filter types. For the latest schematic of the EVM, refer to the [ADS58C48EVM Design Package](http://www.ti.com/lit/pdf/slar053) available through the [ADS58C48EVM product page](http://focus.ti.com/docs/toolsw/folders/print/ads58c48evm.html) on the TI website.

24 © 2009–2011, Texas Instruments Incorporated



**[PGA870](http://focus.ti.com/docs/prod/folders/print/pga870.html)**

#### <span id="page-24-1"></span>**Testing the PGA870 with a First-Order Bandpass Filter**

<span id="page-24-2"></span>Differential phase shift in a differential filter because of component mismatches can lead to severely degraded even-order distortion performance. In applications where good SFDR performance at the expense of slight degradation in SNR is acceptable, a first-order filter can prove to be less sensitive and provide more repeatable results compared to higher-order filters.

[Figure 51](#page-24-0) shows a simplified schematic of the PGA870 driving Channel D of the ADS58C48 on an ADS58C48EVM with a first-order bandpass filter designed for 50-MHz bandwidth at a center frequency of 170 MHz. As a result of board parasitics, the measured –3-dB bandwidth of the filter is 70 MHz. The measured –1-dB bandwidth of the filter is 40 MHz. At 20 dB of gain, the output voltage noise specification of the PGA870 is 30 nV/ $\sqrt{Hz}$ . With 2-V<sub>PP</sub> differential output swing and 70-MHz bandwidth, the expected SNR from the combined amplifier and filter is 68.7 dB. Added in combination with the ADS58C48 SNR, the expected SNR of the amplifier, filter, and ADC chain is 64 dBFS.



**Figure 51. First-Order Bandpass Filter Schematic**

<span id="page-24-0"></span>[Figure 52](#page-25-0) shows the resulting FFT plot captured using the TSW1200 software with the PGA870 and first-order filter driving the ADS to –1 dBFS, with a single-tone input 170-MHz sine wave sampled at 200 MSPS. The results show 81.7-dBc SFDR and 63.7-dBFS SNR; analysis of the plot is provided in [Table 5](#page-25-1). The PGA870 is set to a maximum gain of 20 dB. [Figure 53](#page-25-2) shows the FFT plot with the PGA870 set to a gain of -4 dB, with the input signal amplitude increased accordingly to achieve –1 dBFS at the ADC input. The results show 5 dB lower SFDR at this gain setting, which is expected at lower gains (see the Harmonic Distortion vs Frequency graphs, [Figure 23](#page-9-0) through [Figure 30\)](#page-10-0); however, the SNR remains the same at approximately 63.8 dBFS.

**TA** TEXAS **INSTRUMENTS** 

#### SBOS436A –DECEMBER 2009–REVISED FEBRUARY 2011 **[www.ti.com](http://www.ti.com)**



<span id="page-25-0"></span>**Figure 52. FFT Plot of PGA870 (G = 20 dB) + First-Order Bandpass Filter and ADS58C48 with Single-Tone Input at 170 MHz**



<span id="page-25-2"></span><span id="page-25-1"></span>**Figure 53. FFT Plot of PGA870 (G =** –**4 dB) + First-Order Bandpass Filter and ADS58C48 with Single-Tone Input at 170 MHz**







[Figure 54](#page-26-0) and [Figure 55](#page-26-1) each show the FFT plots for the same first-order bandpass filter circuit with two-tone inputs, with each tone at –7 dBFS and the PGA870 set to a gain of 20 dB. [Figure 54](#page-26-0) shows the FFT for two-tone inputs at 160 MHz and 170 MHz. The third-order intermodulation distortion products at 150 MHz and 180 MHz are less than –86 dBc. [Figure 55](#page-26-1) shows the FFT for two-tone inputs at 168 MHz and 170 MHz. The highest spur is the third-order intermodulation product at 172 MHz at –85 dBFS.



<span id="page-26-0"></span>**Figure 54. FFT Plot of PGA870 (G = 20 dB) + First-Order Bandpass Filter and ADS58C48 with Two-Tone Inputs at 160 MHz and 170 MHz**



<span id="page-26-1"></span>**Figure 55. FFT Plot of PGA870 (G = 20 dB) + First-Order Bandpass Filter and ADS58C48 with Two-Tone Inputs at 168 MHz and 170 MHz**



#### <span id="page-27-1"></span>**Testing the PGA870 with a Second-Order Bandpass Filter**

<span id="page-27-2"></span>For better combined SNR performance, narrower bandwidth and/or higher-order filters are required between the PGA870 and ADC. However, narrow filter bandwidth and highe-order filters cause the signal chain performance to depend more strongly on component tolerance and mismatch. Component values that are 5% off from nominal can detune a narrowband filter to the point that the desired signals do not fall within the useful passband and become attenuated. Mismatch between corresponding series components on the positive and negative sides of the differential filter can result in a differential phase shift that degrades even-order distortion performance. As mentioned in the [SFDR Considerations](#page-20-2) section, a transformer or balun is recommended at the ADC input in these applications to restore the phase balance in the input signal to the ADC. The results shown in this discussion interface the PGA870 and filter directly to the ADS58C48 input, and other builds of the same filter on the same EVM showed over 10 dB of variation in distortion performance.

[Figure 56](#page-27-0) shows a simplified schematic of the PGA870 driving Channel D of the ADS58C48 on an ADS58C48EVM with a second-order bandpass filter designed for 50-MHz bandwidth at a center frequency of 170 MHz. The measured –3-dB bandwidth of the filter is 57 MHz. The measured –1-dB bandwidth of the filter is 34 MHz. At a gain of 20 dB, the output voltage noise specification of the PGA870 is 30 nV/ $\sqrt{Hz}$ . With 2-V<sub>PP</sub> differential output swing and 57-MHz bandwidth, the expected SNR from the combined amplifier and filter is 70 dB. Added in combination with the typical ADS58C48 SNR, the expected SNR of the amplifier, filter, and ADC chain is 64.5 dBFS.



**Figure 56. Second-Order Bandpass Filter Schematic**

<span id="page-27-0"></span>[Figure 57](#page-28-0) shows the resulting FFT plot captured using the TSW1200 software with the PGA870 and a second-order filter driving the ADS to –1 dBFS, with a single-tone input 170-MHz sine wave sampled at 200 MSPS. The results show 87.76-dBc SFDR and 65-dBFS SNR; analysis of the plot is shown in [Table 6.](#page-28-1) The PGA870 is set to a maximum gain of 20 dB. [Figure 58](#page-28-2) shows the FFT plot with the PGA870 set instead to a gain of –4 dB, with the input signal amplitude increased accordingly to obtain –1 dBFS at the ADC input. The results show about 1 dB lower SFDR at this gain setting and no change in the SNR.





<span id="page-28-0"></span>**Figure 57. FFT Plot of PGA870 (G = 20 dB) + Second-Order Bandpass Filter and ADS58C48 with Single-Tone Input at 170 MHz**



<span id="page-28-2"></span><span id="page-28-1"></span>**Figure 58. FFT Plot of PGA870 (G =** –**4 dB) + Second-Order Bandpass Filter and ADS58C48 with Single-Tone Input at 170 MHz**





© 2009–2011, Texas Instruments Incorporated 29



[Figure 59](#page-29-0) and [Figure 60](#page-29-1) show the FFT plots for the same second-order bandpass filter circuit with two-tone inputs, with each tone at –7 dBFS and the PGA870 set to a gain of 20 dB. [Figure 59](#page-29-0) shows the FFT for two-tone inputs at 160 MHz and 170 MHz. The third-order intermodulation distortion products at 150 MHz and 180 MHz are less than –90 dBc, though the second-order intermodulation distortion product at 10 MHz is at –82 dBc. [Figure 60](#page-29-1) shows the FFT for two-tone inputs at 168 MHz and 170 MHz. The near-in third-order intermodulation products at 166 MHz and 172 MHz are less than –88 dBFS, and the highest spur is the second-order intermodulation product at 2 MHz at –81 dBFS.



<span id="page-29-0"></span>**Figure 59. FFT Plot of PGA870 (G = 20 dB) + Second-Order Bandpass Filter and ADS58C48 with Two-Tone Inputs at 160 MHz and 170 MHz**



<span id="page-29-1"></span>**Figure 60. FFT Plot of PGA870 (G = 20 dB) + Second-Order Bandpass Filter and ADS58C48 with Two-Tone Inputs at 168 MHz and 170 MHz**



**[PGA870](http://focus.ti.com/docs/prod/folders/print/pga870.html)**

**[www.ti.com](http://www.ti.com)** SBOS436A –DECEMBER 2009–REVISED FEBRUARY 2011

#### **PCB Layout Recommendations**

Complete information about the PGA870EVM is found in the [PGA870EVM User Guide,](http://www.ti.com/lit/pdf/sbou082) available for download through the [PGA870 product folder](http://focus.ti.com/docs/prod/folders/print/pga870.html) on the TI web site. Printed circuit board (PCB) layout should follow these general guidelines:

- 1. Signal routing should be direct and as short as possible into and out of the device input and output pins. Routing the signal path between layers using vias should be avoided if possible.
- 2. The device PowerPAD should be connected to a solid ground plane with multiple vias. The PowerPAD must be connected to electrical ground. Consult the [PGA870EVM User Guide](http://www.ti.com/lit/pdf/sbou082) for a layout example.
- 3. Ground or power planes should be removed from directly under the amplifier output pins.
- 4. A 0.1- $\mu$ F capacitor should be placed between the V<sub>MID</sub>pin and ground near to the pin.
- 5. An output resistor is recommended in each output lead, placed as near to the output pins as possible.
- 6. Two 0.1-μF power-supply decoupling capacitors should be placed as near to the power-supply pins as possible.
- 7. Two 10-μF power-supply decoupling capacitors should be placed within 1 in (2,54 cm) of the device.
- 8. The digital control pins use CMOS logic levels for high and low signals, but can tolerate being pulled high to a +5-V power supply. The digital control pins do not have internal pull-up resistors.

### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 23-Apr-2022

# **RHD 28**

## $5 \times 5$  mm, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4204400/G



# **PACKAGE OUTLINE**

## **RHD0028B VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

## **RHD0028B VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **RHD0028B VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated