# GENERAL DESCRIPTION

The 874005 is a high performance Differential-to-LVDS Jitter Attenuator designed for use in PCI Express systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are generated from a low bandwidth, high phase noise PLL frequency synthesizer. In these systems, a jitter attenuator may be required to attenuate high frequency random and deterministic jitter components from the PLL synthesizer and from the system board. The 874005 has 3 PLL bandwidth modes: 200kHz, 400kHz, and 800kHz. The 200kHz mode will provide maximum jitter attenuation, but with higher PLL tracking skew and spread spectrum modulation from the motherboard synthesizer may be attenuated. The 400kHz provides an intermediate bandwidth that can easily track triangular spread profiles, while providing good jitter attenuation. The 800kHz bandwidth provides the best tracking skew and will pass most spread profiles, but the jitter attenuation will not be as good as the lower bandwidth modes. Because some 2.5Gb serdes have x20 multipliers while others have than x25 multipliers, the 874005 can be set for 1:1 mode or 5/4 multiplication mode (i.e. 100MHz input/125MHz output) using the F\_SEL pins.

The 874005 uses IDT's 3rd Generation FemtoClock® PLL technology to achive the lowest possible phase noise. The device is packaged in a 24 Lead TSSOP package, making it ideal for use in space constrained applications such as PCI Express add-in cards.

# **F**EATURES

- · Five differential LVDS output pairs
- · One differential clock input
- CLK and nCLK supports the following input types: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- Output frequency range: 98MHz 160MHz
- Input frequency range: 98MHz 128MHz
- VCO range: 490MHz 640MHz
- Cycle-to-cycle jitter: 30ps (maximum)
- 3.3V operating supply
- 3 bandwidth modes allow the system designer to make jitter attenuation/tracking skew design trade-offs
- 0°C to 70°C ambient operating temperature
- Available in lead-free RoHS compliant package

### **PLL BANDWIDTH**

BW\_SEL

0 = PLL Bandwidth: ~200kHz

Float = PLL Bandwidth: ~400kHz (Default)

1 = PLL Bandwidth: ~800kHz

# **BLOCK DIAGRAM**



# PIN ASSIGNMENT

| nQB2 🗖             | 1  | 24 | QB2          |
|--------------------|----|----|--------------|
| nQA1 🗖             | 2  | 23 | <b>V</b> DDO |
| QA1 🗖              | 3  | 22 | QB1          |
| V <sub>DDO</sub> 🗖 | 4  | 21 | nQB1         |
| QA0 🗖              | 5  | 20 | QB0          |
| nQA0 🗖             | 6  | 19 | nQB0         |
| MR□                | 7  | 18 | F_SELB       |
| BW_SEL □           | 8  | 17 | OEB          |
| Vdda 🗖             | 9  | 16 | GND          |
| F_SELA 🗖           | 10 | 15 | GND          |
| V <sub>DD</sub>    | 11 | 14 | nCLK         |
| OEA 🗖              | 12 | 13 | CLK          |
|                    |    |    |              |

# 874005 24-Lead TSSOP

4.40mm x 7.8mm x 0.92mm package body **G** Package Top View



TABLE 1. PIN DESCRIPTIONS

| Number | Name             | Ту     | ре                  | Description                                                                                                                                                                                                                                                     |
|--------|------------------|--------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 24  | nQB2, QB2        | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                                |
| 2, 3   | nQA1, QA1        | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                                |
| 4, 23  | V <sub>DDO</sub> | Power  |                     | Output supply pins.                                                                                                                                                                                                                                             |
| 5, 6   | QA0, nQA0        | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                                |
| 7      | MR               | Input  | Pulldown            | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs (nQx) to go low and the inverted outputs (Qx) to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 8      | BW_SEL           | Input  | Pullup/<br>Pulldown | PLL Bandwidth input. See Table 3B.                                                                                                                                                                                                                              |
| 9      | V <sub>DDA</sub> | Power  |                     | Analog supply pin.                                                                                                                                                                                                                                              |
| 10     | F_SELA           | Input  | Pulldown            | Frequency select pin for QAx,nQAx outputs. LVCMOS/LVTTL interface levels.                                                                                                                                                                                       |
| 11     | V <sub>DD</sub>  | Power  |                     | Core supply pin.                                                                                                                                                                                                                                                |
| 12     | OEA              | Input  | Pullup              | Output enable pin for QA pins. When HIGH, the QAx/nQAx outputs are active. When LOW, the QAx,nQAx outputs are in a high impedance state. LVCMOS/LVTTL interface levels.                                                                                         |
| 13     | CLK              | Input  | Pulldown            | Non-inverting differential clock input.                                                                                                                                                                                                                         |
| 14     | nCLK             | Input  | Pullup              | Inverting differential clock input.                                                                                                                                                                                                                             |
| 15, 16 | GND              | Power  |                     | Power supply ground.                                                                                                                                                                                                                                            |
| 17     | OEB              | Input  | Pullup              | Output enable pin for QB pins. When HIGH, the QBx/nQBx outputs are active. When LOW, the QBx,nQBx outputs are in a high impedance state. LVCMOS/LVTTL interface levels.                                                                                         |
| 18     | F_SELB           | Input  | Pulldown            | Frequency select pin for QBx,nQBx outputs. LVCMOS/LVTTL interface levels.                                                                                                                                                                                       |
| 19, 20 | nQB0, QB0        | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                                |
| 21, 22 | nQB1, QB1        | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                                |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

TABLE 3A. OUTPUT ENABLE FUNCTION TABLE

| Inputs  | Outputs  |          |  |
|---------|----------|----------|--|
| OEA/OEB | QAx/nQAx | QBx/nQBx |  |
| 0       | HiZ      | HiZ      |  |
| 1       | Enabled  | Enabled  |  |

TABLE 3B. PLL BANDWIDTH/PLL BYPASS CONTROL

| Inputs | PLL Band- |
|--------|-----------|
| PLL_BW | width     |
| 0      | ~200kHz   |
| 1      | ~800kHz   |
| Float  | ~400kHz   |



### ABSOLUTE MAXIMUM RATINGS

Supply Voltage,  $V_{DD}$  4.6V

Inputs,  $V_{I}$  -0.5V to  $V_{DD}$  + 0.5 V

Outputs,  $V_O$  -0.5V to  $V_{DDO} + 0.5V$ 

Package Thermal Impedance,  $\theta_{JA} - 70^{\circ}\text{C/W}$  (0 lfpm)

Storage Temperature, T<sub>STG</sub> -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 85      | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |         |         | 15      | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |         |         | 115     | mA    |

Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter          |                                 | Test Conditions                                                   | Minimum                  | Typical | Maximum               | Units |
|-----------------|--------------------|---------------------------------|-------------------------------------------------------------------|--------------------------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage | OEA, OEB, MR,<br>F_SELA, F_SELB |                                                                   | 2                        |         | V <sub>DD</sub> + 0.3 | V     |
| "               |                    | BW_SEL                          |                                                                   | V <sub>DD</sub> - 0.4    |         |                       | V     |
| V <sub>IL</sub> | Input Low Voltage  | OEA, OEB, MR,<br>F_SELA, F_SELB |                                                                   | -0.3                     |         | 0.8                   | V     |
| "-              |                    | BW_SEL                          |                                                                   |                          |         | 0.4                   | V     |
| V <sub>IM</sub> | Input Mid Voltage  | BW_SEL                          |                                                                   | V <sub>DD</sub> /2 - 0.1 |         | $V_{DD}/2 + 0.1$      | V     |
|                 |                    | OEA, OEB                        | $V_{DD} = V_{IN} = 3.465V$                                        |                          |         | 5                     | μA    |
| I <sub>IH</sub> | Input High Current | F_SELA, F_SELB<br>MR, BW_SEL    | $V_{\scriptscriptstyle DD} = V_{\scriptscriptstyle IN} = 3.465 V$ |                          |         | 150                   | μΑ    |
|                 | Input Low Current  | BW_SEL,<br>OEA, OEB             | $V_{DD} = 3.465V, V_{IN} = 0V$                                    | -150                     |         |                       | μA    |
| I'IL            | Imput Low Current  | MR,<br>F_SELA, F_SELB           | $V_{DD} = 3.465V, V_{IN} = 0V$                                    | -5                       |         |                       | μΑ    |



Table 4C. Differential DC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter                  |                       | Test Conditions            | Minimum   | Typical | Maximum                | Units |
|------------------|----------------------------|-----------------------|----------------------------|-----------|---------|------------------------|-------|
|                  | Input High Current         | CLK                   | $V_{DD} = V_{IN} = 3.465V$ |           |         | 150                    | μΑ    |
| l' <sub>IH</sub> | Imput riigir Current       | nCLK                  | $V_{DD} = V_{IN} = 3.465V$ |           |         | 5                      | μΑ    |
|                  | Input Low Current          | CLK                   | $V_{DD} = V_{IN} = 3.465V$ | -5        |         |                        | μΑ    |
| ' <sub>IL</sub>  | Input Low Current          | nCLK                  | $V_{DD} = V_{IN} = 3.465V$ | -150      |         |                        | μΑ    |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage |                       |                            | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Inpu           | ut Voltage; NOTE 1, 2 |                            | GND + 0.5 |         | V <sub>DD</sub> - 0.85 | ٧     |

NOTE 1: Common mode voltage is defined as  $\rm V_{\rm IH}.$ 

NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is  $V_{DD}$  + 0.3V.

Table 4D. LVDS DC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 275     | 375     | 485     | mV    |
| $\Delta V_{OD}$  | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>os</sub>  | Offset Voltage                   |                 | 1.2     | 1.35    | 1.5     | V     |
| ΔV <sub>os</sub> | V <sub>os</sub> Magnitude Change |                 |         |         | 50      | mV    |

Table 5. AC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol                          | Parameter                     | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------------------|-------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency              |                 | 98      |         | 160     | MHz   |
| tjit(cc)                        | Cycle-to-Cycle Jitter, NOTE 1 |                 |         | 15      | 30      | ps    |
| tsk(o)                          | Output Skew; NOTE 2, 3        |                 |         |         | 90      | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time         | 20% to 80%      | 300     |         | 550     | ps    |
| odc                             | Output Duty Cycle             |                 | 48      |         | 52      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at  $V_{\text{DDO}}/2$ .

NOTE 3: These parameters are guaranteed by characterization. Not tested in production.

# PARAMETER MEASUREMENT INFORMATION





# 3.3V LVDS OUTPUT LOAD ACTEST CIRCUIT

# nQA0, nQA1 nQB0:nQB2 QA0, QA1 QB0:QB2 $t_{cycle \ n} -t_{cycle \ n+1}$ $t_{jit(cc)} = t_{cycle \ n} -t_{cycle \ n+1}$ 1000 Cycles

### DIFFERENTIAL INPUT LEVEL



# CYCLE-TO-CYCLE JITTER



### **OUTPUT SKEW**



# OUTPUT RISE/FALL TIME



# OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



DIFFERENTIAL OUTPUT VOLTAGE SETUP

**OFFSET VOLTAGE SETUP** 



# **APPLICATIONS INFORMATION**

### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

Figure 2 shows how a differential input can be wired to accept single ended levels. The reference voltage V $_{\rm REF} = _{\rm VDD}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V $_{\rm REF}$  in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $_{\rm VDD} = 3.3$ V, R1 and R2 value should be adjusted to set V $_{\rm REF}$  at 1.25V. The values below are for when both the single ended swing and V $_{\rm DD}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission

line impedance. For most 50W applications, R3 and R4 can be 100W. The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $\rm V_{\rm IL}$  cannot be less than -0.3V and  $\rm V_{\rm IH}$  cannot be more than  $\rm V_{\rm CC}$  + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels



### DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both Vswing and Voh must meet the VPP and VcmR input requirements. Figures 3A to 3D show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are

1.8V

Zo = 50 Ohm

CDK

Incl

ICS
HiPerClockS
LVHSTL Driver

R1
R2
F1
R2

FIGURE 3A. CLK/nCLK INPUT DRIVEN BY LVHSTL DRIVER



FIGURE 3C. CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER

examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 3A*, the input termination applies for LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 3B. CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 3D. CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER

## RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

# INPUTS:

### LVCMOS CONTROL PINS:

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

# LVDS

**OUTPUTS:** 

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, we recommend that there is no trace attached.



# LVDS DRIVER TERMINATION

A general LVDS interface is shown in Figure 4. In a 100 $\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$  across near

the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



FIGURE 4. TYPICAL LVDS DRIVER TERMINATION



### SCHEMATIC EXAMPLE

### DIFFERENTIAL CLOCK INPUT INTERFACE

Figure 5 is an 874005 application example schematic. The schematic focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure that the logic control inputs are properly set. The input is provided by 3.3V LVPECL driver with a Y-termination for simplicity, ease of layout and better control of the termination power over device variations. As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 874005 provides separate VDD and VDDO power supplies to isolate any high switching noise from coupling into the internal PLL. In order to achieve the best possible filtering, it is recommended that the placement of the filter components

be on the device side of the PCB as close to the power pins as possible. If space is limited, the 0.1uF capacitor in each power pin filter should be placed on the device side. The other components can be on the opposite side of the PCB. Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The VCC and VCCO filters start to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.



FIGURE 5. 874005 SCHEMATIC EXAMPLE



# Power Considerations

This section provides information on power dissipation and junction temperature for the 874005. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the 874005 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

- Power (core)<sub>MAX</sub> =  $V_{DD MAX}$  \* ( $I_{DD MAX}$  +  $I_{DDA MAX}$ ) = 3.465V \* (85mA + 15mA) = **346.5mW**
- Power (outputs)<sub>MAX</sub> = V<sub>DDO\_MAX</sub> \* I<sub>DDO\_MAX</sub> = 3.465V \* 115mA = 398.48mW

**Total Power**  $_{MAX} = 3.465 \text{mW} + 398.48 \text{mW} = 745 \text{mW}$ 

### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for the devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + TA

Tj = Junction Temperature

qJA = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance θ<sup>JA</sup> must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 63°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}\text{C} + 0.745\text{W} * 63^{\circ}\text{C/W} = 117^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for 24-Lead TSSOP, Forced Convection

# θJA by Velocity (Linear Feet per Minute)

0 200 500

Multi-Layer PCB, JEDEC Standard Test Boards 70°C/W 63°C/W 60°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.



# **RELIABILITY INFORMATION**

Table 7.  $\theta_{\text{JA}} \text{vs. Air Flow Table for 24 Lead TSSOP}$ 

| θ <sub>JA</sub> by Velocity (Linear Feet per Minute) |        |        |        |  |  |
|------------------------------------------------------|--------|--------|--------|--|--|
|                                                      | 0      | 200    | 500    |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards          | 70°C/W | 63°C/W | 60°C/W |  |  |

**TRANSISTOR COUNT** 

The transistor count for 874005 is: 1206



# PACKAGE OUTLINE - G SUFFIX FOR 24 LEAD TSSOP



TABLE 8. PACKAGE DIMENSIONS

| OVMDOL | Millimeters |         |  |  |
|--------|-------------|---------|--|--|
| SYMBOL | Minimum     | Maximum |  |  |
| N      | 2           | 24      |  |  |
| А      |             | 1.20    |  |  |
| A1     | 0.05        | 0.15    |  |  |
| A2     | 0.80        | 1.05    |  |  |
| b      | 0.19        | 0.30    |  |  |
| С      | 0.09        | 0.20    |  |  |
| D      | 7.70        | 7.90    |  |  |
| E      | 6.40        | BASIC   |  |  |
| E1     | 4.30        | 4.50    |  |  |
| е      | 0.65        | BASIC   |  |  |
| L      | 0.45        | 0.75    |  |  |
| α      | 0°          | 8°      |  |  |
| aaa    |             | 0.10    |  |  |

Reference Document: JEDEC Publication 95, MO-153



### Table 9. Ordering Information

| Part/Order Number | Marking       | Package                   | Shipping Packaging | Temperature |
|-------------------|---------------|---------------------------|--------------------|-------------|
| 874005AGLF        | ICS874005AGLF | 24 Lead "Lead-Free" TSSOP | tube               | 0°C to 70°C |
| 874005AGLFT       | ICS874005AGLF | 24 Lead "Lead-Free" TSSOP | tape & reel        | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS complaint.



| REVISION HISTORY SHEET |         |                       |                                                                                                                                                                                                                                                                             |         |  |  |
|------------------------|---------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|
| Rev                    | Table   | Page                  | Description of Change                                                                                                                                                                                                                                                       | Date    |  |  |
| А                      | Т9      | 12<br>14              | Updated datasheet's header/footer with IDT from ICS. Ordering Information Table - removed ICS prefix from Part/Order Number column. Added LF marking. Added Contact Page.                                                                                                   | 10/5/10 |  |  |
| В                      | 1<br>4C | 1<br>2<br>4<br>7<br>9 | Updated datasheet's header/footer with IDT format. Change Block Diagram to update OEA input to Pullup from Pulldown. Removed nFB_OUT from Pin Descriptions. Added I <sub>IH</sub> Min and I <sub>IL</sub> Max ratings. Added new figure 2. Added New Application Schematic. | 1/12/12 |  |  |
| В                      | Т9      | 13                    | Ordering Information - removed leaded devices. Updated data sheet format.                                                                                                                                                                                                   | 7/20/15 |  |  |



### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/