



[Order](http://www.ti.com/product/TUSB1002?dcmp=dsproject&hqs=sandbuy&#samplebuy) Now





**[TUSB1002](http://www.ti.com/product/tusb1002?qgpn=tusb1002)**

SLLSEU4E –MAY 2016–REVISED MAY 2019

# **TUSB1002 USB3.1 10 Gbps Dual-Channel Linear Redriver**

# <span id="page-0-1"></span>**1 Features**

- <span id="page-0-6"></span>Supports USB3.1 SuperSpeed (5 Gbps) and SuperSpeedPlus (10 Gbps)
- Supports PCI Express Gen3, SATA Express, and SATA Gen3.
- Ultra Low-Power Architecture
	- Active:  $<$  340 mW
	- U2/U3: < 8 mW
	- Disconnected: < 2 mW
- Adjustable Voltage Output Swing Linear Range up to 1200 mVpp
- No Host/Device Side Requirement
- <span id="page-0-4"></span>• 16 Settings for up to 16 dB at 10 Gbps of Linear Equalization
- Adjustable DC Equalization Gain
- Hot-Plug Capable
- Pin-to-Pin Compatible With LVPE502A and LVPE512 USB 3.0 Redriver
- <span id="page-0-3"></span>• Temperature Range: 0°C to 70°C
- ±6 KV HBM ESD
- Available in Single 3.3 V Supply.
- <span id="page-0-0"></span>• Available in 4 mm x 4 mm VQFN

# <span id="page-0-2"></span>**2 Applications**

- Notebook and Desktop PC
- TVs
- **Tablets**
- Cell Phones
- **Active Cable**
- Docking Stations

## **Simplified Schematic**

<span id="page-0-5"></span>

Copyright © 2016, Texas Instruments Incorporated

# **3 Description**

The TUSB1002 is the industry's first dual-channel USB 3.1 SuperSpeedPlus (SSP) redriver and signal conditioner. The device offers low power consumption on a 3.3-V supply with its ultra-low-power architecture. It supports the USB3.1 low power modes which further reduces idle power consumption.

Support & **[Community](http://www.ti.com/product/TUSB1002?dcmp=dsproject&hqs=support&#community)** 

The TUSB1002 implements a linear equalizer, supporting up to 16 dB of loss due to Inter-Symbol Interference (ISI). When USB signals travel across a PCB or cable, signal integrity degrades due to loss and inter-symbol interference. The linear equalizer compensates for the channel loss, and thereby, extends the channel length and enables systems to pass USB compliance. The dual lane implementation and small package size provides flexibility in the placement of the TUSB1002 in the USB3.1 path.

The TUSB1002 is available in either a a 24-pin 4 mm x 4 mm VQFN. It is also available in a commercial grade (TUSB1002).

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.





An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

**1 Features**.................................................................. [1](#page-0-1) **2 Applications** ........................................................... [1](#page-0-2) **3 Description** ............................................................. [1](#page-0-1) **4 Revision History**..................................................... [2](#page-1-0) **5 Pin Configuration and Functions**......................... [4](#page-3-0) **6 Specifications**......................................................... [6](#page-5-0) 6.1 Absolute Maximum Ratings ...................................... [6](#page-5-1) 6.2 ESD Ratings.............................................................. [6](#page-5-2) 6.3 Recommended Operating Conditions....................... [6](#page-5-3) 6.4 Thermal Information.................................................. [6](#page-5-4) 6.5 Electrical Characteristics, Power Supply .................. [7](#page-6-0) 6.6 Electrical Characteristics........................................... [7](#page-6-1) 6.7 Power-Up Requirements........................................... [9](#page-8-0) 6.8 Timing Requirements................................................ [9](#page-8-1) 6.9 Switching Characteristics.......................................... [9](#page-8-2) 6.10 Typical Characteristics.......................................... [11](#page-10-0) **7 Detailed Description** ............................................ [14](#page-13-0) 7.1 Overview ................................................................. [14](#page-13-1) 7.2 Functional Block Diagram ....................................... [14](#page-13-2) 7.3 Feature Description................................................. [15](#page-14-0)

# **Table of Contents**



# <span id="page-1-0"></span>**4 Revision History**



#### **Changes from Revision C (August 2017) to Revision D Page**



#### **Changes from Revision B (August 2017) to Revision C Page**



### **EXAS STRUMENTS**









# <span id="page-3-1"></span><span id="page-3-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**

<span id="page-3-2"></span>



#### **[TUSB1002](http://www.ti.com/product/tusb1002?qgpn=tusb1002) [www.ti.com](http://www.ti.com)** SLLSEU4E –MAY 2016–REVISED MAY 2019

### **Pin Functions (continued)**

<span id="page-4-0"></span>

XAS **STRUMENTS** 

## <span id="page-5-0"></span>**6 Specifications**

### <span id="page-5-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $<sup>(1)</sup>$ </sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the GND terminal.

### <span id="page-5-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. .<br>(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-5-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



#### <span id="page-5-4"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/pdf/spra953)* application report.

# <span id="page-6-0"></span>**6.5 Electrical Characteristics, Power Supply**

over operating free-air temperature range (unless otherwise noted)



### <span id="page-6-1"></span>**6.6 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)



<span id="page-6-3"></span><span id="page-6-2"></span>Copyright © 2016–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLSEU4E&partnum=TUSB1002)*

# **Electrical Characteristics (continued)**







# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)



## <span id="page-8-0"></span>**6.7 Power-Up Requirements**

over operating free-air temperature range (unless otherwise noted)



(1) Following pins comprise CFG pins: MODE, CFG1, CFG2, CH1\_EQ1, CH1\_EQ2, CH2\_EQ1, and CH2\_EQ2.

(2) Internal reset is the AND of EN pin and internal Power Good.

### <span id="page-8-1"></span>**6.8 Timing Requirements**



#### <span id="page-8-2"></span>**6.9 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)





<span id="page-9-1"></span>

<span id="page-9-0"></span>



## **6.10 Typical Characteristics**

 $V_{CC}$  = 3.3V, 25°C, 200 mVpp  $V_{ID}$  sine wave,  $Z_{O}$  = 100  $\Omega$ , RGE package

<span id="page-10-0"></span>

**[TUSB1002](http://www.ti.com/product/tusb1002?qgpn=tusb1002)** SLLSEU4E –MAY 2016–REVISED MAY 2019 **[www.ti.com](http://www.ti.com)**

Texas **NSTRUMENTS** 

## **Typical Characteristics (continued)**

 $V_{CC}$  = 3.3V, 25°C, 200 mVpp V<sub>ID</sub> sine wave, Z<sub>O</sub> = 100 Ω, RGE package





#### **Typical Characteristics (continued)**

 $V_{CC}$  = 3.3V, 25°C, 200 mVpp  $V_{ID}$  sine wave,  $Z_{O}$  = 100  $\Omega$ , RGE package





# <span id="page-13-0"></span>**7 Detailed Description**

### <span id="page-13-1"></span>**7.1 Overview**

The TUSB1002 is the industry's first, dual lane USB 3.1 SuperSpeedPlus redriver. As signals traverse through a channel (like FR4 trace) the amplitude of the signal is attenuated. The attenuation varies depending on the frequency content of the signal. Depending the length of the channel this attenuation could be large enough resulting in signal integrity issues at a USB 3.1 receiver. By placing a TUSB1002 between USB3.1 host and device the attenuation effect of the channel can eliminated or minimized. The result is a USB3.1 compatible eye at the devices receiver. With up to 16 receiver equalization settings, the TUSB1002 can support many different channel loss combinations. The TUSB1002 offers low power consumption on a single 3.3 V supply with its ultra low power architecture. It supports the USB3.1 low power modes which further reduces idle power consumption. The TUSB1002 settings are configured through pins. In addition to equalization adjustment, the TUSB1002 provides knobs for adjusting DC gain and voltage output linearity range.

## <span id="page-13-2"></span>**7.2 Functional Block Diagram**



Copyright © 2016, Texas Instruments Incorporated



#### <span id="page-14-0"></span>**7.3 Feature Description**

#### **7.3.1 4-Level Control Inputs**

The TUSB1002 has (MODE, CFG1, CFG2, CH1\_EQ1, CH1\_EQ2, CH2\_EQ1, and CH2\_EQ2) 4-level inputs pins that are used to control the equalization gain and the output voltage swing dynamic range. These 4-level inputs use a resistor divider to help set the 4 valid levels and provide a wider range of control settings. There is an internal 45 kΩ pull-up and a 95 kΩ pull-down. These resistors, together with the external resistor connection combine to achieve the desired voltage level.

| <b>LEVEL</b> | <b>SETTINGS</b>                                                                            |  |  |  |
|--------------|--------------------------------------------------------------------------------------------|--|--|--|
|              | Option 1: Tie 1 $K\Omega$ 5% to GND.<br>Option 2: Tie directly to GND.                     |  |  |  |
|              | Tie 20 K $\Omega$ 5% to GND.                                                               |  |  |  |
|              | Float (leave pin open)                                                                     |  |  |  |
|              | Option 1: Tie 1 K $\Omega$ 5% to V <sub>CC</sub> .<br>Option 2: Tie directly to $V_{CC}$ . |  |  |  |

**Table 1. 4-Level Control Pin Settings**

#### **NOTE**

In order to conserve power, the TUSB1002 disables 4-level input's internal pull-up/pulldown resistors after the state of 4-level pins have been sampled on rising edge of EN. A change of state for any four level input pin is not applied to TUSB1002 until after EN pin transitions from low to high.

#### **7.3.2 Linear Equalization**

With a linear equalizer, the TUSB1002 can electrically shorten a particular channel allowing for longer run lengths.



**Figure 16. Linear Equalizer**

With a TUSB1002, the 28 in trace can be made to have similar insertion loss as the 12 inch trace.

The receiver equalization level for each channel is determined by the state of the CHx EQ1 and CHx EQ2 pins, where  $x = 1$  or 2.







#### <span id="page-15-1"></span><span id="page-15-0"></span>**7.3.3 Adjustable VOD Linear Range and DC Gain**

The CFG1 and CFG2 pins can be used to adjust the TUSB1002 output voltage swing linear range and receiver equalization DC gain. [Table 3](#page-15-2) details the available options.

<span id="page-15-3"></span>For best performance, the TUSB1002 should be operated within its defined VOD linearity range. The gain of the incoming VID should be kept to less than or equal to the TUSB1002 VOD linear range setting. The can be determined by [Equation 1:](#page-15-3)

VID at 5 GHz = VOD x  $(10^{-(Gv/20)})$ 

where

 $Gv = TUSB1002$  Gain and  $VOD = TUSB100$  VOD linearity setting. (1)

For example, for a VOD linearity range setting of 1200 mV, the maximum incoming VID signal at 5 GHz with a CHx\_EQ[1:0] setting of 1 (5.5 dB) is 1200 x (10 -<sup>(5.5/20)</sup>) = 637 mVpp. The TUSB1002 can be operated outside its VOD linear range but jitter will be higher.

<span id="page-15-2"></span>

| <b>SETTING#</b> | <b>CFG1 PIN LEVEL</b> | <b>CFG2 PIN LEVEL</b> | CH1 DC GAIN (dB) | CH2 DC GAIN (dB) | CH1 V <sub>OD</sub> LINEAR<br>RANGE (mVpp) | CH <sub>2</sub> V <sub>OD</sub> LINEAR<br>RANGE (mVpp) |
|-----------------|-----------------------|-----------------------|------------------|------------------|--------------------------------------------|--------------------------------------------------------|
|                 | 0                     | 0                     | $+1$             | $\mathbf 0$      | 900                                        | 900                                                    |
| $\overline{c}$  | $\Omega$              | $\mathsf{R}$          | $\mathbf 0$      | $+1$             | 900                                        | 900                                                    |
| 3               | $\Omega$              | F                     | $\Omega$         | $\mathbf 0$      | 900                                        | 900                                                    |
| 4               | $\Omega$              |                       | $+1$             | $+1$             | 900                                        | 900                                                    |
| 5               | R                     | $\mathbf 0$           | $\mathbf 0$      | 0                | 1000                                       | 1000                                                   |
| 6               | $\mathsf{R}$          | $\mathsf{R}$          | $+1$             | 0                | 1000                                       | 1000                                                   |
| $\overline{7}$  | $\mathsf{R}$          | E                     | $\Omega$         | $-1$             | 1000                                       | 1000                                                   |
| 8               | $\mathsf R$           |                       | $+2$             | $+2$             | 1000                                       | 1000                                                   |
| 9               | F                     | 0                     | $-1$             | $-1$             | 1200                                       | 1200                                                   |
| 10              | F                     | $\mathsf{R}$          | $-2$             | $-2$             | 1200                                       | 1200                                                   |
| 11              | F                     | E                     | $\Omega$         | $\mathbf 0$      | 1200                                       | 1200                                                   |
| 12              | F                     |                       | $+1$             | $+1$             | 1200                                       | 1200                                                   |
| 13              |                       | $\mathbf 0$           | $-1$             | 0                | 1200                                       | 1200                                                   |
| 14              |                       | R                     | $\Omega$         | -1               | 1200                                       | 1200                                                   |
| 15              |                       | F                     | $\Omega$         | $+1$             | 1200                                       | 1200                                                   |
| 16              |                       |                       | $+1$             | $\mathbf 0$      | 1200                                       | 1200                                                   |

**Table 3. VOD Linear Range and DC Gain**





#### **7.3.4 Receiver Detect Control**

The SLP S0# pin offers system designers the ability to control the TUSB1002 Rx.Detect functionality during Disconnect and U2/U3 states and therefore achieving lower consumption in these states. When the system is in a low power state (Sx where  $x = 1, 2, 3, 4,$  or 5), system can assert SLP\_S0# low to disable TUSB1002 receiver detect functionality. While SLP S0# is asserted low and USB 3.1 interface is in U3, the TUSB1002 keeps receiver termination active. The TUSB1002 will not respond to any LFPS signaling while in this state. This means that system wake from U3 is not supported while SLP S0# is asserted low. If the TUSB1002 is in Disconnect state when SLP S0# is asserted low, then TUSB1002 disables both channels receiver termination. When SLP S0# is asserted high, the TUSB1002 resumes normal operation of performing far-end receiver termination detection.

#### **7.3.5 USB3.1 Dual Channel Operation (MODE = "F")**

The TUSB1002 in dual-channel operation waits for far-end terminations on both channels 1 and 2 before transitioning to fully active state (U0 mode). This mode of operation, defined as MODE pin = 'F', is the most common configuration for USB3.1 Source (DFP) and Sink (UFP) applications.

#### **7.3.6 USB3.1 Single Channel Operation (MODE = "1")**

In some applications, like Type-C USB3.1 active cables, only one of the two channels may be active. For this application, setting MODE pin = '1', enables single-channel operation. In this mode of operation, the TUSB1002 attempts far-end termination on both channels 1 and 2. The channel which has a far-end termination detected will be enabled while the remaining channel will be disabled. If far-end termination is detected on both channels, then TUSB1002 behaves in dual channel operation (both channels enabled).

#### <span id="page-16-2"></span>**7.3.7 PCIe/SATA/SATA Express Redriver Operation (MODE = "R"; CFG1 = "0"; CFG2 = "0" )**

The TUSB1002 can be used as a PCI Express (PCIe) Gen3, SATA Gen3, or SATA Express redriver. When TUSB1002's MODE pin = "R", CFG1 pin =  $"0"$ , and CFG2 pin =  $"0"$ , the TUSB1002 will enable both channels (upstream and downstream) receiver and transmitter paths upon detecting far-end termination on both TX1 and TX2. Both upstream and downstream paths will remain enabled until EN pin is de-asserted low. All USB3.1 power management functionality is disabled in this mode. In this mode the TUSB1002 is transparent to PCIe link power management (L0s, L1) and SATA interface power states. Once far-end termination is detected on both TX1 and TX2, the TUSB1002 power will be at  $P_{(U0|SSP-1200mV)}$  regardless of the PCIe or SATA power state. To save power during system S3/S4/S5 states it is suggested to de-assert the EN pin to conserve power.

#### <span id="page-16-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Shutdown Mode**

The Shutdown mode is entered when EN pin is low and VCC is active and stable. This mode is the lowest power state of the TUSB1002. While in this mode, the TUSB1002 receiver terminations is disabled.

#### **7.4.2 Disconnect Mode**

Next to Shutdown Mode, the Disconnect mode is the lowest power state of the TUSB1002. The TUSB1002 enters this mode when exiting Shutdown mode. In this state, the TUSB1002 periodically checks for far-end receiver termination on both SSTX1 and SSTX2. Upon detection of the far-end receiver's termination on both ports, the TUSB1002 transitions to a fully active mode called U0 mode.

When SLP S0# is asserted low and the TUSB1002 is in Disconnect mode, the TUSB1002 remains in Disconnect mode and never perform far-end receiver detection. This allows even lower TUSB1002 power consumption while in the Disconnect mode. Once SLP\_S0# is asserted high, the TUSB1002 again starts performing far-end receiver detection so it can know when to exit the Disconnect mode.

#### <span id="page-16-1"></span>**7.5 U0 Mode**

The U0 mode is the highest power state of the TUSB1002. Anytime high-speed traffic (SuperSpeed or SuperSpeedPlus) is being received, the TUSB1002 remains in this mode. The TUSB1002 only exits this mode if electrical idle is detected on both SSRX1 and SSRX2. While in this mode, the TUSB1002 hs speed receivers and transmitters are powered and active.

Copyright © 2016–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLSEU4E&partnum=TUSB1002)*



### <span id="page-17-0"></span>**7.6 U1 Mode**

The U1 mode is the intermediate mode between U0 mode and U2/U3 mode. In U1 mode, the TUSB1002's receiver termination remains enabled and the TXP/N DC common mode is maintained.

#### <span id="page-17-1"></span>**7.7 U2/U3 Mode**

Next to the disconnect mode, the U2/U3 mode is next lowest power state. While in this mode, the TUSB1002 periodically performs far-end receiver detection. Anytime the far-end receiver termination is not detected on either CH1 or CH2, the TUSB1002 leaves the U2/U3 mode and transition to the Disconnect mode. It also monitors the SSRX1 and SSRX2 for a valid LFPS. Upon detection of a valid LFPS, the TUSB1002 immediately transitions to the U0 mode.

When SLP S0# is asserted low and the TUSB1002 is in U2/U3 mode, the TUSB1002 remains in U2/U3 state and never perform far-end receiver detection. While in this state, the TUSB1002 ignores LFPS signaling. This allows even lower TUSB1002 power consumption while in the U2/U3 mode. Once SLP S0# is asserted high, the TUSB1002 again starts performing far-end receive as well as monitor LFPS so it can know when to exit the U2/U3 mode.



## <span id="page-18-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-18-1"></span>**8.1 Application Information**

The TUSB1002 is a linear redriver designed specifically to compensation for ISI jitter caused by attenuation through a passive medium like traces and cables. Because the TUSB1002 has two independent channels, it can be optimized to correct ISI in both the upstream and downstream direction through 16 different equalization choices. Placing the TUSB1002 between a USB3.1 Host/device controller and a USB3.1 receptacle can correct signal integrity issues resulting in a more robust system.

## <span id="page-18-4"></span><span id="page-18-2"></span>**8.2 Typical USB3.1 Application**



Copyright © 2016, Texas Instruments Incorporated

#### **Figure 17. TUSB1002 in USB3.1 Host Application**

#### <span id="page-18-3"></span>**8.2.1 Design Requirements**

<span id="page-18-6"></span>For this design example, use the parameters shown in [Table 4](#page-18-5).

#### **Table 4. Design Parameters**

<span id="page-18-5"></span>

Copyright © 2016–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLSEU4E&partnum=TUSB1002)*



## **8.2.2 Detailed Design Procedure**

The TUSB1002 differential receivers and transmitters have internal BIAS and termination. For this reason, the TUSB1002 must be connected to the USB3.1 host and receptacle through external A/C coupling capacitors. In this example as depicted in [Table 4,](#page-18-5) 100 nF capacitors are placed on TX2P and TX2N, RX1P and RX1N, and TX1P and TX1N. 330 nF A/C coupling capacitors along with 220k resistors are placed on the RX2P and RX2N. Inclusion of these 330nF capacitors and 220k resistors is optional but highly recommended. If not implemented, then RX2P/N should be DC-coupled to the USB receptacle.

<span id="page-19-0"></span>

Copyright © 2016, Texas Instruments Incorporated

**Figure 18. Host Implementation Schematic**

<span id="page-19-1"></span>The USB3.1 Dual channel operation is used in this example. Mode pin should be left floating (unconnected) when using this mode.

In this example, the USB3.1 Host does not support a GPIO for indicating system Sx state or low power states and therefore the SLP S0# pin can be left floating.

The TUSB1002 compensates for channel loss in both the upstream (D to C) and downstream direction (A to B). This is done by configuring the CH1\_EQ[2:1] and CH2\_EQ[2:1] pins to the equalization setting that matches as close possible to the channel insertion loss. In this particular example, CH1\_EQ[2:1] is for path A to B which is the channel between USB3.1 host and the TUSB1002, and CH2\_EQ[2:1] is for path C to D which is the channel between TUSB1002 and the USB3.1 receptacle.

The TUSB1002 supports 5 levels of DC gain that are selected by the CFG[2:1] pins. Typically, the DC gain should be set to 0 dB but may need to be adjusted to correct any one of the following conditions:

- 1. Input  $V_{\text{ID}}$  too high resulting in  $V_{\text{OD}}$  being greater than USB 3.1 defined swing. For this case, a negative DC gain should be used.
- 2. Input  $V_{ID}$  too low resulting in  $V_{OD}$  being less than USB 3.1 defined swing. For this case, a positive DC gain should be used.
- 3. Low frequency discontinuities in the channel resulting in DC component of the signal clipping the vertical eye mask. For this case, a positive DC gain should be used.

It is assumed in this example the incoming  $V_{\text{ID}}$  is at the nominal defined USB3.1 range and the channel is linear across frequency. The CFG1 and CFG2 pins can both be left floating if these assumptions are true.



In this particular example, the channel A-B has a trace length of 8 inches with a 4 mil trace width. This particular channel has about 0.83 dB per inch of insertion loss at 5 GHz. This equates to approximately 6.7 dB of loss for the entire 8 inches of trace. An additional 1.5 dB of loss is added due to package of the USB3.1 Host, TUSB1002, and the A/C coupling capacitor. This brings the entire channel loss at 5 GHz to 6.7 dB + 1.5 dB = 8.2 dB. A typical USB 3.1 host/device will have around 3 dB of transmitter de-emphasis. Transmitter de-emphasis pre-compensates for the loss of the output channel. With 3 dB of de-emphasis, the total equalization required by the TUSB1002 is in the 5.2 dB (8.2 dB - 3 dB) range. The channel A-B for this example is connected to TUSB1002's RX1P/N input and therefore CH1\_EQ[2:1] pins are used for adjusting TUSB1002 RX1P/N equalization settings. The CH1 EQ[2:1] pins should be set such that TUSB1002 equalization is between 5dB and 8dB.

The channel C-D has a trace length of 4 inches with a 4mil trace width. Assuming 0.83 dB per inch of insertion loss, the 4 inch trace will equate to about 3.32 dB of loss at 5 GHz. An additional 2dB of loss needs to be added due to package, A/C coupling capacitor, and the USB 3.1 receptacle. The total loss is around 5.32 dB. Because channel C-D includes a USB 3.1 receptacle, the actual total loss could be much greater than 5.32dB due to the fact that devices plugged into the receptacle will also have loss. The device plugged into receptacle will have either a short or long channel. USB3.1 standard defines total loss limit of 23dB that is distributed as 8.5 dB for Host, 8.5dB for device, and 6.0dB for cable. With variable channel of devices plugged into the USB3.1 receptacle, configuring TUSB1002's RX2P/N equalization settings is not as straight forward as Channel A-B.

Engineer can not set TUSB1002 CH2 EQ[2:1] pins to the largest equalization setting to accommodate the largest allowed USB3.1 device/cable loss of 14.5 dB. Doing so will result in TUSB1002 operating outside its linear range when a device with short channel is plugged into the receptacle. For this reason, it is recommended to configure TUSB1002 CH2 EQ[2:1] pins to equalize a shorter device channel. This will result in requiring USB3.1 host to compensate for remaining channel loss for the worse case USB3.1 channel of 14.5 dB. The definition of a short device channel is not specified in USB 3.1 specification. Therefore, an engineer must make their own loss estimate of what constitutes a short device channel. For particular example, we will assume the short channel is around 3 to 5 dB. The device's channel loss will need to be added to estimated Channel C-D loss minus the typical 3db of de-emphasis. This means CH2\_EQ[2:1] pins should be configured to handle a loss of 5 to 7 db.



#### <span id="page-20-0"></span>**8.2.3 Application Curves**

**Figure 19. Insertion Loss for 8inch 4 mil FR4 Trace**

# <span id="page-21-0"></span>**8.3 Typical SATA, PCIe and SATA Express Application**



**Figure 20. SATA/PCIe/SATA Express Typical Application**

#### **8.3.1 Design Requirements**

#### **Table 5. Design Parameters**



#### **8.3.2 Detailed Design Procedure**

The MODE pin  $=$  "R", CFG1  $=$  "0", and CFG2  $=$  "0" will place the TUSB1002 into PCIe mode. In this mode, the TUSB1002 will have its DC gain fixed at 0dB and its linearity range fixed at 1200mV. The TUSB1002 will perform far-end receiver termination detection and enable both upstream and downstream paths when far-end termination is detected on both TX1 and TX2.

The AC coupling capacitor range defined for a SATA device is a lot smaller than the AC-coupling capacitor range defined for SATA Express and PCI Express (PCIe) as indicated by [Figure 21.](#page-22-0) The AC-coupling capacitor range defined for SATA Express and PCI Express is within the same range as the AC-coupling capacitor range defined by USB 3.1. The TUSB1002 will be able to detect PCIe and SATA Express device's receiver termination. But the SATA's 12nF (max) AC-coupling capacitor will prevent TUSB1002 from detecting the SATA device's receiver termination. To correct this problem, a ferrite bead along with 49.9 ohm resistor must be placed between  $C_{T<sub>X2</sub>}$ and miniCard/mSATA socket. These components can be isolated from the high-speed channel when PCIe or



SATA Express is active by using an NFET as shown in [Figure 22](#page-23-0). The NFET should be enabled whenever a SATA device is present. The ferrite bead chosen must present at least 600 ohms impedance at 100MHz so as to not impact high-speed signalling. It is recommended to use Murata BLM03AG601SN1 or BLM03HD601SN1D or a ferrite bead with similar characteristics from a different vendor. For applications which only require support for PCIe and SATA Express and do not need to support SATA, the ferrite beads and 49.9 ohm resistors are not needed.



Copyright © 2017, Texas Instruments Incorporated

#### **Figure 21. AC-Coupling capacitor Implementation for SATA, SATA Express, and PCIe Devices**

<span id="page-22-0"></span>The TUSB1002's power will be at  ${\sf P}_{(\sf U0\_SSP\_1200mV)}$  when both its upstream and downstream paths are enabled. In order to save system power in system S3/S4/S5 states, it is suggested to control TUSB1002's EN pin. Anytime the system enters a low power state (S3, S4, or S5), it is suggested to de-assert the EN pin. While EN pin is deasserted, the TUSB1002 will consume  $P_{(SHUTDOWN)}$ . Assertion of this pin is necessary anytime the system exits a lower power state.

The TUSB1002 compensates for channel loss in both the upstream (C to D) and downstream direction (A to B). This is done by configuring the CH1\_EQ[2:1] and CH2\_EQ[2:1] pins to the equalization setting that matches as close possible to the channel insertion loss. In this particular example, CH2\_EQ[2:1] is for path A to B which is the channel between PCIe/SATA/SATA Express host and the TUSB1002, and CH1\_EQ[2:1] is for path C to D which is the channel between TUSB1002 and the miniCard/mSATA socket.

In this particular example, the channel A-B has a trace length of 8 inches with a 4 mil trace width. This particular channel has about 0.83 dB per inch of insertion loss at 5 GHz. This equates to approximately 6.7 dB of loss for the entire 8 inches of trace as depicted in [Figure 19](#page-20-0). An additional 1.5 dB of loss is added due to package of the PCIe/SATA/SATA Express Host, TUSB1002, and the A/C coupling capacitor. This brings the entire channel loss at 5 GHz to 6.7 dB  $+$  1.5 dB = 8.2 dB. The channel A-B for this example is connected to TUSB1002 RX2P/N input and therefore CH2\_EQ[2:1] pins are used for adjusting TUSB1002 RX2P/N equalization settings. The CH2\_EQ[2:1] pins should be set such that TUSB1002 equalization is between 5dB and 8dB. A value closer to 5 dB maybe best if Host has transmitter de-emphasis.

A similar method should be used for the upstream path (C to D). In this particular example, C to D has a trace length of 2 inches with a 4-mil trace width. This equates to approximately 1.5 dB at 5 GHz. The SATA/SATA Express/PCIe device will have its own channel loss. This loss can be added to the C to D channel loss. For this example, we will assume a value of 5dB is acceptable to compensate for C to D channel loss as well as loss associated with the SATA/SATA Express/PCIe device. The CH1\_EQ[2:1] pins should be set such that TUSB1002 equalization is 5dB.

**[TUSB1002](http://www.ti.com/product/tusb1002?qgpn=tusb1002)** SLLSEU4E –MAY 2016–REVISED MAY 2019 **[www.ti.com](http://www.ti.com)**





<span id="page-23-0"></span>**Figure 22. Example SATA/PCIe/SATA Express Schematic**



#### **8.3.3 Application Curves**



# <span id="page-24-0"></span>**9 Power Supply Recommendations**

The TUSB1002 has two  $V_{CC}$  supply pins. It is recommended to place a 100 nF de-coupling capacitor near each of the V<sub>CC</sub> pins. It is also recommended to have at least one bulk capacitor of at least 10  $\mu$ F on the V<sub>CC</sub> plane near the TUSB1002.

# <span id="page-24-1"></span>**10 Layout**

#### <span id="page-24-2"></span>**10.1 Layout Guidelines**

- RXP/N and TXP/N pairs should be routed with controlled 90- $\Omega$  differential impedance (±15%).
- Keep away from other high speed signals.
- Intra-pair routing should be kept to within 2 mils.
- Length matching should be near the location of mismatch
- Each pair should be separated at least by 3 times the signal trace width.
- The use of bends in differential traces should be kept to a minimum. When bends are used, the number of left and right bends should be as equal as possible and the angle of the bend should be ≥ 135 degrees. This minimizes any length mismatch causes by the bends; ad therefore, minimize the impact bends have on EMI.
- Route all differential pairs on the same of layer.
- The number of VIAS should be kept to a minimum. It is recommended to keep the VIAS count to 2 or less.
- Keep traces on layers adjacent to ground plane.
- Do NOT route differential pairs over any plane split.
- Adding Test points causes impedance discontinuity; and therefore, negatively impact signal performance. If test points are used, they should be placed in series and symmetrically. They must not be placed in a manner that causes a stub on the differential pair.

### <span id="page-25-0"></span>**10.2 Layout Example**

### **Example 4 layer PCB Stackup**





**Figure 25. Example Layout**



# <span id="page-26-0"></span>**11 Device and Documentation Support**

### <span id="page-26-1"></span>**11.1 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-26-2"></span>**11.2 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-26-3"></span>**11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### <span id="page-26-4"></span>**11.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-26-5"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 28-Sep-2021

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-May-2019



\*All dimensions are nominal



# **GENERIC PACKAGE VIEW**

# **RGE 24 VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGE0024H**

# **PACKAGE OUTLINE**

# **VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **RGE0024H VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_33_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **RGE0024H VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK- NO LEAD

![](_page_34_Figure_4.jpeg)

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..

![](_page_34_Picture_7.jpeg)

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale [\(https:www.ti.com/legal/termsofsale.html\)](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated