# National Semiconductor is now part of Texas Instruments.

Search <a href="http://www.ti.com/">http://www.ti.com/</a> for the latest technical information and details on our current products and services.

|                                                         |                                        |                                                                                           |                                                                                                                                                                                           |                                   |                                |                                 |                                         | F                                          | REVISI                      | ONS                            |                                              |                |               |       |        |              |                |          |       |     |
|---------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------|---------------------------------|-----------------------------------------|--------------------------------------------|-----------------------------|--------------------------------|----------------------------------------------|----------------|---------------|-------|--------|--------------|----------------|----------|-------|-----|
| LTR                                                     |                                        |                                                                                           |                                                                                                                                                                                           |                                   |                                | DESCF                           | RIPTIO                                  | N                                          |                             |                                |                                              |                | DA            | TE (Y | R-MO-I | DA)          |                | APPF     | ROVED |     |
| А                                                       |                                        | nge the<br>-R038-                                                                         |                                                                                                                                                                                           | n of fo                           | otnote                         | <u>2</u> / unde                 | r Table                                 | IIA in                                     | accord                      | ance w                         | ith N.C                                      | D.R.           |               | •     | 1-04   |              |                | R. M     | NINNC |     |
| В                                                       |                                        |                                                                                           | e outline X, paragraph 1.5, and radiation hardened requirements. anges to 1.2.4, 1.3, table I, figure 1, and 4.4.4. Redrawn ro ne radiation hardened circuits and make change to 3.2.3 ro |                                   |                                |                                 | 99-12-06                                |                                            |                             | R. MONNIN                      |                                              |                |               |       |        |              |                |          |       |     |
| С                                                       | Dele                                   | te the r                                                                                  | adiatio                                                                                                                                                                                   | n harde                           | ened ci                        | rcuits a                        | ınd mal                                 | ke char                                    | nge to 3                    | 3.2.3                          | ro                                           |                | 01-06-12      |       |        |              | R. M           | NINNC    |       |     |
| D                                                       |                                        | ake changes to the output saturation voltage test conditions as specified nder TABLE I ro |                                                                                                                                                                                           |                                   |                                | d                               | 05-03-03                                |                                            |                             |                                |                                              | R. MONNIN      |               |       |        |              |                |          |       |     |
| Е                                                       | +I <sub>CC</sub><br>spec               | , -I <sub>CC</sub> ,<br>ified ur                                                          | Acceler<br>I <sub>LEAK</sub> ,<br>Ider Ta<br>Ik to the                                                                                                                                    | l <sub>BIAS</sub> , `<br>ble l. I | V <sub>OS</sub> , Ic<br>Make c | os, V <sub>IN</sub> ,<br>hanges | rate bu<br>V <sub>SAT</sub> ,<br>to Tab | urnout t<br>A <sub>V</sub> , an<br>le IIB. | tests. I<br>d CMF<br>Add ra | Make c<br>RR tests<br>adiation | hanges<br>as<br>harder                       | s to<br>ned    |               | 08-0  | 9-03   |              |                | R. H     | EBER  |     |
| F                                                       | Make                                   | e chanc                                                                                   | ies to 1                                                                                                                                                                                  | 1.2.2, 1                          | .5, Tab                        | w Dose<br>le I, fig<br>ircuit d | Rate.<br>ure 1, 1<br>ie Appe            | Table II<br>endix A                        | B, and<br>ro                | 4.4.4.1                        |                                              |                |               | 08-1  | 2-16   |              |                | R. H     | EBER  |     |
| G                                                       |                                        |                                                                                           |                                                                                                                                                                                           |                                   |                                | pecial a<br>s ro                | assemb<br>O                             | oly instr                                  | uctions                     | notes.                         |                                              |                |               | 13-0  | 5-06   |              |                | C. SA    | AFFLE |     |
| REV<br>SHEET<br>REV                                     | G                                      | G                                                                                         | G                                                                                                                                                                                         | G                                 |                                |                                 |                                         |                                            |                             |                                |                                              |                |               |       |        |              |                |          |       |     |
| SHEET                                                   | 15                                     | 16                                                                                        | 17                                                                                                                                                                                        | 18                                |                                |                                 |                                         |                                            |                             |                                |                                              |                |               |       |        |              |                |          |       |     |
| REV STATUS                                              |                                        | L . 🗸                                                                                     | L                                                                                                                                                                                         | RE\                               | /                              | 1                               | G                                       | G                                          | G                           | G                              | G                                            | G              | G             | G     | G      | G            | G              | G        | G     | G   |
| OF SHEETS                                               |                                        |                                                                                           |                                                                                                                                                                                           | SHE                               |                                |                                 | 1                                       | 2                                          | 3                           | 4                              | 5                                            | 6              | 7             | 8     | 9      | 10           | 11             | 12       | 13    | 14  |
| PMIC N/A  STAN MICRO                                    |                                        |                                                                                           |                                                                                                                                                                                           | PRE<br>RIC                        | PAREI                          | ICER                            |                                         |                                            | l ~                         | 7                              | <u>l                                    </u> | CO             | DLA I<br>DLUM | _AND  | ANE    | MAF<br>O 432 | RITIM<br>218-3 | E<br>990 |       | 1-1 |
| THIS DRAWIN<br>FOR US<br>DEPAR<br>AND AGEN<br>DEPARTMEN | IG IS A<br>SE BY .<br>RTMEN<br>ICIES ( | VAILA<br>ALL<br>ITS<br>DF THE                                                             | <b>=</b>                                                                                                                                                                                  | DRA                               |                                | FRYE<br>APPRO                   | OVAL [<br>)3-21                         | )ATE                                       |                             | VO                             |                                              | CIRCI<br>GE CO |               | ARA1  |        |              |                |          |       |     |
| AMS                                                     | SC N/A                                 |                                                                                           |                                                                                                                                                                                           | KEV                               | IOION                          |                                 | G                                       |                                            |                             | _                              | ZE<br>A                                      | _              | 67268         |       |        | ;            | 5962-          | 9679     | 8     |     |

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device class Q) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>               |
|-------------|----------------|---------------------------------------|
| 01          | LM119          | High speed, dual, voltage comparator  |
| 02          | LM119          | Low dose rate radiation hardened high |
|             |                | speed, dual, voltage comparator       |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

Q or V

Certification and qualification to MIL-PRF-38535

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                 |
|----------------|------------------------|------------------|-------------------------------|
| С              | GDIP1-T14 or CDIP2-T14 | 14               | Dual-in-line                  |
| Н              | GDFP1-F10 or CDFP2-F10 | 10               | Flat pack                     |
|                | MACY1-X10              | 10               | Can                           |
| X              | GDFP1-G10              | 10               | Flat pack with gullwing leads |

1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                     | 5962-96798 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>G | SHEET 2    |

# 1.3 Absolute maximum ratings. 1/

| Total supply voltage                                         | 36 V              |
|--------------------------------------------------------------|-------------------|
| Output to negative supply voltage                            | 36 V              |
| Ground to negative supply voltage                            |                   |
| Ground to positive supply voltage                            |                   |
| Differential input voltage                                   | ±5 V              |
| Input voltage                                                |                   |
| Output short circuit duration (internally limited)           |                   |
| Storage temperature range                                    | -65°C to +150°C   |
| Power dissipation (P <sub>D</sub> ) (T <sub>A</sub> = +25°C) | 500 mW <u>3</u> / |
| Lead temperature (soldering, 10 seconds)                     | +260°C            |
| Junction temperature (T <sub>J</sub> )                       | +150°C            |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ):     |                   |
| Case outline C                                               | 11°C/W            |
| Case outlines H and X                                        | 13°C/W            |
| Case outline I                                               | 31°C/W            |
| Thermal resistance, junction-to-case (θJA):                  |                   |
| Case outline C                                               | 94°C/W still air  |
|                                                              | 52°C/W 500 LFPM   |
| Case outlines H and X                                        | 215°C/W still air |
|                                                              | 132°C/W 500 LFPM  |
| Case outline I                                               | 162°C/W still air |
|                                                              | 88°C/W 500 LFPM   |
|                                                              |                   |

# 1.4 Recommended operating conditions.

Ambient operating temperature range (T<sub>A</sub>) .....-55°C to +125°C

Maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_J$  (maximum junction temperature),  $\theta_{JA}$  (package junction to ambient thermal resistance), and  $T_A$  (ambient temperature). The maximum allowable power dissipation at any temperature is  $P_D = (T_J(max) - T_A) / \theta_{JA}$  or the number given in absolute maximum ratings paragraph 1.3 herein, whichever is lower.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96798 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |

<sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

 $<sup>\</sup>underline{2}$ / For supply voltages less than  $\pm 15$  V, the absolute maximum input voltage is equal to the supply voltage.

#### 1.5 Radiation features.

| Maximum total dose available (dose rate = $50 - 300 \text{ rads}(Si)/s$ ): |                |   |
|----------------------------------------------------------------------------|----------------|---|
| Device type 01                                                             |                |   |
| RHA level R                                                                | ≥100 krads(Si) | 4 |
| Maximum total dose available (dose rate = 10 mrads (Si)/s):                |                |   |
| Device type 02                                                             |                |   |
| RHA level R                                                                | ≥100 krads(Si) | 5 |

The manufacturer supplying device type 02 RHA parts on this drawing has performed a characterization test to demonstrate that the parts do not exhibit enhanced low dose rate sensitivity (ELDRS) according to MIL-STD-883 Method 1019 paragraph 3.13.1.1. Therefore this part may be considered ELDRS free. However, the manufacturer will continue to perform low dose rate lot acceptance testing on each wafer lot or wafer until characterization testing has been performed according to test method 1019 of MIL-STD-883. Since the redesigned part did not demonstrate ELDRS per Method 1019 and the previously tested device type 01 was not tested for ELDRS, device type 02 will be added to distinguish it from the 01 device type.

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

# DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="https://quicksearch.dla.mil">https://quicksearch.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96798 |  |
|----------------------------------------------------|------------------|---------------------|------------|--|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 4    |  |

<sup>4/</sup> For device type 01, these parts may be dose rate sensitive in a space environment and may demonstrate enhanced low dose rate effects. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, method 1019, condition A.

<sup>5/</sup> For device type 02, this part has been tested and does not demonstrate low dose rate sensitivity. These parts may be sensitive in a high dose environment. Radiation end point limits for the noted parameters are guaranteed for the conditions specified in MIL-STD-883, method 1019, condition D.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 as specified herein, or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
  - 3.1.1 Microcircuit die. For the requirements of microcircuit die, see appendix A to this document.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
- 3.2.3 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                     | 5962-96798 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>G | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                      | Symbol            | -55°C ≤                                                  | ons $\underline{1}/\underline{2}/\underline{3}/$<br>T <sub>A</sub> $\leq$ +125°C<br>rwise specified | Group A subgroups | Device<br>type | Lir  | Unit |    |
|---------------------------|-------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------|----------------|------|------|----|
|                           |                   |                                                          |                                                                                                     |                   |                | Min  | Max  |    |
| Positive supply current   | +lcc              | V <sub>S</sub> = ±15 V,                                  | V <sub>O</sub> = low,                                                                               | 1                 | 01, 02         |      | 11   | mA |
|                           |                   | +V = 5.6 V 1                                             | thru 1.4 kΩ                                                                                         | 2,3               |                |      | 11.5 |    |
| Negative supply current   | -lcc              | V <sub>S</sub> = ±15 V,                                  | $V_O = low,$                                                                                        | 1                 | 01, 02         | -4.2 |      | mA |
|                           |                   | +V = 5.6 V 1                                             | thru 1.4 kΩ                                                                                         | 2                 |                | -4.5 |      |    |
|                           |                   |                                                          |                                                                                                     | 3                 |                | -6.0 |      |    |
| Output leakage current 4/ | I <sub>LEAK</sub> | +V <sub>S</sub> = +15 \                                  | V, -V <sub>S</sub> = -1 V,                                                                          | 1                 | 01, 02         |      | 1.8  | μА |
|                           |                   | V <sub>GND</sub> = 0 V, V <sub>OUT</sub> = 35 V          |                                                                                                     | 2,3               |                |      | 10   |    |
| Input bias current        | I <sub>BIAS</sub> | V <sub>S</sub> = ±15 V                                   |                                                                                                     | 1                 | 01, 02         |      | .475 | μА |
|                           |                   |                                                          |                                                                                                     | 2,3               |                |      | .95  |    |
|                           |                   |                                                          | M,D,P,L,R                                                                                           | 1                 | =              |      | 1    |    |
|                           |                   | $+V_S = 5 \text{ V}, -V_S = 0 \text{ V}  \underline{5}/$ |                                                                                                     | 1                 |                |      | .475 |    |
|                           |                   |                                                          |                                                                                                     | 2,3               |                |      | .95  |    |
|                           |                   |                                                          | M,D,P,L,R                                                                                           | 1                 |                |      | 1    |    |
| Input offset voltage      | V <sub>OS</sub>   | +V <sub>S</sub> = 5 V,                                   | $-V_S = 0 V, \underline{5}/$                                                                        | 1                 | 01, 02         | -3.8 | 3.8  | mV |
|                           |                   | V <sub>CM</sub> = 1 V,                                   | $R_S \le 5 \text{ k}\Omega$                                                                         | 2,3               |                | -6.8 | 6.8  | -  |
|                           |                   |                                                          | M,D,P,L,R                                                                                           | 1                 |                | -4.0 | 4.0  |    |
|                           |                   | +Vs = 5 V,                                               | $-V_S = 5 \text{ V}, -V_S = 0 \text{ V}, \underline{5}/$                                            |                   | -              | -3.8 | 3.8  | 1  |
|                           |                   | V <sub>CM</sub> = 3 V,                                   | $R_S \le 5 \text{ k}\Omega$                                                                         | 2,3               |                | -6.8 | 6.8  | _  |
|                           |                   |                                                          | M,D,P,L,R                                                                                           | 1                 |                | -4.0 | 4.0  |    |
|                           |                   | V <sub>S</sub> = ±15 V,                                  |                                                                                                     | 1                 | 1              | -3.8 | 3.8  | 1  |
|                           |                   | V <sub>CM</sub> = 12 V                                   | $^{\prime}$ , R <sub>S</sub> $\leq$ 5 k $\Omega$                                                    | 2,3               |                | -6.8 | 6.8  | -  |
|                           |                   |                                                          | M,D,P,L,R                                                                                           | 1                 |                | -4.0 | 4.0  |    |
|                           |                   | V <sub>S</sub> = ±15 V,                                  |                                                                                                     | 1                 |                | -3.8 | 3.8  |    |
|                           |                   | V <sub>CM</sub> = -12 \                                  | $V$ , R <sub>S</sub> $\leq$ 5 k $\Omega$                                                            | 2,3               | 1              | -6.8 | 6.8  |    |
|                           |                   |                                                          | M,D,P,L,R                                                                                           | 1                 | 1              | -4.0 | 4.0  | 1  |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96798 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 6    |

TABLE I. <u>Electrical performance characteristics</u> – Continued.

| Test Symbol          |                  | Conditions $\underline{1}/\underline{2}/\underline{3}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>unless otherwise specified | Group A subgroups | Device<br>Type | Limits |     | Unit |
|----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|--------|-----|------|
|                      |                  |                                                                                                                                    |                   |                | Min    | Max |      |
| Input offset current | los              | +V <sub>S</sub> = 5 V, -V <sub>S</sub> = 0 V, <u>5</u> /                                                                           | 1                 | 01, 02         | -75    | 75  | nA   |
|                      |                  | V <sub>CM</sub> = 1 V                                                                                                              | 2,3               |                | -100   | 100 | =    |
|                      |                  | +V <sub>S</sub> = 5 V, V <sub>CM</sub> = 3 V <u>5</u> /                                                                            | 1                 |                | -75    | 75  |      |
|                      |                  |                                                                                                                                    | 2,3               |                | -100   | 100 | =    |
|                      |                  | V <sub>S</sub> = ±15 V, V <sub>CM</sub> = 12 V                                                                                     | 1                 |                | -75    | 75  |      |
|                      |                  |                                                                                                                                    | 2,3               |                | -100   | 100 |      |
|                      |                  | $V_S = \pm 15 \text{ V}, V_{CM} = -12 \text{ V}$                                                                                   | 1                 |                | -75    | 75  |      |
|                      |                  |                                                                                                                                    | 2,3               |                | -100   | 100 |      |
| Input voltage range  | V <sub>IN</sub>  | V <sub>S</sub> = ±15 V <u>5</u> / <u>6</u> /                                                                                       | 1,2,3             | 01, 02         | -12    | 12  | ٧    |
|                      |                  | +V <sub>S</sub> = 5 V, -V <sub>S</sub> = 0 V <u>6</u> /                                                                            | 1,2,3             |                | 1      | 3   | =    |
| Output saturation    | V <sub>SAT</sub> | $V_S = \pm 15 \text{ V},  \underline{4}/$                                                                                          | 1,2,3             | 01, 02         |        | 1.5 | V    |
| voltage              | VSAT             | $I_{OUT} = 25 \text{ mA}, V_{IN} \le -5 \text{ mV}$                                                                                | 1,2,3             | 01, 02         |        | 2.  | _ `  |
|                      |                  | $+V_S = 3.5 \text{ V}, -V_S = -1 \text{ V},$                                                                                       | 1,2               |                |        | 0.4 |      |
|                      |                  | $V_{IN} \le -6 \text{ mV}, I_{SINK} \le 3.2 \text{ mA}$                                                                            | 3                 |                |        | 0.6 |      |

See footnotes at end of table.

| STANDARD                    |  |  |  |  |  |
|-----------------------------|--|--|--|--|--|
| <b>MICROCIRCUIT DRAWING</b> |  |  |  |  |  |
| DLA LAND AND MARITIME       |  |  |  |  |  |
| COLUMBUS, OHIO 43218-3990   |  |  |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-96798 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>G | SHEET 7    |

TABLE I. Electrical performance characteristics - Continued.

| Test                        | Symbol | Conditions $\underline{1}/\underline{2}/\underline{3}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>unless otherwise specified | Group A subgroups | Device<br>Type | Lir  | mits | Unit |
|-----------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|------|------|------|
|                             |        |                                                                                                                                    |                   |                | Min  | Max  |      |
| Voltage gain                | Av     | $V_S = \pm 15 \text{ V}, \qquad 7/$                                                                                                | 4                 | 01, 02         | 10.5 |      | k    |
|                             |        | $\Delta V_{OUT} = 12 \text{ V}, \text{ R}_{L} = 1.4 \text{ k}\Omega$                                                               | 5,6               |                | 10   |      |      |
|                             |        | $+V_S = 5 \text{ V}, -V_S = 0 \text{ V},  5 / 7 /$                                                                                 | 4                 |                | 8    |      |      |
|                             |        | $\Delta V_{OUT} = 4.5 \text{ V}, R_L = 1.4 \text{ k}\Omega$                                                                        | 5                 |                | 5    |      |      |
|                             |        |                                                                                                                                    | 6                 |                | 5.8  |      |      |
| Common mode rejection ratio | CMRR   | $V_S = \pm 15 \text{ V}, V_{CM} = \pm 12 \text{ V}$                                                                                | 4                 | 01, 02         | 80   |      | dB   |

- $\underline{1}$ /  $V_{CM} = 0 V$ .
- 2/ RHA devices supplied to this drawing have been characterized and are tested through all levels M, D, P, L, and R of irradiation. Pre and Post irradiation values are identical unless otherwise specified in table I. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = +25°C.
- 3/ For device type 01, this part may be dose rate sensitive in a space environment and may demonstrate enhanced low dose rate effects. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, method 1019, condition A. For device type 02, this part has been tested and does not demonstrate low dose rate sensitivity. These parts may be sensitive in a high dose environment. Radiation end point limits for the noted parameters are guaranteed for the conditions specified in MIL-STD-883, test method 1019, condition D.
- $\underline{4}$ /  $V_{IN} \ge 8$  mV at extremes for  $I_{LEAK}$  and  $V_{IN} \le -8$  mV at extremes for  $V_{SAT}$ , ( $V_{IN}$  to exceed  $V_{OS}$ ).
- 5/ 5 V differential across +VS and -VS.
- 6/ Parameter guaranteed by VOS and I<sub>IO</sub>.
- 7/ k = V/mV.

| STANDARD              |  |  |  |  |
|-----------------------|--|--|--|--|
| MICROCIRCUIT DRAWING  |  |  |  |  |
| DLA LAND AND MARITIME |  |  |  |  |

COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-96798 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>G | SHEET 8    |

| Device types       | 01 and 02       |                 |  |
|--------------------|-----------------|-----------------|--|
| Case outlines      | С               | H, I, and X     |  |
| Terminal<br>number | Termina         | l symbol        |  |
| 1                  | NC              | OUTPUT 1        |  |
| 2                  | NC              | GND 1           |  |
| 3                  | GND 1           | +INPUT 1        |  |
| 4                  | +INPUT 1        | -INPUT 1        |  |
| 5                  | -INPUT 1        | -V <sub>S</sub> |  |
| 6                  | -V <sub>S</sub> | OUTPUT 2        |  |
| 7                  | OUTPUT 2        | GND 2           |  |
| 8                  | GND 2           | +INPUT 2        |  |
| 9                  | +INPUT 2        | -INPUT 2        |  |
| 10                 | -INPUT 2        | +V <sub>S</sub> |  |
| 11                 | +V <sub>S</sub> |                 |  |
| 12                 | OUTPUT 1        |                 |  |
| 13                 | NC              |                 |  |
| 14                 | NC              |                 |  |

No connection.

FIGURE 1. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96798 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 9          |

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.
  - 4.2.1 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections, and as specified herein.
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table IIA herein.
    - b. Subgroups 7, 8, 9, 10, and 11 in table I, method 5005 of MIL-STD-883 shall be omitted.
  - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019, condition A for device type 01, condition D for device type 02, and as specified herein.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96798 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 10   |

TABLE IIA. Electrical test requirements.

| Test requirements            | Subgroups              |                |  |
|------------------------------|------------------------|----------------|--|
|                              | (in accordance with    |                |  |
|                              | MIL-PRF-385            | 35, table III) |  |
|                              | Device                 | Device         |  |
|                              | class Q                | class V        |  |
| Interim electrical           |                        |                |  |
| parameters (see 4.2)         |                        |                |  |
| Final electrical             | 1,2,3,4,5,6 <u>1</u> / | 1,2,3,4,5,6    |  |
| parameters (see 4.2)         |                        | <u>1</u> /     |  |
| Group A test                 | 1,2,3,4,5,6            | 1,2,3,4,5,6    |  |
| requirements (see 4.4)       |                        |                |  |
| Group C end-point electrical | 1,2,3,4,5,6            | 1,2,3,4,5,6    |  |
| parameters (see 4.4)         |                        | <u>2</u> /     |  |
| Group D end-point electrical | 1,2,3,4,5,6            | 1,2,3,4,5,6    |  |
| parameters (see 4.4)         |                        |                |  |
| Group E end-point electrical | 1                      | 1              |  |
| parameters (see 4.4)         |                        |                |  |

<sup>1/</sup> PDA applies to subgroup 1.

TABLE IIB. Delta limits. 1/

| Parameters              | Symbol           | Conditions                                                                                          | Device types | Limit   |
|-------------------------|------------------|-----------------------------------------------------------------------------------------------------|--------------|---------|
| Positive supply current | +lcc             | $V_S = \pm 15 \text{ V}, V_O = \text{low},$<br>+V = 5.6 thru 1.4 k $\Omega$                         | 01, 02       | ±1 mA   |
| Negative supply current | -l <sub>CC</sub> | $V_S = \pm 15 \text{ V}, V_O = \text{low},$<br>+V = 5.6 thru 1.4 k $\Omega$                         | 01, 02       | ±0.5 mA |
| Input offset voltage    | V <sub>OS</sub>  | $+V_S = 5 \text{ V}, -V_S = 0 \text{ V},$ $V_{CM} = 1 \text{ V}, \text{ R}_S \le 5 \text{ k}\Omega$ | 01, 02       | ±0.4 mV |

 $<sup>1/</sup>V_{CM} = 0 \text{ V}$ , delta calculations performed on QMLV devices at group B, subgroup 5 only.

# 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V.

# 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96798 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 11         |

Delta limits as specified in table IIB shall be required where specified, and the delta limits shall be completed with reference to the previous electrical parameters.

- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing.

| STANDARD                    |
|-----------------------------|
| <b>MICROCIRCUIT DRAWING</b> |

| SIZE<br><b>A</b> |                     | 5962-96798 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>G | SHEET 12   |

# A.1 SCOPE

A.1.1 <u>Scope</u>. This appendix establishes minimum requirements for microcircuit die to be supplied under the Qualified Manufacturers List (QML) Program. QML microcircuit die meeting the requirements of MIL-PRF-38535 and the manufacturers approved QM plan for use in monolithic microcircuits, multi-chip modules (MCMs), hybrids, electronic modules, or devices using chip and wire designs in accordance with MIL-PRF-38534 are specified herein. Two product assurance classes consisting of military high reliability (device class Q) and space application (device class V) are reflected in the Part or Identification Number (PIN). When available, a choice of Radiation Hardiness Assurance (RHA) levels are reflected in the PIN.

A.1.2 PIN. The PIN is as shown in the following example:



A.1.2.1 RHA designator. Device classes Q and V RHA identified die meet the MIL-PRF-38535 specified RHA levels. A dash (-) indicates a non-RHA die.

A.1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                                                      |  |  |
|-------------|----------------|-----------------------------------------------------------------------|--|--|
| 01          | LM119          | High speed, dual, voltage comparator                                  |  |  |
| 02          | LM119          | Low dose rate radiation hardened high speed, dual, voltage comparator |  |  |

A.1.2.3 <u>Device class designator</u>.

Device class

Device requirements documentation

Q or V

Certification and qualification to the die requirements of MIL-PRF-38535

| STANDARD                    |  |  |  |
|-----------------------------|--|--|--|
| <b>MICROCIRCUIT DRAWING</b> |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-96798 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>G | SHEET 13   |

A.1.2.4 <u>Die details</u>. The die details designation is a unique letter which designates the die's physical dimensions, bonding pad location(s) and related electrical function(s), interface materials, and other assembly related information, for each product and variant supplied to this appendix.

A.1.2.4.1 Die physical dimensions.

<u>Die type</u> <u>Figure number</u>

01, 02 A-1

A.1.2.4.2 <u>Die bonding pad locations and electrical functions</u>.

<u>Die type</u> <u>Figure number</u>

01, 02 A-1

A.1.2.4.3 Interface materials.

<u>Die type</u> <u>Figure number</u>

01, 02 A-1

A.1.2.4.4 Assembly related information.

<u>Die type</u> <u>Figure number</u>

01, 02 A-1

- A.1.3 Absolute maximum ratings. See paragraph 1.3 herein for details.
- A.1.4 Recommended operating conditions. See paragraph 1.4 herein for details.

| STANDARD                    |  |  |  |
|-----------------------------|--|--|--|
| <b>MICROCIRCUIT DRAWING</b> |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-96798 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>G | SHEET 14   |

#### A.2 APPLICABLE DOCUMENTS.

A.2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

# DEPARTMENT OF DEFENSE STANDARD

MIL-STD-883 - Test Method Standard Microcircuits.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="https://quicksearch.dla.mil">https://quicksearch.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

A.2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### A.3 REQUIREMENTS

- A.3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- A.3.2 <u>Design, construction and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein and the manufacturer's QM plan for device classes Q and V.
  - A.3.2.1 Die physical dimensions. The die physical dimensions shall be as specified in A.1.2.4.1 and on figure A-1.
- A.3.2.2 <u>Die bonding pad locations and electrical functions</u>. The die bonding pad locations and electrical functions shall be as specified in A.1.2.4.2 and on figure A-1.
  - A.3.2.3 Interface materials. The interface materials for the die shall be as specified in A.1.2.4.3 and on figure A-1.
  - A.3.2.4 Assembly related information. The assembly related information shall be as specified in A.1.2.4.4 and on figure A-1.
  - A.3.2.5 Radiation exposure circuit. The radiation exposure circuit shall be as defined in paragraph 3.2.3 herein.
- A.3.3 <u>Electrical performance characteristics and post-irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post-irradiation parameter limits are as specified in table I of the body of this document.
- A.3.4 <u>Electrical test requirements</u>. The wafer probe test requirements shall include functional and parametric testing sufficient to make the packaged die capable of meeting the electrical performance requirements in table I.
- A.3.5 <u>Marking</u>. As a minimum, each unique lot of die, loaded in single or multiple stack of carriers, for shipment to a customer, shall be identified with the wafer lot number, the certification mark, the manufacturer's identification and the PIN listed in A.1.2 herein. The certification mark shall be a "QML" or "Q" as required by MIL-PRF-38535.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96798 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 15         |

- A.3.6 <u>Certification of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see A.6.4 herein). The certificate of compliance submitted to DLA Land and Maritime -VA prior to listing as an approved source of supply for this appendix shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and the requirements herein.
- A.3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuit die delivered to this drawing.

#### A.4 VERIFICATION

- A.4.1 <u>Sampling and inspection</u>. For device classes Q and V, die sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modifications in the QM plan shall not affect the form, fit, or function as described herein.
- A.4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and as defined in the manufacturer's QM plan. As a minimum, it shall consist of:
  - a. Wafer lot acceptance for class V product using the criteria defined in MIL-STD-883, method 5007.
  - b. 100% wafer probe (see paragraph A.3.4 herein).
  - c. 100% internal visual inspection to the applicable class Q or V criteria defined in MIL-STD-883, method 2010 or the alternate procedures allowed in MIL-STD-883, method 5004.

# A.4.3 Conformance inspection.

A.4.3.1 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be identified as radiation assured (see A.3.5 herein). RHA levels for device classes Q and V shall be as specified in MIL-PRF-38535. End point electrical testing of packaged die shall be as specified in table IIA herein. Group E tests and conditions are as specified in paragraphs 4.4.4 herein.

# A.5 DIE CARRIER

A.5.1 <u>Die carrier requirements</u>. The requirements for the die carrier shall be accordance with the manufacturer's QM plan or as specified in the purchase order by the acquiring activity. The die carrier shall provide adequate physical, mechanical and electrostatic protection.

#### A.6 NOTES

- A.6.1 <u>Intended use</u>. Microcircuit die conforming to this drawing are intended for use in microcircuits built in accordance with MIL-PRF-38535 or MIL-PRF-38534 for government microcircuit applications (original equipment), design applications, and logistics purposes.
- A.6.2 <u>Comments</u>. Comments on this appendix should be directed to DLA Land and Maritime -VA, Columbus, Ohio, 43218-3990 or telephone (614)-692-0540.
- A.6.3 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
- A.6.4 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed within QML-38535 have submitted a certificate of compliance (see A.3.6 herein) to DLA Land and Maritime -VA and have agreed to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96798 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 16         |

# APPENDIX A APPENDIX A FORMS A PART OF SMD 5962-96798 DIE ID DIE LAYOUT (C-STEP) 2 1 11 10 3 9 8 FIGURE A-1. Die bonding pad locations and electrical functions. **STANDARD** SIZE 5962-96798 Α

**REVISION LEVEL** 

G

SHEET

17

MICROCIRCUIT DRAWING
DLA LAND AND MARITIME

COLUMBUS, OHIO 43218-3990

| Die bond pad coordinate locations (C-step) |                                                                                       |                   |      |          |   |     |
|--------------------------------------------|---------------------------------------------------------------------------------------|-------------------|------|----------|---|-----|
| (Refer                                     | (Referenced to die center, coordinates in $\mu m$ ) NC = no connection, NU = not used |                   |      |          |   |     |
| Signal name                                | Pad number                                                                            | X / Y coordinates |      | Pad size |   |     |
|                                            |                                                                                       | Х                 | Υ    | Х        |   | Υ   |
| OUTPUT 1                                   | 1                                                                                     | 613               | 901  | 109      | Х | 91  |
| GND 1                                      | 2                                                                                     | -613              | 892  | 109      | Х | 109 |
| +INPUT 1                                   | 3                                                                                     | -613              | 46   | 109      | Х | 109 |
| -INPUT 1                                   | 4                                                                                     | -613              | -123 | 109      | Х | 109 |
| V-                                         | 5                                                                                     | -613              | -744 | 109      | Х | 101 |
| NC                                         | 6                                                                                     | -622              | -901 | 91       | Х | 91  |
| OUTPUT 2                                   | 7                                                                                     | -461              | -901 | 109      | Х | 91  |
| GND 2                                      | 8                                                                                     | 613               | -892 | 109      | Х | 109 |
| +INPUT 2                                   | 9                                                                                     | 613               | -237 | 109      | Х | 109 |
| -INPUT 2                                   | 10                                                                                    | 613               | 123  | 109      | Х | 109 |
| V+                                         | 11                                                                                    | 613               | 744  | 109      | Х | 101 |

Die bonding pad locations and electrical functions for device types 01 and 02.

Die physical dimensions.

Die size: 1498.60 μm x 2057.40 μm Die thickness: 330 μm nominal Minimum pitch: 157 μm nominal

Interface materials.

Top metallization: Al 0.5% CU Backside metallization: Bare back

Glassivation.

Type: Vapox over metal (VOM only)

Thickness: 8 kÅ – 12 kÅ

Substrate: Silicon

Assembly related information. Substrate potential: V-

Special assembly instructions: Substrate must be connected to V-.

FIGURE A-1. Die bonding pad locations and electrical functions - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96798 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 18         |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 13-05-06

Approved sources of supply for SMD 5962-96798 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.landandmaritime.dla.mil/Programs/Smcr/">http://www.landandmaritime.dla.mil/Programs/Smcr/</a>.

| Standard             | Vendor     | Vendor         |
|----------------------|------------|----------------|
| microcircuit drawing | CAGE       | similar        |
| PIN <u>1</u> /       | number     | PIN <u>2</u> / |
| 5962-9679801VCA      | 27014      | LM119J-QMLV    |
| 5962-9679801VHA      | <u>3</u> / | LM119W-QMLV    |
| 5962-9679801VIA      | 27014      | LM119H-QMLV    |
| 5962-9679801VXA      | <u>3</u> / | LM119WG-QMLV   |
| 5962R9679801QCA      | <u>3</u> / | LM119JRQML     |
| 5962R9679801QHA      | <u>3</u> / | LM119WRQML     |
| 5962R9679801QIA      | <u>3</u> / | LM119HRQML     |
| 5962R9679801QXA      | <u>3</u> / | LM119WGRQML    |
| 5962R9679801VCA      | 27014      | LM119JRQMLV    |
| 5962R9679801VHA      | 27014      | LM119WRQMLV    |
| 5962R9679801VIA      | 27014      | LM119HRQMLV    |
| 5962R9679801VXA      | 27014      | LM119WGRQMLV   |
| 5962R9679802VCA      | 27014      | LM119JRLQMLV   |
| 5962R9679802VHA      | 27014      | LM119WRLQMLV   |
| 5962R9679802VIA      | 27014      | LM119HRLQMLV   |
| 5962R9679802VXA      | 27014      | LM119WGRLQMLV  |
| 5962R9679801V9A      | 27014      | LM119 MDR      |
| 5962R9679802V9A      | 27014      | LM119 MDE      |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

# STANDARD MICROCIRCUIT DRAWING BULLETIN - CONTINUED.

DATE: 13-05-06

Vendor CAGEVendor namenumberand address

27014

National Semiconductor 2900 Semiconductor Drive

P.O. Box 58090

Santa Clara, CA 95052-8090

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.