# Continuous Rate 8.5 Gbps to 11.3 Gbps Clock and Data Recovery IC with Integrated Limiting Amp/EQ

# Data Sheet **[ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf)**

# <span id="page-0-0"></span>**FEATURES**

**Serial data input: 8.5 Gbps to 11.3 Gbps No reference clock required Exceeds SONET/SDH requirements for jitter transfer/generation/tolerance Quantizer sensitivity: 9.2 mV p-p typical (limiting amplifier mode) Optional limiting amplifier and equalizer inputs Programmable jitter transfer bandwidth to support G.8251 OTN Programmable slice level Sample phase adjust Output polarity invert Programmable LOS threshold via I<sup>2</sup>C I <sup>2</sup>C to access optional features LOS alarm (limiting amplifier mode only) LOL indicator PRBS generator/detector Application-aware power 352 mW at 8.5 Gbps, equalizer mode, no clock output 430 mW at 11.3 Gbps, equalizer mode, no clock output Power supplies: 1.2 V, flexible 1.8 V to 3.3 V, and 3.3 V 4 mm × 4 mm 24-lead LFCSP** 

| ANALOG<br>| DEVICES

## <span id="page-0-1"></span>**APPLICATIONS**

<span id="page-0-3"></span>**SONET/SDH OC-192, 10GFC, and 10GE and all associated FECs XFP, line cards, clocks, routers, repeaters, instruments Any rate regenerators/repeaters** 

# <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) provides the receiver functions of quantization, signal level detect, and clock and data recovery for continuous data rates from 8.5 Gbps to 11.3 Gbps. The [ADN2917 a](http://www.analog.com/ADN2917?doc=ADN2917.pdf)utomatically locks to all data rates without the need for an external reference clock or programming[. ADN2917 j](http://www.analog.com/ADN2917?doc=ADN2917.pdf)itter performance exceeds all jitter specifications required by SONET/SDH, including jitter transfer, jitter generation, and jitter tolerance.

The [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) provides manual or automatic slice adjust and manual sample phase adjusts. Additionally, the user can select a limiting amplifier or equalizer at the input. The equalizer is either adaptive or can be manually set.

The receiver front-end loss of signal (LOS) detector circuit indicates when the input signal level has fallen below a userprogrammable threshold. The LOS detect circuit has hysteresis to prevent chatter at the LOS output. In addition, the input signal strength can be read through the I<sup>2</sup>C registers.

The [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) also supports pseudorandom binary sequence (PRBS) generation, bit error detection, and input data rate readback features.

The [ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)s available in a compact  $4 \text{ mm} \times 4 \text{ mm}$ , 24-lead frame chip scale package (LFCSP). Al[l ADN2917 s](http://www.analog.com/ADN2917?doc=ADN2917.pdf)pecifications are defined over the ambient temperature range of −40°C to +85°C, unless otherwise noted.



## **FUNCTIONAL BLOCK DIAGRAM**

Figure 1.

<span id="page-0-4"></span>**Rev. C [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADN2917.pdf&product=ADN2917&rev=C)  Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2014–2017 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

# TABLE OF CONTENTS



# <span id="page-1-0"></span>**REVISION HISTORY**



# **7/2017—Rev. A to Rev. B**





# **2/2016—Rev. 0 to Rev. A**



# **5/2014—Revision 0: Initial Version**

# <span id="page-2-0"></span>**SPECIFICATIONS**

 $T_A = T_{MIN}$  to  $T_{MAX}$ , VCC = VCC<sub>MIN</sub> to VCC<sub>MAX</sub>, VCC1 = VCC1<sub>MIN</sub> to VCC1<sub>MAX</sub>, VDD = VDD<sub>MIN</sub> to VDD<sub>MAX</sub>, VEE = 0 V, input data pattern: PRBS 2<sup>23</sup> − 1, ac-coupled, I<sup>2</sup>C register default settings, unless otherwise noted.



<span id="page-3-1"></span>

<sup>1</sup> See Figure 33.

2 Fibre Channel Physical Interface 4 standard, FC-PI-4, Rev 8.00, May 21, 2008.

 $^3$  When ac-coupled, the LOS assert and deassert times are dominated by the RC time constant of the ac coupling capacitor and the 100 Ω differential input termination of th[e ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)nput stage.

4 This typical acquisition specification applies to all selectable reference clock frequencies in the range of 11.05 MHz to 176.8 MHz.

## <span id="page-3-0"></span>**JITTER SPECIFICATIONS**

 $T_A = T_{MIN}$  to  $T_{MAX}$ , VCC = VCC<sub>MIN</sub> to VCC<sub>MAX</sub>, VCC1 = VCC1<sub>MIN</sub> to VCC1<sub>MAX</sub>, VDD = VDD<sub>MIN</sub> to VDD<sub>MAX</sub>, VEE = 0 V, input data pattern: PRBS  $2^{23}$  – 1, ac-coupled to 100 Ω differential termination load, I<sup>2</sup>C register default settings, unless otherwise noted.

#### **Table 2.**



<span id="page-4-1"></span>

1 Jitter transfer bandwidth is programmable by adjusting TRANBW[2:0] in the DPLLA register (Register 0x10).

<sup>2</sup> Set TRANBW[2:0] (Bits[D2:D0] in Register 0x10) = 1 to enter OTN mode. OTN is the optical transport network as defined in ITU G.709.<br><sup>3</sup> Fibre Channel Physical Interface 4 standard, FC-PI-4, Rev 8.00, May 21, 2008.

4 Conditions of FC-PI-4, Rev 8.00, Table 27, 800-DF-EL-S apply.

<sup>5</sup> Must have zero errors during the tests for an interval of time that is ≤10<sup>-12</sup> BER to pass the tests.

#### <span id="page-4-0"></span>**OUTPUT AND TIMING SPECIFICATIONS**

 $T_A = T_{MIN}$  to  $T_{MAX}$ , VCC = VCC<sub>MIN</sub> to VCC<sub>MAX</sub>, VCC1 = VCC1<sub>MIN</sub> to VCC1<sub>MAX</sub>, VDD = VDD<sub>MIN</sub> to VDD<sub>MAX</sub>, VEE = 0 V, input data pattern: PRBS 2<sup>23</sup> – 1, ac-coupled to 100 Ω differential termination load, I<sup>2</sup>C register default settings, unless otherwise noted.

#### **Table 3.**



<span id="page-5-0"></span>

<sup>1</sup> Fibre Channel Physical Interface 4 standard, FC-PI-4, Rev 8.00, May 21, 2008.

 $^2$  C<sub>b</sub> is the total capacitance of one bus line in picofarads (pF). If mixed with high speed (HS) mode devices, faster rise/fall times are allowed (refer to the Philips I<sup>2</sup>C Bus Specification, Version 2.1).<br><sup>3</sup> Required accuracy in dc-coupled mode is guaranteed by design as long as the clock common-mode voltage output matches the reference clock common-mode

voltage range.

# <span id="page-6-2"></span><span id="page-6-1"></span><span id="page-6-0"></span>**TIMING DIAGRAMS**



Figure 4. Single-Ended vs. Differential Output Amplitude Relationship

# <span id="page-7-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 4.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## <span id="page-7-1"></span>**THERMAL CHARACTERISTICS**

#### **Thermal Resistance**

Thermal resistance is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages, for a 4-layer board with the exposed paddle soldered to VEE.

#### **Table 5. Thermal Resistance**



1 Junction to ambient.

2 Junction to base.

<sup>3</sup> Junction to case.

#### <span id="page-7-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge<br>without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-8-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. Pin Configuration

11778-005

**Table 6. Pin Function Descriptions** 

| Pin No. | <b>Mnemonic</b>  | Type <sup>1</sup> | <b>Description</b>                                                                                                                                                                 |  |  |
|---------|------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1       | <b>VCC</b>       | P                 | 1.2 V Supply for Limiting Amplifier.                                                                                                                                               |  |  |
| 2       | <b>PIN</b>       | AI                | Positive Differential Data Input (CML).                                                                                                                                            |  |  |
| 3       | <b>NIN</b>       | AI                | Negative Differential Data Input (CML).                                                                                                                                            |  |  |
| 4       | <b>VEE</b>       | P                 | Ground for Limiting Amplifier.                                                                                                                                                     |  |  |
| 5       | <b>LOS</b>       | DO                | Loss of Signal Output (Active High).                                                                                                                                               |  |  |
| 6       | <b>LOL</b>       | DO                | Loss of Lock Output (Active High).                                                                                                                                                 |  |  |
| 7       | <b>VEE</b>       | P                 | Digital Control Oscillator (DCO) Ground.                                                                                                                                           |  |  |
| 8       | VCC <sub>1</sub> | P                 | 1.8 V to 3.3 V DCO Supply.                                                                                                                                                         |  |  |
| 9       | <b>VDD</b>       | P                 | 3.3 V High Supply.                                                                                                                                                                 |  |  |
| 10      | <b>CLKOUTN</b>   | DO.               | Negative Differential Recovered Clock Output (CML).                                                                                                                                |  |  |
| 11      | <b>CLKOUTP</b>   | DO                | Positive Differential Recovered Clock Output (CML).                                                                                                                                |  |  |
| 12      | <b>VEE</b>       | P                 | Ground for CML Output Drivers.                                                                                                                                                     |  |  |
| 13      | <b>VCC</b>       | P                 | 1.2 V Supply for CML Output Drivers.                                                                                                                                               |  |  |
| 14      | <b>DATOUTN</b>   | DO.               | Negative Differential Retimed Data Output (CML).                                                                                                                                   |  |  |
| 15      | <b>DATOUTP</b>   | DO                | Positive Differential Retimed Data Output (CML).                                                                                                                                   |  |  |
| 16      | <b>DNC</b>       | <b>DI</b>         | Do Not Connect. Tie off to ground. Leave this pin floating.                                                                                                                        |  |  |
| 17      | <b>VDD</b>       | P                 | 3.3 V High Supply.                                                                                                                                                                 |  |  |
| 18      | <b>VCC</b>       | P                 | 1.2 V Core Digital Supply.                                                                                                                                                         |  |  |
| 19      | <b>SCK</b>       | <b>DI</b>         | Clock for $I^2C$ .                                                                                                                                                                 |  |  |
| 20      | <b>SDA</b>       | <b>DIO</b>        | Bidirectional Data for I <sup>2</sup> C.                                                                                                                                           |  |  |
| 21      | <b>VCC</b>       | P                 | 1.2 V Core Supply.                                                                                                                                                                 |  |  |
| 22      | $I2C$ _ADDR      | DI                | I <sup>2</sup> C Address. Sets the device I <sup>2</sup> C address = 0x80 when I <sup>2</sup> C_ADDR = 0, and the device I <sup>2</sup> C address = 0x82<br>when $I^2C$ _ADDR = 1. |  |  |
| 23      | <b>REFCLKN</b>   | DI                | Negative Reference Clock Input (Optional).                                                                                                                                         |  |  |
| 24      | <b>REFCLKP</b>   | <b>DI</b>         | Positive Reference Clock Input (Optional).                                                                                                                                         |  |  |
|         | <b>EPAD</b>      | P                 | Exposed Pad (VEE). The exposed pad on the bottom of the device package must be connected to VEE<br>electrically. The exposed pad works as a heat sink.                             |  |  |

1 P is power, AI is analog input, DI is digital input, DO is digital output, and DIO is digital input/output.

11778-008

11778-009

# <span id="page-9-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}$ C, VCC = 1.2 V, VCC1 = 1.8 V, VDD = 3.3 V, VEE = 0 V, input data pattern: PRBS  $2^{15} - 1$ , ac-coupled inputs and outputs, unless otherwise noted.



Figure 7. Jitter Transfer: OC-192,  $TRANBW[2:0]$  (Bits[D2:D0] in Register 0x10) = 3

<span id="page-9-1"></span>Figure 9. Typical S11 Spectrum Performance



Figure 10. BER in Equalizer Mode vs. EQ Compensation at OC-192 (Measured with an OC-192 Signal of 400 mV p-p diff, on 15 Inch FR4 Traces, with Variant EQ Compensation, Including Adaptive EQ)



Figure 11. Sensitivities of SONET/SDH Data Rates (BER = 10−10)



Figure 12. Sensitivities of Non SONET/SDH Data Rates (BER = 10−12)

# <span id="page-11-0"></span>I 2C INTERFACE TIMING AND INTERNAL REGISTER DESCRIPTIONS

<span id="page-11-5"></span><span id="page-11-4"></span><span id="page-11-3"></span><span id="page-11-2"></span><span id="page-11-1"></span>

# <span id="page-12-0"></span>**REGISTER MAP**

Writing to register bits other than those clearly labeled is not recommended and may cause unintended results.

#### <span id="page-12-1"></span>**Table 7. Internal Register Map Reg Name R/W Addr (Hex)[1](#page-13-0) Default (Hex) D7 D6 D5 D4 D3 D2 D1 D0**  Readback/Status FREQMEAS0 R 0x0 X FREQ0[7:0] (RATE\_FREQ[7:0])  $FREQMEAS1$  R  $\overline{OX1}$  X  $\overline{X}$  FREQ[17:0] (RATE FREQ[15:8]) FREQMEAS2 R 0x2 X FREQ2[7:0] (RATE\_FREQ[23:16]) FREQ\_RB1 R 0x4 X VCOSEL[7:0] FREQ\_RB2 R 0x5 X X FULLRATE DIVRATE[3:0] VCOSEL[9:8] STATUSA R  $\vert$  0x6 X X X X X LOS status LOL status LOS done Static LOL X RATE\_ MEAS\_ COMP General Control CTRLA R/W 0x8 0x10 0 CDR\_MODE[2:0] 0 Reset static LOL RATE\_ MEAS\_ EN RATE\_MEAS RESET  $CTRLB$  R/W  $0x9$   $0x00$  SOFTWARE RESET INIT\_ FREQ\_ ACQ  $0$  LOL CONFIG  $\overline{LOS PDN}$   $\overline{LOS}$  polarity  $\overline{O}$  0 CTRLC | R/W | 0xA | 0x04 | 0 0 | 0 | 0 | 0 | 0 | 0 | | REFCLK\_ PDN 0 0 FLL Control LTR\_MODE R/W 0xF 0x00 0 LOL data FREF\_RANGE[1:0] DATA\_TO\_REF\_RATIO[3:0] D/PLL Control DPLLA R/W 0x10 0x1C 0 0 0 EDGE\_SEL[1:0] TRANBW[2:0] DPLLD R/W 0x13 0x06 0 0 0 0 0 ADAPTIVE\_ SLICE\_EN DLL\_SLEW[1:0] Phase R/W 0x14 0x00 0 0 0 0 0 0 SAMPLE\_PHASE[3:0] Slice W 0x15 X Extended slice Slice[6:0] LA EQ  $\bigcup$  R/W  $\bigcup$  0x16  $\bigcup$  0x08 RX TERM\_ FLOAT INPUT\_SEL[1:0] ADAPTIVE \_ EQ\_EN EQ\_BOOST[3:0] **Slice** Readback R 0x73 X SLICE\_RB[7:0] Output Control OUTPUTA | R/W | 0x1E | 0x00 | 0 0 | 0 | 0 | Data squelch **DATOUT** DISABLE **CLKOUT** DISABLE 0 DATA POLARITY CLOCK\_ POLARITY OUTPUTB R/W 0x1F 0xCC DATA\_SWING[3:0] CLOCK\_SWING[3:0] LOS Control LOS\_DATA R/W 0x36 0x00 LOS\_DATA[7:0] LOS\_THRESH R/W 0x38 0x0A LOS\_THRESHOLD[7:0] LOS\_CTRL | R/W | 0x74 | 0x00 | 0 | 0 | 0 | LOS\_ **WRITE** LOS\_ ENABLE LOS\_ RESET LOS\_ADDRESS[2:0] PRBS Control PRBS Gen 1 | R/W | 0x39 | 0x00 | 0 0 | 0 | 0 | DATA\_ CID\_ **BIT** DATA\_ CID\_ EN 0 DATA\_GEN\_ EN DATA\_GEN\_MODE[1:0] PRBS Gen 2 R/W 0x3A 0x00 DATA\_CID\_LENGTH[7:0] PRBS Gen 3 | R/W | 0x3B | 0x00 | PRBS Gen 3 | PROG\_DATA[7:0] PRBS Gen 4 R/W | 0x3C | 0x00 | external process of the PROG\_DATA[15:8] PRBS Gen 5 R/W 0x3D 0x00 PRDG\_DATA[23:16] PRBS Gen 6 R/W 0x3E 0x00 PROG\_DATA[31:24] PRBS Rec 1 | R/W | 0x3F | 0x00 | 0 0 | 0 0 | 0 | 0 | 0 | 0 | DATA\_ RECEIVER\_ CLEAR DATA\_ RECEIVER\_ ENABLE DATA\_RECEIVER\_ MODE[1:0] PRBS Rec 2 R 0x40 0x00 COUNT[7:0] PRBS Rec 3 R 0x41 0x00 X X X X X X X PRBS\_ERROR

<span id="page-13-0"></span>

1 X means don't care.

### **Table 8. Status Register, STATUSA (Address 0x6)**



### **Table 9. Control Register, CTRLA (Address 0x8)**



# **Table 10. Control Register, CTRLB (Address 0x9)**





#### **Table 11. Control Register, CTRLC (Address 0xA)**

#### **Table 12. Lock to Reference Clock Mode Programming Register, LTR\_MODE<sup>1</sup> (Address 0xF)**



Where DIV\_f<sub>ßEF</sub> is the divided down reference referred to the 11.05 MHz to 22.1 MHz band (see th[e Reference Clock \(Optional\) s](#page-23-2)ection). Data Rate/2(LTR\_MODE[3:0] − 1) = REFCLK/2LTR\_MODE[5:4]

#### **Table 13. D/PLL Control Register, DPLLA (Address 0x10)**



#### **Table 14. D/PLL Control Register, DPLLD (Address 0x13)**



#### **Table 15. Phase Control Register, Phase (Address 0x14)**



### **Table 16. Slice Level Control Register, Slice (Address 0x15)**



### **Table 17. Input Stage Programming Register, LA\_EQ (Address 0x16)**



#### **Table 18. Output Control Register, OUTPUTA (Address 0x1E)**





### **Table 19. Output Swing Register, OUTPUTB (Address 0x1F)**

# <span id="page-17-0"></span>THEORY OF OPERATION

The [ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)mplements a clock and data recovery for data rates between 8.5 Gbps and 11.3 Gbps. A front end is configurable to either amplify or equalize the nonreturn-to-zero (NRZ) input waveform to full-scale digital logic levels.

To process a high speed input data, the user can choose either a high gain limiting amplifier with better than 10 mV sensitivity, or a high-pass passive equalizer with up to 10 dB of boost at 5 GHz with 600 mV sensitivity.

An on-chip LOS detector works with the high sensitivity limiting amplifier. The default threshold for the LOS is the sensitivity of the device, with a maximum threshold level of 128 mV p-p. The limiting amplifier slice threshold can use a factory trim setting, a user-defined threshold set by the I<sup>2</sup>C, or an adjusted level for the best eye opening at the phase detector.

When the input signal is corrupted due to FR-4 or other impairments in the printed circuit board (PCB) traces, a passive equalizer can be one of the signal integrity options. The equalizer high frequency boost is configurable through the I<sup>2</sup>C registers, in place of the factory default settings. A user-enabled adaptation is included that automatically adjusts the equalizer to achieve the widest eye opening. The equalizer can be manually set for any data rate from 8.5 Gbps up to 11.3 Gbps.

When a signal is presented to the clock and data recovery (CDR), the [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) is a delay-locked and phase-locked loop circuit for clock recovery and data retiming from an NRZ encoded data stream. Input data is sampled by a high speed clock. A digital downsampler accommodates data rates spanning three orders of magnitude. Downsampled data is applied to a binary phase detector.

The phase of the input data signal is tracked by two separate feedback loops. A high speed delay-locked loop path cascades a digital integrator with a digitally controlled phase shifter on the DCO clock to track the high frequency components of jitter. A separate phase control loop composed of a digital integrator and DCO tracks the low frequency components of jitter.

The initial frequency of the DCO is set by a third loop that compares the DCO frequency with the input data frequency. This third loop also sets the decimation ratio of the digital downsampler.

The delay-locked loop (DLL) and phase-locked loop (PLL) together track the phase of the input data. For example, when the clock lags the input data, the phase detector drives the DCO to a higher frequency and decreases the delay of the clock through the phase shifter; both of these actions serve to reduce the phase error between the clock and data. Because the loop filter is an integrator, the static phase error is driven to zero.

Another view of the circuit is that the phase shifter implements the zero required for frequency compensation of a second-order phase-locked loop, and this zero is placed in the feedback path and, thus, does not appear in the closed-loop transfer function. Because this circuit has no zero in the closed-loop transfer, jitter peaking is eliminated.

The delay-locked and phase-locked loops, together, simultaneously provide wideband jitter accommodation and narrow-band jitter filtering. The simplified block diagram i[n Figure 18 s](#page-17-1)hows that  $Z(s)/X(s)$  is a second-order low-pass jitter transfer function that provides excellent filtering. The low frequency pole is formed by dividing the gain of the PLL by the gain of the DLL, where the upsampling and zero-order hold in the DLL has a gain approaching N at the transfer bandwidth of the loop. Note that the jitter transfer has no zero, unlike an ordinary second-order phase-locked loop. This means that the main PLL loop has no jitter peaking. This makes the circuit ideal for signal regenerator applications, where jitter peaking in a cascade of regenerators can contribute to hazardous jitter accumulation.

The error transfer,  $e(s)/X(s)$ , has the same high-pass form as an ordinary phase-locked loop up to the slew rate limit of the DLL with a binary phase detector. This transfer function is free to be optimized to give excellent wideband jitter accommodation because the jitter transfer function,  $Z(s)/X(s)$ , provides the narrowband jitter filtering.

<span id="page-17-1"></span>

# Data Sheet **ADN2917**

The delay-locked and phase-locked loops contribute to overall jitter accommodation. At low frequencies of input jitter on the data signal, the integrator in the loop filter provides high gain to track large jitter amplitudes with small phase error. In this case, the oscillator is frequency modulated and jitter is tracked as in an ordinary phase-locked loop. The amount of low frequency jitter that can be tracked is a function of the DCO tuning range. A wider tuning range gives larger accommodation of low frequency jitter. The internal loop control word remains small for small jitter frequency so that the phase shifter remains close to the center of the range and, thus, contributes little to the low frequency jitter accommodation.

At medium jitter frequencies, the gain and tuning range of the DCO are not large enough to track input jitter. In this case, the DCO control word becomes large and saturates. As a result, the DCO frequency dwells at an extreme of the tuning range.

The size of the DCO tuning range, therefore, has only a small effect on the jitter accommodation. The delay-locked loop control range is now larger; therefore, the phase shifter takes on the burden of tracking the input jitter. An infinite range phase shifter is used on the clock. Consequently, the minimum range of timing mismatch between the clock at the data sampler and the retiming clock at the output is limited to 32 UI by the depth of the FIFO.

There are two ways to acquire the data rate. The default mode frequency locks to the input data, where a finite state machine extracts frequency measurements from the data to program the DCO and loop division ratio so that the sampling frequency matches the data rate to within 250 ppm. The PLL is enabled, driving this frequency difference to 0 ppm. The second mode is lock to reference, in which case the user provides a reference clock between 11.05 MHz and 176.8 MHz. Division ratios must be written to a serial port register.

# <span id="page-19-0"></span>FUNCTIONAL DESCRIPTION **FREQUENCY ACQUISITION**

<span id="page-19-1"></span>The [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) acquires frequency from the data over a range of data frequencies from 8.5 Gbps to 11.3 Gbps. The lock detector circuit compares the frequency of the DCO and the frequency of the incoming data. When these frequencies differ by more than 1000 ppm, LOL is asserted and a new frequency acquisition cycle is initiated. The DCO frequency is reset to the bottom of the range, and the internal division rate is set to the lowest value of  $N = 1$ , which is the highest octave of data rates. The frequency detector then compares this sampling rate frequency to the data rate frequency and either increases N by a factor of 2 if the sampling rate frequency is found to be greater than the data rate frequency, or increases the DCO frequency if the data rate frequency is found to be greater than the data sampling rate. Initially, the DCO frequency is incremented in large steps to aid fast acquisition. As the DCO frequency approaches the data frequency, the step size is reduced until the DCO frequency is within 250 ppm of the data frequency, at which point LOL is deasserted.

When LOL is deasserted, the frequency-locked loop is turned off. The PLL or DLL pulls in the DCO frequency until the DCO frequency equals the data frequency.

# <span id="page-19-2"></span>**LIMITING AMPLIFIER**

The limiting amplifier has differential inputs (PIN and NIN) that are each internally terminated with 50  $\Omega$  to an on-chip voltage reference ( $V_{CM} = 0.95$  V typically). The inputs must be ac-coupled. Input offset is factory trimmed to achieve better than 10 mV p-p typical sensitivity with minimal drift. The limiting amplifier can be driven differentially or single-ended. DC coupling of the limiting amplifier is not possible because the user must supply a common-mode voltage to exactly match the internal commonmode voltage; otherwise, the internal 50  $\Omega$  termination resistors absorb the difference in common-mode voltages.

Another reason the limiting amplifier cannot be dc-coupled is that the factory trimmed input offset becomes invalid. The offset is adjusted to zero by differential currents from the slice adjust digital-to-analog converted (DAC) (se[e Figure 1\)](#page-0-4). With ac coupling, all of the current goes to the 50  $\Omega$  termination resistors on th[e ADN2917.](http://www.analog.com/ADN2917?doc=ADN2917.pdf) However, with dc coupling, this current is shared with the external drive circuit, and calibration of the offset is lost. In addition, the slice adjust must have all the current from the slice adjust DAC go to the resistors; otherwise, the calibration is lost (see th[e Slice Adjust](#page-19-3) section).

## <span id="page-19-3"></span>**SLICE ADJUST**

The quantizer slicing level can be offset by  $\pm 100$  mV in 1.6 mV steps or about ±15 mV in 0.24 mV steps to mitigate the effect of amplified spontaneous emission (ASE) noise or duty cycle distortion. Quantizer slice adjust level is set by the Slice[6:0] (Bits[D6:D0] in  $I^2C$  Register 0x15).

Accurate control of the slice threshold requires the user to read back the factory trimmed offset, which is stored as a 7-bit number in the I<sup>2</sup>C slice readback register (Register 0x73). Use [Table 20 t](#page-19-5)o decode the measured offset of the part, where an LSB corresponds to 0.24 mV.

| $(Extended Since = 0)$ |                      |                         |  |  |  |  |  |
|------------------------|----------------------|-------------------------|--|--|--|--|--|
| Slice[6:0]             | <b>Decimal Value</b> | <b>Offset</b>           |  |  |  |  |  |
| 0000000                | 0                    | Slice function disabled |  |  |  |  |  |
| 0000001                |                      | $-15$ mV                |  |  |  |  |  |
|                        |                      | $\cdots$                |  |  |  |  |  |
| 1000000                | 64                   | 0 <sub>m</sub>          |  |  |  |  |  |
| .                      | $\cdots$             | $\cdots$                |  |  |  |  |  |
| 1111111                | 127                  | $+14.75$ mV             |  |  |  |  |  |

<span id="page-19-5"></span>**Table 20. Program Slice Level, Normal Slice Mode**   $(1.101)$ 

The amount of offset required for manual slice adjust is determined by subtracting the offset of the device from the desired slice adjust level. Us[e Table 20 o](#page-19-5)[r Table 21 t](#page-19-6)o determine the code word to be written to the I<sup>2</sup>C slice register.

An extended slice with coarser granularity for each LSB step is found i[n Table 21.](#page-19-6) Setting the extended slice bit (Bit  $7$ ) = 1 in Register 0x15 scales the full-scale range of the slice adjust by a factor of 6.

<span id="page-19-6"></span>



When manual slice is desired, disable the dc offset loop, which drives duty cycle distortion on the data to 0. Adaptive slice is disabled by setting ADAPTIVE\_SLICE\_EN = 0 in the DPLLD register (Register 0x13).

## <span id="page-19-4"></span>**EDGE SELECT**

A binary or Alexander phase detector drives both the DLL and PLL loops at all division rates. Duty cycle distortion on the received data leads to a dead band in the phase detector transfer function if phase errors are measured on both rising and falling data transitions. This dead band leads to jitter generation of unknown spectral composition whose peak-to-peak amplitude is potentially large.

The recommended usage of the device when the dc offset loop is disabled computes phase errors exclusively on either the rising data edges with EDGE\_SEL[1:0] (Bits[D4:D3] in Register  $0x10$  = 1 (decimal) or falling data edges with EDGE\_SEL[1:0] (Bits[D4:D3] in Register  $0x10$ ) = 2.

The alignment of the clock to the rising data edges with  $EDGE\_SEL[1:0] = 1$  is represented by the top two curves in [Figure 19.](#page-20-3) Duty cycle distortion with narrow 1s moves the significant sampling instance where data is sampled to the right of center. The alignment of the clock to the falling data edges with  $EDGE\_SEL[1:0] = 2$  is represented by the first and third curves in [Figure 19.](#page-20-3) The significant sampling instance moves to the left of center. Sample phase adjust for rates above 5.65 Gbps can move the significant sampling instance to the center of the narrow 1 (or narrow 0) for best jitter tolerance.



#### <span id="page-20-3"></span><span id="page-20-1"></span>**DLL Slew**

Jitter tolerance beyond the transfer bandwidth of the CDR is determined by the slew rate of the delay-locked loop implementing a delta modulator on phase. Setting DLL\_SLEW[1:0] (Bits[D1:D0] in Register  $0x13$ ) = 2, the default value, configures the DLL to track 0.75 UI p-p jitter at the highest frequency breakpoint in the SONET/SDH jitter tolerance mask. This frequency scales with the rate as  $f_{\text{p5}} = \text{Rate (Hz)/}2500$  (for example, 4.0 MHz for OC-192). Peak-to-peak tracking in UI at  $f_{p4}$  obeys the expression  $(1 + DLL\_SLEW)/4$  UI p-p.

In some applications, full SONET/SDH jitter tolerance is not needed. In this case, DLL\_SLEW[1:0] (Bits[D1:D0] in Register 0x13) can be set to 0, giving lower jitter generation on the recovered clock and better high frequency jitter tolerance.

#### <span id="page-20-2"></span>**Sample Phase Adjust**

The phase of the sampling instant can be adjusted over the  $I^2C$ when operating at data rates of 5.65 Gbps or higher by writing to the SAMPLE\_PHASE[3:0] bits (Bits[D3:D0] in Register 0x14). This feature allows the user to adjust the sampling instant with the intent of improving the BER and jitter tolerance.

Although the default sampling instant chosen by the CDR is sufficient in most applications, when dealing with some degraded input signals, the BER and jitter tolerance performance can be improved by manually adjusting the phase.

There is a total adjustment range of 0.5 UI, with 0.25 UI in each direction, in increments of 1/32 UI. SAMPLE\_PHASE[3:0] (Bits[D3:D0] in Register 0x14) is a twos complement number, and the relationship between data and the sampling clock is shown in [Figure 20.](#page-20-4) 

### <span id="page-20-0"></span>**Transfer Bandwidth**

The transfer bandwidth can be adjusted over the  $I<sup>2</sup>C$  by writing to TRANBW[2:0] (Bits[D2:D0] in Register 0x10). The default value is 4. When set to values below 4, the transfer bandwidth is reduced, and when set to values above 4, the transfer bandwidth is increased. The resulting transfer bandwidth is based on the following formula:

$$
Transfer\ BW = (Default\ Transfer\ BW) \times \left(\frac{TRANSW[2:0]}{4}\right)
$$

For example, at OC-192, the default transfer bandwidth is 1.4 GHz. The resulting transfer bandwidth when TRANBW[2:0] is changed is reflected in [Table 22.](#page-20-5) 

<span id="page-20-5"></span>



Reducing the transfer bandwidth is commonly used in OTN applications. Never set  $TRANBW[2:0] = 0$ , because this makes the CDR open-loop. Also, note that setting TRANBW[2:0] above 4 may cause a slight increase in jitter generation and potential jitter peaking.

<span id="page-20-4"></span>

Figure 20. Data vs. Sampling Clock LOS Detector Hysteresis

# <span id="page-21-0"></span>**LOSS OF SIGNAL DETECTOR**

The receiver front-end LOS detector circuit detects when the input signal level falls below a user adjustable threshold.

There is typically 6 dB of electrical hysteresis on the LOS detector to prevent chatter on the LOS pin. This means that, if the input level drops below the programmed LOS threshold, causing the LOS pin to assert, the LOS pin is not deasserted until the input level has increased to 6 dB (2×) above the LOS threshold (se[e Figure 21\)](#page-21-2).



Figure 21. LOS Detector Hysteresis

<span id="page-21-2"></span>The LOS detector and the slice level adjust can be used simultaneously on th[e ADN2917.](http://www.analog.com/ADN2917?doc=ADN2917.pdf) Therefore, any offset added to the input signal by the slice adjust bits (Bits[D6:D0] in Register 0x15) does not affect the LOS detector measurement of the absolute input level.

## **LOS Power-Down**

The LOS, by default, is enabled and consumes power. The LOS is placed in a low power mode by setting LOS PDN (Bit D3 in Register  $0x9$  = 1.

## **LOS Threshold**

The LOS threshold has a range between 0 mV and 128 mV and is set by writing the number of millivolts (mV) to the LOS\_DATA register (Register 0x36), followed by toggling the LOS\_ENABLE bit (Bit D4 in Register 0x74) while LOS\_ADDRESS is set to 1. The following is a procedure for writing the LOS threshold:

- 1. Write 0x21 to LOS\_CTRL (Register 0x74).
- 2. Write the desired threshold in millivolts to LOS\_DATA (Register 0x36).
- 3. Write 0x31 to LOS\_CTRL (Register 0x74).
- 4. Write 0x21 to LOS CTRL (Register 0x74).

The LOS threshold can be set to a value between 0 mV and 63 mV in 1 mV steps and 64 mV to 128 mV in 2 mV steps. In the lower range, all of the bits are active, giving 1 mV/LSB resolution, where Bit D0 is the LSB.

However, in the upper range, Bit D0 is disabled (that is,  $D0 = 0$ ), making Bit D1 the new LSB and resulting in 2 mV/LSB resolution.

I <sup>2</sup>C Register LOS\_CTRL (Register 0x74) contains the necessary address and write enable bits to program this LOS threshold.

### **Signal Strength Measurement**

The LOS measures and digitizes the peak-to-peak amplitude of the received signal. A single shot measurement is taken by writing the following sequence of bytes to LOS\_CTRL (Register 0x74). at I<sup>2</sup>C Address 0x74: 0x7, 0x17, 0x7. Upon LOS\_ENABLE (Bit D4 in Register 0x74) going low, the peak-to-peak amplitude in millivolts is loaded into LOS\_DATA (Register 0x36). The contents of LOS\_DATA change only when LOS\_ENABLE (Bit D4 in Register 0x74) is toggled low to high to low while pointing to  $LOS\_ADDRESS[2:0]$  (Bits[D2:D0] in Register  $0x74$ ) = 7.

# <span id="page-21-1"></span>**PASSIVE EQUALIZER**

A passive equalizer (EQ) is available at the input to equalize large signals that have undergone distortion due to PCB traces, vias, and connectors. The adaptive equalizer of the [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) is a factory set default function. If needed, the EQ can be manually set.

The equalizer can be manually set through the LA\_EQ Register (Register 0x16). An adaptive loop is also available that optimizes the EQ setting based on characteristics of the received eye at the phase detector. If the channel is known in advance, set the EQ setting manually to obtain the best performance; however, the adaptive EQ finds the best setting in most cases.

[Table 23 i](#page-21-3)ndicates a typical EQ setting for several trace lengths. The values i[n Table 23 a](#page-21-3)re based on measurements taken on a test board with simple FR-4 traces. [Table 24 l](#page-21-4)ists the typical maximum reach in inches of FR-4 of the EQ at several data rates. If a real channel includes lossy connectors or vias, the FR-4 reach length is shorter. For any real-world system, it is highly recommended to test several EQ settings with the real channel to ensure best signal integrity.

#### <span id="page-21-3"></span>**Table 23. EQ Settings vs. Trace Length on FR-4**



<span id="page-21-4"></span>**Table 24. Typical EQ Reach on FR-4 vs. Maximum Data Rates Supported** 



# <span id="page-22-0"></span>**0 dB EQ**

The 0 dB EQ path connects the input signal directly to the digital logic inside th[e ADN2917.](http://www.analog.com/ADN2917?doc=ADN2917.pdf) This is useful at lower data rates where the signal is large (therefore, the limiting amplifier is not needed, and power can be saved by deselecting the limiting amplifier) and unimpaired (therefore, the equalizer is not needed). The signal swing of the internal digital circuit is 600 mV p-p differential, the minimum signal amplitude that must be provided as the input in 0 dB EQ mode.

In 0 dB EQ mode, the internal 50  $\Omega$  termination resistors can be configured in one of two ways, either floated or tied to  $V_{CC} = 1.2$  V (se[e Figure 26](#page-27-1) an[d Table 28\)](#page-27-2). By setting the RX\_TERM\_FLOAT (Bit D7 in Register 0x16) to 1, these 50  $\Omega$  termination resistors are floated internal to th[e ADN2917 \(](http://www.analog.com/ADN2917?doc=ADN2917.pdf)se[e Figure 26 a](#page-27-1)n[d Figure 29\)](#page-30-3). By setting the RX\_TERM\_FLOAT bit to 0, these 50  $\Omega$  termination resistors are connected to  $V_{CC} = 1.2$  V (se[e Figure 26](#page-27-1) and [Figure 30\)](#page-30-4). In both of these termination cases, the user must ensure a valid common-mode voltage on the input.

In the case where the termination is floated, the two 50  $\Omega$ resistors are purely a differential termination. The input must conform to the range of signals shown in [Figure 32 a](#page-30-1)nd [Figure 33.](#page-30-2) 

In the case of termination to a 1.2 V  $V_{\text{CC}}$  power supply (see [Figure 30 a](#page-30-4)n[d Figure 31\)](#page-30-5), the common-mode voltage is created by joint enterprise between the driver circuit and the 50  $\Omega$ resistors on the [ADN2917.](http://www.analog.com/ADN2917?doc=ADN2917.pdf) For example, the driver can be an open-drain switched current (see [Figure 30\)](#page-30-4), and the 50  $\Omega$ resistors return this current to  $V_{CC}$ . In [Figure 30,](#page-30-4) the commonmode voltage is created by both the current and the resistors. In this case, ensure that the current is a minimum of 6 mA, which gives a single-ended swing of 300 mV or a differential swing of 600 mV p-p differential, with  $V_{CM} = 1.05$  V (se[e Figure 32\)](#page-30-1). The maximum current is 10 mA, which gives a single-ended 500 mV swing and differential 1.0 V p-p, with  $V_{CM} = 0.95$  V (se[e Figure 33\)](#page-30-2).

Another possibility is to have the switched current driver back terminated, as shown i[n Figure 31,](#page-30-5) and the two  $V_{CC}$  supplies having the same potential. In this example, the current is returned to V<sub>CC</sub> by two 50 Ω resistors in parallel, or 25 Ω, so that the minimum current is 12 mA and the maximum current is 20 mA.

# <span id="page-22-1"></span>**LOCK DETECTOR OPERATION**

The lock detector on the [ADN2917 h](http://www.analog.com/ADN2917?doc=ADN2917.pdf)as three modes of operation: normal mode, LTR mode, and static LOL mode.

### **Normal Mode**

In normal mode, th[e ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)s a continuous rate CDR that locks onto any data rate from 8.5 Gbps to 11.3 Gbps without the use of a reference clock as an acquisition aid. In this mode, the lock detector monitors the frequency difference between the DCO and the input data frequency, and deasserts the loss of lock signal, which appears on LOL, Pin 6, when the DCO is within 250 ppm of the data frequency. This enables the digital PLL (D/PLL), which pulls the DCO frequency in the remaining amount and acquires phase lock. When locked, if the input frequency error exceeds 1000 ppm (0.1%), the loss of lock signal is reasserted and control returns to the frequency loop, which begins a new frequency acquisition. The LOL pin remains asserted until the DCO locks onto a valid input data stream to within 250 ppm frequency error. This hysteresis is shown in [Figure 22.](#page-22-2) 



Figure 22. Transfer Function of LOL

#### <span id="page-22-2"></span>**Look to Reference (LTR) Mode**

In LTR mode, a reference clock is used as an acquisition aid to lock th[e ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) DCO. Lock to reference mode is enabled by setting CDR\_MODE[2:0] (Bits[D6:D4] in Register 0x8) to 3. The user must also write to FREF\_RANGE[1:0] (Bits[D5:D4] in Register 0xF) and DATA\_TO\_REF\_RATIO[3:0] (Bits[D3:D0] in Register 0xF) in the LTR\_MODE register (Register 0xF) to set the reference frequency range and the divide ratio of the data rate with respect to the reference frequency. Finally, the reference clock power-down to the reference clock buffer must be deasserted by writing a 0 to I<sup>2</sup>C the REFCLK\_PDN bit (Bit D2 in Register 0xA). To maintain fastest acquisition, keep Bit D0 in CTRLC (Register 0xA) set to 1.

For more details, see the [Reference Clock \(Optional\) s](#page-23-2)ection. In this mode, the lock detector monitors the difference in frequency between the divided down DCO and the divided down reference clock. The loss of lock signal, which appears on LOL (Pin 6), is deasserted when the DCO is within 250 ppm of the desired frequency. This enables the D/PLL, which pulls in the DCO frequency the remaining amount with respect to the input data and acquires phase lock. When locked, if the frequency error exceeds 1000 ppm (0.1%), the loss of lock signal is reasserted and control returns to the frequency loop, which reacquires with respect to the reference clock. The LOL pin remains asserted until the DCO frequency is within 250 ppm of the desired frequency. This hysteresis is shown i[n Figure 22.](#page-22-2)

## **Static LOL Mode**

The [ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)mplements a static LOL feature that indicates if a loss of lock condition has ever occurred and remains asserted, even if th[e ADN2917 r](http://www.analog.com/ADN2917?doc=ADN2917.pdf)egains lock, until the static LOL bit (Bit D2 in Register 0x6) is manually reset. If there is ever an occurrence of a loss of lock condition, this bit is internally asserted to logic high. The static LOL bit remains high even after th[e ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) has reacquired lock to a new data rate. This bit can be reset by writing a 1, followed by 0, to the reset static LOL bit (Bit D2 in Register 0x8). When reset, the static LOL bit (Bit D2 in Register 0x6) remains deasserted until another loss of lock condition occurs.

Writing a 1 to the LOL\_CONFIG bit (Bit D4 in Register 0x9) causes the LOL pin, Pin 6, to become a static LOL indicator. In this mode, the LOL pin mirrors the contents of the static LOL bit (Bit D2 in Register 0x6) and has the functionality described previously. The LOL\_CONFIG bit (Bit D4 of Register 0x9) defaults to 0. In this mode, the LOL pin operates in the normal operating mode; that is, it is asserted only when th[e ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) is in acquisition mode and deasserts when the [ADN2917 h](http://www.analog.com/ADN2917?doc=ADN2917.pdf)as reacquired lock.

# <span id="page-23-0"></span>**OUTPUT DISABLE AND SQUELCH**

The [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) has two types of output disable/squelch. The DATOUTP/DATOUTN and CLKOUTP/CLKOUTN outputs can be disabled by setting DATOUT\_DISABLE (Bit D4 in Register 0x1E) and CLKOUT\_DISABLE (Bit D3 in Register 0x1E) high, respectively. When an output is disabled, it is fully powered down, saving approximately 30 mW per output. Disabling DATOUTP/DATOUTN also disables the CLKOUTP/ CLKOUTN output, saving a total of about 60 mW of power.

If it is desired to gate the data output while leaving the clock on, the output data can be squelched by setting the data squelch bit (Bit D5 in Register 0x1E) high. In this mode, the data driver is left powered, but the data itself is forced to be always 0 (or 1), depending on the setting of the DATA\_POLARITY bit (Bit D1 in Register 0x1E).

# <span id="page-23-1"></span>**I <sup>2</sup>C INTERFACE**

The [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) supports a 2-wire, I<sup>2</sup>C-compatible serial bus, driving multiple peripherals. Two inputs, serial data (SDA) and serial clock (SCK), carry information between any devices connected to the bus. Each slave device is recognized by a unique address. The slave address consists of the seven MSBs of an 8-bit word. The upper six bits (Bits[6:1]) of the 7-bit slave address are factory programmed to 100000. The LSB of the slave address (Bit 0) is set by Pin 22, I<sup>2</sup>C\_ADDR. The LSB of the word sets either a read or write operation (se[e Figure 13\)](#page-11-2). Logic 1 corresponds to a read operation, whereas Logic 0 corresponds to a write operation.

To control the device on the bus, the following protocol must be used. First, the master initiates a data transfer by establishing a start condition, defined by a high to low transition on SDA while SCK remains high. This indicates that an address/data

stream follows. All peripherals respond to the start condition and shift the next eight bits (the 7-bit address and the R/W bit). The bits are transferred from MSB to LSB. The peripheral that recognizes the transmitted address responds by pulling the data line low during the ninth clock pulse. This is known as an acknowledge bit. All other devices withdraw from the bus at this point and maintain an idle condition. The idle condition is when the device monitors the SDA and SCK lines waiting for the start condition and correct transmitted address. The R/W bit determines the direction of the data. Logic 0 on the LSB of the first byte means that the master writes information to the peripheral. Logic 1 on the LSB of the first byte means that the master reads information from the peripheral.

The [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) acts as a standard slave device on the bus. The data on the SDA pin is eight bits long, supporting the 7-bit addresses plus the R/W bit. Th[e ADN2917 h](http://www.analog.com/ADN2917?doc=ADN2917.pdf)as subaddresses to enable the user-accessible internal registers (see [Table 7\)](#page-12-1).

The [ADN2917,](http://www.analog.com/ADN2917?doc=ADN2917.pdf) therefore, interprets the first byte as the device address and the second byte as the starting subaddress. Autoincrement mode is supported, allowing data to be read from or written to the starting subaddress and each subsequent address without manually addressing the subsequent subaddress. A data transfer is always terminated by a stop condition. The user can also access any unique subaddress register on a one-by-one basis without updating all registers.

Stop and start conditions can be detected at any stage of the data transfer. If these conditions are asserted out of sequence with normal read and write operations, they cause an immediate jump to the idle condition. During a given SCK high period, issue one start condition, one stop condition, or a single stop condition followed by a single start condition. If an invalid subaddress is issued by the user, the [ADN2917 d](http://www.analog.com/ADN2917?doc=ADN2917.pdf)oes not issue an acknowledge and returns to the idle condition. If the user exceeds the highest subaddress while reading back in auto-increment mode, the highest subaddress register contents continue to be output until the master device issues a no acknowledge. This indicates the end of a read. In a no acknowledge condition, the SDA line is not pulled low on the ninth pulse. Se[e Figure 14](#page-11-3) and [Figure 15 f](#page-11-4)or sample write and read data transfers, respectively, an[d Figure 16](#page-11-5) for a more detailed timing diagram.

# <span id="page-23-2"></span>**REFERENCE CLOCK (OPTIONAL)**

A reference clock is not required to perform clock and data recovery with th[e ADN2917.](http://www.analog.com/ADN2917?doc=ADN2917.pdf) However, support for an optional reference clock is provided. The reference clock can be driven differentially or single-ended. If the reference clock is not being used, float both REFCLKP and REFCLKN.

Two 50 Ω series resistors present a differential load between REFCLKP and REFCLKN. Common mode is internally set to  $0.56 \times$  VCC by a resistor divider between VCC and VEE. See [Figure 23,](#page-24-1) [Figure 24,](#page-24-2) an[d Figure 25](#page-24-0) for sample configurations.

# Data Sheet **ADN2917**

The reference clock input buffer accepts any differential signal with a peak-to-peak differential amplitude of greater than 100 mV. Phase noise and duty cycle of the reference clock are not critical and 100 ppm accuracy is sufficient.



<span id="page-24-1"></span>Figure 23. DC-Coupled, Differential REFCLKx Configuration



<span id="page-24-2"></span>Figure 24. AC-Coupled, Single-Ended REFCLKx Configuration



Figure 25. AC-Coupled, Differential REFCLKx Configuration

<span id="page-24-0"></span>The reference clock can be used either as an acquisition aid for the [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) to lock onto data, or to measure the frequency of the incoming data to within 0.01%. The modes are mutually exclusive because, in the first use, the user can force the device to lock onto only a known data rate; in the second use, the user can measure an unknown data rate.

Lock to reference mode is enabled by writing a 3 to CDR\_MODE[2:0] (Bits[6:4] in Register 0x8). An on-chip clock buffer must be powered on by writing a 0 to the REFCLK\_PDN bit (Bit D2 in Register 0xA). Fine data rate readback mode is enabled by writing a 1 to the RATE\_MEAS\_EN bit (Bit D1 in Register 0x8). Enabling lock to reference and data rate readback at the same time causes an indeterminate state and is not supported.

## **Using the Reference Clock to Lock onto Data**

In this mode, the [ADN2917 l](http://www.analog.com/ADN2917?doc=ADN2917.pdf)ocks onto a frequency derived from the reference clock according to the following equation:

Data Rate/ $2^{(LTR\_MODE[3:0]-1)} = REFCLK/2^{LTR\_MODE[5:4]}$ 

The user must know exactly what the data rate is and provide a reference clock that is a function of this rate. The [ADN2917 c](http://www.analog.com/ADN2917?doc=ADN2917.pdf)an still be used as a continuous rate device in this configuration if the user has the ability to provide a reference clock that has a variable frequency (see th[e AN-632 Application Note\)](http://www.analog.com/an-632?doc=adn2917.pdf).

The reference clock can be anywhere between 11.05 MHz and 176.8 MHz. By default, th[e ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) expects a reference clock of between 11.05 MHz and 22.1 MHz. If it is between 22.1 MHz and 44.2 MHz, 44.2 MHz and 88.4 MHz, or 88.4 MHz and 176.8 MHz, the user must configure th[e ADN2917 t](http://www.analog.com/ADN2917?doc=ADN2917.pdf)o use the correct reference frequency range by setting the two bits of FREF\_RANGE[1:0] (Bits[D5:D4] in Register 0xF).

<span id="page-24-3"></span>**Table 25. LTR\_MODE (Register 0xF) Settings** 

| LTR MODE[5:4] | Range (MHz)   | LTR MODE[3:0] | Ratio          |
|---------------|---------------|---------------|----------------|
| 00            | 11.05 to 22.1 | 0000          | $2^{-1}$       |
| 01            | 22.1 to 44.2  | 0001          | 2 <sup>0</sup> |
| 10            | 44.2 to 88.4  | n             | $2n - 1$       |
|               | 88.4 to 176.8 | 1010          | 29             |

The user can specify a fixed integer multiple of the reference clock to lock onto using DATA\_TO\_REF\_RATIO[3:0] (Bits[D3:D0] in Register 0xF). Set

 $DATA\_TO\_REF\_RATIO[3:0] = data\ rate \div DIV\_f_{REF}$ 

where DIV\_fREF represents the divided-down reference referred to the 11.05 MHz to 22.1 MHz band.

For example, if the reference clock frequency is 38.88 MHz and the input data rate is 9953.28 Mbps, then FREF\_RANGE[1:0] (Bits[D5:D4] in Register 0xF) is set to 01 to give a divided-down reference clock of 19.44 MHz. DATA\_TO\_REF\_RATIO[3:0] (Bits[D3D:0]) in Register 0xF) is set to 1010, that is, 10, because

9953.28 Mbps/19.44 MHz =  $2^{(10-1)}$ 

While th[e ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)s operating in lock to reference mode, if the user changes the reference frequency, that is, the fREF range (Bits[D5:D4] in Register 0xF) or the  $f_{REF}$  ratio (Bits[D3:D0] in Register 0xF), this must be followed by writing a 0-1-0 transition into the INIT\_FREQ\_ACQ (Bit D6 in Register 0x9) to initiate a new lock to reference command.

By default in lock to reference clock mode, when lock has been achieved and the [ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)s in tracking mode, the frequency of the DCO is being compared to the frequency of the reference clock. If this frequency error exceeds 1000 ppm, lock is lost, LOL is asserted, and it relocks to the reference clock while continuing to output a stable clock.

An alternative configuration is enabled by setting the LOL data bit (Bit D6 of Register 0xF) = 1. In this configuration, when the device is in tracking mode, the frequency of the DCO is being compared to the frequency of the input data, rather than the frequency of the reference clock. If this frequency error exceeds 1000 ppm, lock is lost, LOL is asserted, and it relocks to the reference clock while continuing to output a stable clock.

#### **Using the Reference Clock to Measure Data Frequency**

The user can also provide a reference clock to measure the recovered data frequency. In this case, the user provides a reference clock, and the [ADN2917 c](http://www.analog.com/ADN2917?doc=ADN2917.pdf)ompares the frequency of the incoming data to the incoming reference clock and returns a ratio of the two frequencies to 0.01% (100 ppm). The accuracy error of the reference clock is added to the accuracy of the [ADN2917 d](http://www.analog.com/ADN2917?doc=ADN2917.pdf)ata rate measurement. For example, if a 100 ppm accuracy reference clock is used, the total accuracy of the measurement is 200 ppm.

The reference clock can range from 11.05 MHz to 176.8 MHz. Before reading back the data rate using the reference clock, FREF\_RANGE[1:0] (Bits[D5:D4] in Register 0xF) must be set to the appropriate frequency range with respect to the reference clock being used according t[o Table 25.](#page-24-3) A fine data rate readback is then executed as follows:

- 1. Apply the reference clock.
- 2. Write a 0 to REFCLK\_PDN (Bit D2 in Register 0xA) to enable the reference clock circuit.
- 3. Write to FREF\_RANGE[1:0] (Bits[D5:D4] in Register 0xF) to select the appropriate reference clock frequency circuit.
- 4. Write a 1 to RATE\_MEAS\_EN (Bit D1 in Register 0x8). This enables the fine data rate measurement capability of the [ADN2917.](http://www.analog.com/ADN2917?doc=ADN2917.pdf) This bit is level sensitive and does not need to be reset to perform subsequent frequency measurements.
- 5. Write a 0-1-0 to RATE\_MEAS\_RESET (Bit D0 in Register 0x8). This initiates a new data rate measurement.
- 6. Read back RATE\_MEAS\_COMP (Bit D0 in Register 0x6). If it is 0, the measurement is not complete. If it is 1, the measurement is complete and the data rate can be read back on RATE\_FREQ[23:0] (Bits[D7:D0] in Registers 0x0, Register 0x1, and Register 0x2) and FREQ\_RB2 (Register 0x5) (see [Table 7\)](#page-12-1). The approximate time for a data rate measurement is given in Equation 2.

Use the following equation to determine the data rate:

$$
f_{DATARATE} = \frac{(RATE\_FREQ[23:0] \times f_{REFCLK})}{2^{LTR[5:4]} \times 2^7 \times 2^{FULLRATE} \times 2^{DIVRATE}}
$$
(1)

where:

 $f_{DATAATE}$  is the data rate (Mbps).

RATE\_FREQ[23:0] is from FREQ2[7:0] (most significant byte), FREQ1[7:0], and FREQ0[7:0] (least significant byte). Se[e Table 7.](#page-12-1)   $f_{REFCLK}$  is the reference clock frequency (MHz).  $FULLRATE = FREQ_RB2[6]$  (Bit D6 in Register 0x5).

 $DIVRATE = FREQ_RB2[5:2]$  (Bits[D5:D2] in Register 0x5).



Consider an example of a 9.953 Gbps (OC-192) input signal and a reference clock source of 19.44 MHz at the PIN/NIN and REFCLKP/ REFCLKN ports, respectively. In this case, FREF\_RANGE[1:0] (Bits[D5:D4] in Register 0xF) = 00, and the reference frequency falls into the range of 11.05 MHz to 22.1 MHz. After following Step 1 through Step 6, the readback value of RATE\_FREQ[23:0] (Bits[D7:D0] in Register 0x0, Register 0x1, and Register 0x2) is 0x00FFFD, which is equal to 65533. The readback value of FULLRATE (Bit D6 in Register 0x5) is 0, and the readback value of DIVRATE[3:0] (Bits[D5:D2] in Register 0x5) is 0. Entering these values into Equation 1 yields

 $((65533) \times (19.44 \times 10^6))/(2^0 \times 2^7 \times 2^0 \times 2^0) = 9.95282$  Gbps

If subsequent frequency measurements are required, keep RATE\_MEAS\_EN (Bit D1 in Register 0x8) set to 1. It does not need to be reset. The measurement process is reset by writing a 1 followed by a 0 to RATE\_MEAS\_RESET (Bit D0 in Register 0x8). This initiates a new data rate measurement. Follow Step 2 through Step 6 to read back the new data rate. Note that a data rate readback is valid only if the LOL pin is low. If LOL is high, the data rate readback is invalid.

Initiating a frequency measurement by writing a 0-1-0 to RATE\_MEAS\_RESET (Bit D0 in Register 0x8) also resets the RATE\_ MEAS\_COMP (Bit D0 in Register 0x6) bit. The approximate time to complete a frequency measurement from RATE\_MEAS\_RESET being written with a 0-1-0 transition to when the RATE\_MEAS\_COMP bit returns high is given by

$$
Measurement Time = \frac{2^{11} \times 2^{LTR[5:4]}}{f_{REFCLK}}
$$
 (2)

#### **LOS Configuration**

The LOS detector output, LOS (Pin 5), can be configured to be either active high or active low. If LOS polarity (Bit D2 in Register 0x9) is set to Logic 0 (default), the LOS pin is active high when a loss of signal condition is detected.

## <span id="page-25-0"></span>**ADDITIONAL FEATURES AVAILABLE VIA THE I<sup>2</sup>C INTERFACE**

#### **Coarse Data Rate Readback**

The data rate can be read back over the I<sup>2</sup>C interface to approximately ±5% without needing an external reference clock according to the following formula:

$$
Data = \frac{f_{DCO}}{2^{FULLRATE} \times 2^{DIVRATE}} \tag{3}
$$

where:

 $f_{DCO}$  is the frequency of the DCO, derived as shown i[n Table 26.](#page-26-0) FULLRATE is from Bit D6 in Register 0x5. DIVRATE is from Bits[D5:D2] in Register 0x5.

Four oscillator cores defined by VCOSEL[9:8] (Bits[D1:D0] in Register 0x5) span the highest octave of data rates according to [Table 26.](#page-26-0) 

### <span id="page-26-0"></span>**Table 26. DCO Center Frequency vs. VCOSEL[9:8] (Bits[D1:D0] in Register 0x5)**



 $f_{DCO}$  is determined from VCOSEL[9:0] (Bits[D7:D0] in Register 0x4 and Bits[D1:D0] in Register 0x5), according to the following formula:

 $f_{DCO} =$ 

 $Min_f(core) + \frac{Max_f(core) - Min_f(core)}{256} \times VCOSEL[7:0]$  $f(core) + \frac{Max\_f(core) - Min\_f(core)}{256} \times$ 

# **Worked Example**

Read back the contents of FREQ\_RB1 (Register 0x4) and FREQ\_RB2 (Register 0x5). For example, with an 10.3125 Gbps signal presented to the PIN/NIN ports,

 $VCOSEL[7:0] = 0x11$  $FREQ_RB2 = 0x03$ FULLRATE (Bit D6 in Register  $0x5$ ) = 0 DIVRATE (Bits[D5:D2] in Register  $0x5$ ) = 0 core (Bits[D1:D0] in Register  $0x5$ ) = 3

#### then

 $f_{DCO} =$ 

 $10265 \text{ Mbps} + \frac{(11625 - 10265) \text{Mbps}}{265} \times 17 = 10355.31 \text{ Mbps}$ 

and

$$
f_{data} = \frac{10355.31 \text{ Mbps}}{2^9 \times 2^9} = 10355.31 \text{ Mbps}
$$

## **Initiate Frequency Acquisition**

A frequency acquisition can be initiated by writing a 1 followed by a 0 to INIT\_FREQ\_ACQ (Bit D6 in Register 0x9). This initiates a new frequency acquisition while keeping the [ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)n the operating mode that was previously programmed in Register 0x8 (CTRLA) Register 0x9 (CTRLB), and Register 0xA (CTRLC).

## **PRBS Generator/Receiver**

The [ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) has an integrated PRBS generator and detector for system testing purposes. The devices are configurable as either a PRBS detector or a PRBS generator.

The following steps configure the PRBS detector:

- Set DATA\_RECEIVER\_ENABLE (Bit D2 in Register 0x3F) to 1 while also setting DATA\_RECEIVER\_MODE[1:0] (Bits[D1:D0] in Register 0x3F) according to the desired PRBS pattern (0: PRBS7; 1: PRBS15; 2: PRBS31). Setting DATA\_RECEIVER\_MODE[1:0] to 3 leads to a one-shot sampling of recovered data into DATA\_LOADED[15:0] (Bits[D7:D0] in Register 0x42 and Register 0x43).
- 2. Set DATA\_RECEIVER\_CLEAR (Bit D3 in Register 0x3F) to 1 followed by 0 to clear PRBS\_ERROR (Bit D0 in Register 0x41) and PRBS\_ERROR\_COUNT (Bits[D7:D0] in Register 0x40).
- 3. States of PRBS\_ERROR and PRBS\_ ERROR\_COUNT[7:0] can be frozen by setting DATA\_RECEIVER\_ENABLE (Bit D2 in Register 0x3F) to 0.

The following steps configure the PRBS generator:

- 1. Set DATA\_GEN\_EN (Bit D2 in Register 0x39) = 1 to enable the PRBS generator while also setting DATA\_GEN\_MODE[1:0] (Bits[D1:D0] in Register 0x39) for a desired PRBS output pattern (0: PRBS7; 1: PRBS15; 2: PRBS31). An arbitrary 32-bit pattern stored as PROG\_DATA[31:0] (Bits[D7:D0] in Register 0x3B, Register 0x3C, Register 0x3D, and Register 0x3E) is activated by setting DATA\_GEN\_MODE[1:0] to 3.
- 2. Strings of consecutive identical digits of sensed DATA\_CID\_BIT (Bit D5 in Register 0x39) can be introduced in the generator with DATA\_CID\_EN (Bit D4 in Register 0x39) set to 1. The length of consecutive identical digits (CIDs) is 8 × DATA\_CID\_LENGTH[7:0] (Bits[D7:D0] in Register 0x3A), which is set via PRBS Gen 2[7:0] register (Register 0x3A).



**Table 27. PRBS Settings** 

<sup>1</sup> Bits[D7:D0] in Register 0x3B, Register 0x3C, Register 0x3D, and Register 0x3E.

## **Double Data Rate Mode**

The recovered output clock is a double data rate (DDR) clock, where the output clock frequency is ½ the data rate. This allows direct interfacing to FPGAs that support clocking on both rising and falling edges.

## **Disable Output Buffers**

Th[e ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) provides the option of disabling the output buffers for power savings. The clock output buffer can be disabled by setting Bit CLKOUT\_DISABLE (Bit D3 in Register 0x1E) = 1. This reduces the total output power by 30 mW. For a total of 60 mW of power savings, such as in a low power standby mode, both the CLKOUTx and DATOUTx buffers can be disabled together by setting the DATOUT\_DISABLE bit (Bit D4 of  $0x1E$ ) = 1.

### **Transmission Lines**

Use of 50  $\Omega$  transmission lines is required for all high frequency input and output signals to minimize reflections: PIN, NIN, CLKOUTP, CLKOUTN, DATOUTP, and DATOUTN (also REFCLKP and REFCLKN, if using a high frequency reference clock, such as 155 MHz). It is also necessary for the PIN and NIN input traces to be matched in length, and the CLKOUTP, CLKOUTN, DATOUTP, and DATOUTN output traces to be matched in length to avoid skew between the differential traces.

The high speed inputs (PIN and NIN) are each internally terminated with 50 Ω to an internal reference voltage (se[e Figure 26\)](#page-27-1). As with any high speed, mixed-signal circuit, take care to keep all high speed digital traces away from sensitive analog nodes.

The high speed outputs (DATOUTP, DATOUTN, CLKOUTP, and CLKOUTN) are internally terminated with 50  $\Omega$  to VCC.

#### **Soldering Guidelines for Lead Frame Chip Scale Package**

The lands on the 24-lead LFCSP are rectangular. The PCB pad for these lands is 0.1 mm longer than the package land length, and 0.05 mm wider than the package land width. Center the land on the pad to ensure that the solder joint size is maximized. The bottom of the lead frame chip scale package has a central exposed pad. The pad on the PCB must be at least as large as this exposed pad. The user must connect the exposed pad to VEE using plugged vias to prevent solder from leaking through the vias during reflow. This ensures a solid connection from the exposed pad to VEE.

It is highly recommended to include as many vias as possible when connecting the exposed pad to VEE. This minimizes the thermal resistance between the die and VEE, and minimizes the die temperature. It is recommended that the vias be connected to a VEE plane, or planes, rather than a signal trace, to improve heat dissipation as shown i[n Figure 27.](#page-28-0)

Placing an external VEE plane on the backside of the board opposite th[e ADN2917 p](http://www.analog.com/ADN2917?doc=ADN2917.pdf)rovides an additional benefit because this allows easier heat dissipation into the ambient environment.

## <span id="page-27-0"></span>**INPUT CONFIGURATIONS**

The [ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)nput stage can work with the signal source in either ac-coupled or dc-coupled configuration. To best fit in a required applications environment, th[e ADN2917 s](http://www.analog.com/ADN2917?doc=ADN2917.pdf)upports one of following input modes: limiting amplifier, equalizer, or bypass. It is easy to set th[e ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) to use any required input configuration through the  $I^2C$  bus. [Figure 26 s](#page-27-1)hows a block diagram of the input stage circuit.

A correct input signal pass is configurable with the INPUT\_ SEL[1:0] bits (Bits[D6:D5] in Register 0x16). [Table 28 s](#page-27-2)hows the INPUT\_SEL[1:0] bits and the input signal configuration.





#### <span id="page-27-2"></span><span id="page-27-1"></span>**Table 28. Input Signal Configuration**





Figure 27. Connecting Vias to VEE

### <span id="page-28-0"></span>**Choosing AC Coupling Capacitors**

AC coupling capacitors at the inputs (PIN, NIN) and outputs (DATOUTP, DATOUTN) of th[e ADN2917 m](http://www.analog.com/ADN2917?doc=ADN2917.pdf)ust be chosen such that the device works properly over the full range of data rates used in the application. When choosing the capacitors, the time constant formed with the two 50  $\Omega$  resistors in the signal path must be considered. When a large number of CIDs are applied, the capacitor voltage can droop due to baseline wander (see [Figure 28\)](#page-29-0), causing pattern dependent jitter (PDJ).

The user must determine how much droop is tolerable and choose an ac coupling capacitor based on that amount of droop. The amount of PDJ can then be approximated based on the capacitor selection. The actual capacitor value selection may require some trade-offs between droop and PDJ.

For example, assuming that 2% droop is tolerable, the maximum differential droop is 4%.

Normalizing to V p-p,

 $Drop = \Delta V = 0.04 V = 0.5 V p-p (1 - e^{-t/\tau})$ 

$$
\tau=12t
$$

where:

 $\tau$  is the RC time constant (C is the ac coupling capacitor, R = 100  $\Omega$ ) seen by C).

 $t$  is the total discharge time.

 $t = nT$ 

where: n is the number of CIDs. T is the bit period.

Calculate the capacitor value by combining the equations for  $\tau$ and t:

 $C = 12nT/R$ 

When the capacitor value is selected, the PDJ can be approximated as

$$
PDJ_{psp\text{-}p} = 0.5t_{\mathrm{r}}(1 - e^{(-\mathrm{nT/RC})}/0.6
$$

where:

 $PDJ_{psp-p}$  is the amount of pattern dependent jitter allowed, <0.01 UI p-p typical.

 $t_r$  is the rise time, which is equal to 0.22/BW; BW  $\approx$  0.7 (bit rate).

Note that this expression for  $t_r$  is accurate only for the inputs. The output rise time for the  $ADN2917$  is  $\sim$ 30 ps regardless of data rate.





**VDIFF = V2 ñ V2b VTH = ADN2917 QUANTIZER THRESHOLD**

**NOTES 1. DURING THE DATA PATTERNS WITH HIGH TRANSITION DENSITY, DIFFERENTIAL DC VOLTAGE AT V1 AND V2 IS ZERO.**

- 2. WHEN THE TIA OUTPUTS CONSECUTIVE IDENTICAL DIGITS, V1 AND V1b ARE DRIVEN TO DIFFERENT DC LEVELS. V2 AND V2b DISCHARGE TO<br>THE V<sub>REF</sub> LEVEL, WHICH EFFECTIVELY INTRODUCES A DIFFERENTIAL DC OFFSET ACROSS THE AC COUPLING CAP
- 3. WHEN THE BURST OF DATA STARTS AGAIN, THE DIFFERENTIAL DC OFFSET ACROSS THE AC COUPLING CAPACITORS IS APPLIED TO THE<br>INPUT LEVELS, CAUSING A DC SHIFT IN THE DIFFERENTIAL INPUT. THIS SHIFT IS LARGE ENOUGH SUCH THAT ONE OF  **CANCELLED OUT. THE QUANTIZER DOES NOT RECOGNIZE THIS AS A VALID STATE.** 11778-028
- <span id="page-29-0"></span>**4. THE DC OFFSET SLOWLY DISCHARGES UNTIL THE DIFFERENTIAL INPUT VOLTAGE EXCEEDS THE SENSITIVITY OF THE ADN2917. THE QUANTIZER RECOGNIZES BOTH HIGH AND LOW STATES AT THIS POINT.**

Figure 28. Example of Baseline Wander

# <span id="page-30-0"></span>**DC-COUPLED APPLICATION**

The inputs to the [ADN2917 c](http://www.analog.com/ADN2917?doc=ADN2917.pdf)an also be dc-coupled. This can be necessary in burst mode applications with long periods of CIDs and where baseline wander cannot be tolerated. If the inputs to th[e ADN2917](http://www.analog.com/ADN2917?doc=ADN2917.pdf) are dc-coupled, care must be taken not to violate the input range and common-mode level requirements of the [ADN2917 \(](http://www.analog.com/ADN2917?doc=ADN2917.pdf)se[e Figure 32 o](#page-30-1)[r Figure 33\)](#page-30-2). If dc coupling is required, and the output levels of the transimpedance amplifier (TIA) do not adhere to the levels shown i[n Figure 32 o](#page-30-1)[r Figure 33,](#page-30-2) level shifting and/or attenuation must occur between the TIA outputs and th[e ADN2917 i](http://www.analog.com/ADN2917?doc=ADN2917.pdf)nputs.



<span id="page-30-3"></span>Figure 29. DC-Coupled Application, 0 dB EQ Input (Rx Term Float Mode)

[Figure 30 s](#page-30-4)hows the default dc-coupled situation when using the 0 dB EQ input. The two terms are connected directly to VCC in a normal current mode logic (CML) fashion, giving a common mode that is set by the dc signal strength from the driving chip. The 0 dB EQ input has a high common-mode range and can tolerate V<sub>CM</sub> up to and including VCC.



<span id="page-30-4"></span>Figure 30. DC-Coupled Application, 0 dB EQ Input (Normal Mode)



<span id="page-30-5"></span>Figure 31. DC-Coupled Application, 0 dB EQ Input (Back Terminated Mode)



Figure 32. Minimum Allowed DC-Coupled Input Levels

<span id="page-30-1"></span>

<span id="page-30-2"></span>Figure 33. Maximum Allowed DC-Coupled Input Levels

# <span id="page-31-0"></span>OUTLINE DIMENSIONS



(CP-24-7) Dimensions shown in millimeters

## <span id="page-31-1"></span>**ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

I <sup>2</sup>C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).

**©2014–2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D11778-0-8/17(C)** 



www.analog.com

Rev. C | Page 32 of 32