









CD54HC640, CD74HC640, CD54HCT640, CD74HCT640 SCHS192C – NOVEMBER 1998 – REVISED JULY 2022

# CDx4HC640 CDx4HCT640 High-Speed CMOS Logic Octal Three-State Bus Transceiver, Inverting

## **1** Features

- Buffered inputs
- Three-state outputs
- Applications in multiple-data-bus architecture
- Fanout (over temperature range)
  - Standard outputs : 10 LSTTL loads
  - Bus driver outputs : 15 LSTTL loads
- Wide operating temperature range : -55°C to 125°C
- · Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL logic IC's
- HC types
  - 2 V to 6 V operation
  - High noise immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5 V
- HCT types
  - 4.5 V to 5.5 V operation
  - Direct LSTTL input logic compatibility, V<sub>IL</sub> = 0.8 V(Max), V<sub>IH</sub> = 2 V(Min)
  - CMOS input compatibility,  $I_I \le 1\mu A$  at  $V_{OL}$ ,  $V_{OH}$

# **2 Description**

The CDx4HC640 and CDx4HCT640 are inverting octal bus transceivers with 3-state outputs.

| Device Information |                        |                    |  |  |  |  |  |  |  |
|--------------------|------------------------|--------------------|--|--|--|--|--|--|--|
| PART NUMBER        | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)    |  |  |  |  |  |  |  |
| CD54HC640          | J (CDIP, 20)           | 26.92 mm × 6.92 mm |  |  |  |  |  |  |  |
| CD74HC640          | N (PDIP, 20)           | 25.4 mm × 6.35 mm  |  |  |  |  |  |  |  |
|                    | DW (SOIC, 20)          | 12.80 mm × 7.50 mm |  |  |  |  |  |  |  |
| CD54HCT640         | J (CDIP, 20)           | 26.92 mm × 6.92 mm |  |  |  |  |  |  |  |
| CD74HCT640         | N (PDIP, 20)           | 25.40 mm × 6.35 mm |  |  |  |  |  |  |  |
|                    | DW (SOIC, 20)          | 12.80 mm × 7.50 mm |  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Functional Block Diagram



# **Table of Contents**

| 1 Features<br>2 Description<br>3 Revision History | 1              |
|---------------------------------------------------|----------------|
| 4 Pin Configuration and Functions                 |                |
| 5 Specifications                                  |                |
| 5.1 Absolute Maximum Ratings                      | 4              |
| 5.2 Recommended Operating Conditions              | 4              |
| 5.3 Thermal Information                           | 4              |
| 5.4 Electrical Characteristics                    | <mark>5</mark> |
| 5.5 Switching Characteristics <sup>(2)</sup>      | <mark>6</mark> |
| 6 Parameter Measurement Information               | 7              |
| 7 Detailed Description                            | <mark>8</mark> |
| 7.1 Overview                                      |                |
| 7.2 Functional Block Diagram                      |                |

| 7.3 Device Functional Modes                          | 8    |
|------------------------------------------------------|------|
| 8 Power Supply Recommendations                       | 9    |
| 9 Layout                                             | 9    |
| 9.1 Layout Guidelines                                |      |
| 10 Device and Documentation Support                  |      |
| 10.1 Documentation Support                           | . 10 |
| 10.2 Receiving Notification of Documentation Updates | 10   |
| 10.3 Support Resources                               | . 10 |
| 10.4 Trademarks                                      | 10   |
| 10.5 Electrostatic Discharge Caution                 | 10   |
| 10.6 Glossary                                        | 10   |
| 11 Mechanical, Packaging, and Orderable              |      |
| Information                                          | . 10 |
|                                                      |      |

## **3 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision B (April 2003) to Revision C (July 2022)                                         | Page  |
|----|-------------------------------------------------------------------------------------------------------|-------|
| •  | Updated the numbering, formatting, tables, figures and cross-references throughout the document to re | flect |
|    | modern data sheet standards                                                                           | 1     |



## **4** Pin Configuration and Functions



J, N and DW Package 20-Pin CDIP, PDIP or SOIC Top View

Copyright © 2022 Texas Instruments Incorporated



# **5** Specifications

## 5.1 Absolute Maximum Ratings

| -                | - · · · · ·                                  |                                                                       | MIN | MAX | UNIT |
|------------------|----------------------------------------------|-----------------------------------------------------------------------|-----|-----|------|
| V <sub>CC</sub>  | Supply voltage                               | Supply voltage                                                        |     |     |      |
| I <sub>IK</sub>  | Input diode current                          | For $V_{\rm I}$ < -0.5V or $V_{\rm I}$ > $V_{\rm CC}$ + 0.5V          |     | ±20 | mA   |
| I <sub>OK</sub>  | Output diode current                         | For $V_{O}$ < -0.5V or $V_{O}$ > $V_{CC}$ + 0.5V                      |     | ±20 | mA   |
| I <sub>O</sub>   | Drain current, per output                    | For $-0.5V < V_O < V_{CC} + 0.5V$                                     |     | ±35 | mA   |
| I <sub>O</sub>   | Output source or sink current per output pin | For V <sub>O</sub> > -0.5V or V <sub>O</sub> < V <sub>CC</sub> + 0.5V |     | ±25 | mA   |
|                  | Continuous current through $V_{CC}$ o        | r GND                                                                 |     | ±50 | mA   |
| TJ               | Junction Temperature                         |                                                                       |     | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                          | Storage temperature                                                   |     |     |      |
|                  | Lead temperature (Soldering 10s)             | (SOIC - lead tips only)                                               |     | 300 | °C   |

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **5.2 Recommended Operating Conditions**

|                 |                          |                        | MIN             | MAX  | UNIT |  |
|-----------------|--------------------------|------------------------|-----------------|------|------|--|
| V               | Supply voltage           | HC types               | 2               | 6    | V    |  |
| V <sub>CC</sub> | Supply voltage           | HCT types              | 4.5             | 5.5  | v    |  |
| VI              | Input voltage            | 0                      | V <sub>CC</sub> | V    |      |  |
| Vo              | Output voltage           | Output voltage         |                 |      |      |  |
|                 |                          | V <sub>CC</sub> = 2V   |                 | 1000 |      |  |
| tt              | Input rise and fall time | V <sub>CC</sub> = 4.5V |                 | 500  | ns   |  |
|                 |                          | V <sub>CC</sub> = 6V   |                 | 400  |      |  |
| T <sub>A</sub>  | Temperature range        |                        | -55             | 125  | °C   |  |

### **5.3 Thermal Information**

|                  |                                                       | N (PDIP) | DW (SOIC) |      |
|------------------|-------------------------------------------------------|----------|-----------|------|
| THERMAL METRIC   | :                                                     | 20 PINS  | 20 PINS   | UNIT |
| R <sub>θJA</sub> | Junction-to-ambient thermal resistance <sup>(1)</sup> | 69       | 58        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## **5.4 Electrical Characteristics**

|                                 | PARAMETER                                     | TEST                                                          | V 00                | 25°C |     | -40°C to | 85°C | -55°C to 125°C |      | UNIT |      |
|---------------------------------|-----------------------------------------------|---------------------------------------------------------------|---------------------|------|-----|----------|------|----------------|------|------|------|
|                                 | PARAMETER                                     | CONDITIONS <sup>(1)</sup>                                     | V <sub>CC</sub> (V) | MIN  | TYP | MAX      | MIN  | MAX            | MIN  | MAX  | UNIT |
| НС ТҮР                          | ES                                            |                                                               |                     |      |     |          |      |                |      |      |      |
|                                 |                                               |                                                               | 2                   | 1.5  |     |          | 1.5  |                | 1.5  |      | V    |
| V <sub>IH</sub>                 | High-level input voltage                      |                                                               | 4.5                 | 3.15 |     |          | 3.15 |                | 3.15 |      | V    |
|                                 |                                               |                                                               | 6                   | 4.2  |     |          | 4.2  |                | 4.2  |      | V    |
|                                 |                                               |                                                               | 2                   |      |     | 0.5      |      | 0.5            |      | 0.5  | V    |
| V <sub>IL</sub>                 | Low-level input voltage                       |                                                               | 4.5                 |      |     | 1.35     |      | 1.35           |      | 1.35 | V    |
|                                 |                                               |                                                               | 6                   |      |     | 1.8      |      | 1.8            |      | 1.8  | V    |
|                                 |                                               | I <sub>OH</sub> = – 20 μA                                     | 2                   | 1.9  |     |          | 1.9  |                | 1.9  |      | V    |
|                                 | High-level output voltage<br>CMOS loads       | I <sub>OH</sub> = – 20 μA                                     | 4.5                 | 4.4  |     |          | 4.4  |                | 4.4  |      | V    |
| V <sub>OH</sub>                 |                                               | I <sub>OH</sub> = – 20 μA                                     | 6                   | 5.9  |     |          | 5.9  |                | 5.9  |      | V    |
|                                 | High-level output voltage                     | I <sub>OH</sub> = – 6 mA                                      | 4.5                 | 3.98 |     |          | 3.84 |                | 3.7  |      | V    |
|                                 | TTL loads                                     | I <sub>OH</sub> = – 7.8 mA                                    | 6                   | 5.48 |     |          | 5.34 |                | 5.2  |      | V    |
|                                 | 1                                             | I <sub>OL</sub> = 20 μA                                       | 2                   |      |     | 0.1      |      | 0.1            |      | 0.1  | V    |
|                                 | Low-level output voltage<br>CMOS loads        | I <sub>OL</sub> = 20 μA                                       | 4.5                 |      |     | 0.1      |      | 0.1            |      | 0.1  | V    |
| V <sub>OL</sub>                 |                                               | I <sub>OL</sub> = 20 μA                                       | 6                   |      |     | 0.1      |      | 0.1            |      | 0.1  | V    |
|                                 | Low-level output voltage                      | I <sub>OL</sub> = 6 mA                                        | 4.5                 |      |     | 0.26     |      | 0.33           |      | 0.4  | V    |
|                                 | TTL loads                                     | I <sub>OL</sub> = 7.8 mA                                      | 6                   |      |     | 0.26     |      | 0.33           |      | 0.4  | V    |
| l                               | Input leakage current                         | $V_{I} = V_{CC}$ or GND                                       | 6                   |      |     | ±0.1     |      | ±1             |      | ±1   | μA   |
| I <sub>CC</sub>                 | Quiescent device current                      | $V_{I} = V_{CC}$ or GND                                       | 6                   |      |     | 8        |      | 80             |      | 160  | μA   |
| I <sub>OZ</sub>                 | Three-state leakage current                   | V <sub>O</sub> = V <sub>CC</sub> or<br>GND                    | 6                   |      |     | ±0.5     |      | ±5             |      | ±10  | μA   |
| нст тү                          | PES                                           |                                                               |                     |      |     |          |      |                |      |      |      |
| V <sub>IH</sub>                 | High-level input voltage                      |                                                               | 4.5 to<br>5.5       | 2    |     |          | 2    |                | 2    |      | V    |
| V <sub>IL</sub>                 | Low-level input voltage                       |                                                               | 4.5 to<br>5.5       |      |     | 0.8      |      | 0.8            |      | 0.8  | V    |
|                                 | High-level output voltage<br>CMOS loads       | V <sub>OH</sub> = – 20 μA                                     | 4.5                 | 4.4  |     |          | 4.4  |                | 4.4  |      | V    |
| V <sub>OH</sub>                 | High-level output voltage<br>TTL loads        | V <sub>OH</sub> = – 6 mA                                      | 4.5                 | 3.98 |     |          | 3.84 |                | 3.7  |      | V    |
|                                 | Low-level output voltage<br>CMOS loads        | V <sub>OL</sub> = 20 μA                                       | 4.5                 |      |     | 0.1      |      | 0.1            |      | 0.1  | V    |
| V <sub>OL</sub>                 | Low-level output voltage<br>TTL               | V <sub>OL</sub> = 6 mA                                        | 4.5                 |      |     | 0.26     |      | 0.33           |      | 0.4  | V    |
| l <sub>l</sub>                  | Input leakage current                         | $V_{I} = V_{CC}$ or GND                                       | 5.5                 |      |     | ±0.1     |      | ±1             |      | ±1   | μA   |
| I <sub>CC</sub>                 | Quiescent device current                      | $V_{I} = V_{CC}$ or GND                                       | 5.5                 |      |     | 8        |      | 80             |      | 160  | μA   |
| I <sub>OZ</sub>                 | Three-state leakage current                   | $V_0 = V_{CC}$ or<br>GND                                      | 5.5                 |      |     | ±0.5     |      | ±5             |      | ±10  |      |
|                                 |                                               | DIR input held at $V_{CC} - 2.1$                              | 4.5 to<br>5.5       |      | 100 | 324      |      | 405            |      | 441  |      |
| ∆I <sub>CC</sub> <sup>(1)</sup> | Additional quiescent device current per input | $\overline{OE}$ and A inputs<br>held at v <sub>CC</sub> – 2.1 | 4.5 to<br>5.5       |      | 100 | 540      |      | 675            |      | 735  | μA   |
|                                 | pin                                           | B input held at $V_{CC} - 2.1$                                | 4.5 to<br>5.5       |      | 100 | 540      |      | 675            |      | 735  |      |

(1) For dual-supply systems theoretical worst case (VI = 2.4V, VCC = 5.5V) specification is 1.8mA



# 5.5 Switching Characteristics<sup>(2)</sup>

Input  $t_t$  = 6ns. Unless otherwise specified,  $C_L$  = 50pF

|                 | PARAMETER                                                             | V <sub>cc</sub> (V)           | 2          | 25°C              |     |     | 5°C | -55°C to 125°C |     | UNIT |
|-----------------|-----------------------------------------------------------------------|-------------------------------|------------|-------------------|-----|-----|-----|----------------|-----|------|
|                 | PARAMETER                                                             | $\mathbf{v}_{CC}(\mathbf{v})$ | MIN        | TYP               | MAX | MIN | MAX | MIN            | MAX | UNIT |
| НС ТҮР          | ES                                                                    |                               | - <b>I</b> |                   |     |     |     |                |     |      |
|                 | Propagation delay                                                     | 2                             |            |                   | 90  |     | 115 |                | 135 |      |
| t <sub>pd</sub> | A to B                                                                | 4.5                           |            | 7 <sup>(1)</sup>  | 18  |     | 23  |                | 27  | ns   |
|                 | B to Ā                                                                | 6                             |            |                   | 15  |     | 20  |                | 23  |      |
|                 | Propagation delay                                                     | 2                             |            |                   | 150 |     | 190 |                | 225 |      |
| t <sub>pd</sub> | Output High-Z<br>To high level,                                       | 4.5                           |            | 12 <sup>(1)</sup> | 30  |     | 38  |                | 45  | ns   |
|                 | low level                                                             | 6                             |            |                   | 26  |     | 33  |                | 38  |      |
|                 | Propagation delay                                                     | 2                             |            |                   | 150 |     | 190 |                | 225 |      |
| t <sub>pd</sub> | Output high level                                                     | 4.5                           |            | 12 <sup>(1)</sup> | 30  |     | 38  |                | 45  | ns   |
|                 | Output lowe level to high Z                                           | 6                             |            |                   | 26  |     | 33  |                | 38  |      |
|                 |                                                                       | 2                             |            |                   | 60  |     | 75  |                | 90  |      |
| tt              | Output transition time                                                | 4.5                           |            |                   | 12  |     | 15  |                | 18  | ns   |
|                 |                                                                       | 6                             |            |                   | 10  |     | 13  |                | 15  |      |
| Ci              | Input Capacitance                                                     |                               | 10         |                   | 10  |     | 10  |                | 10  | pF   |
| Co              | Three-state output capacitance                                        |                               |            |                   | 20  |     | 20  |                | 20  | pF   |
| C <sub>pd</sub> | Power dissipation capacitance (3) (4)                                 | 5                             |            | 38                |     |     |     |                |     | pF   |
| нст тү          | PES                                                                   |                               |            |                   |     |     |     |                | I   |      |
| t <sub>pd</sub> | Propagation delay<br>A to B<br>B to A                                 | 4.5                           |            | 9 <sup>(1)</sup>  | 22  |     | 28  |                | 33  | ns   |
| t <sub>pd</sub> | Propagation delay<br>Output High-Z<br>To high level,<br>Iow level     | 4.5                           |            | 12 <sup>(1)</sup> | 30  |     | 38  |                |     | ns   |
| t <sub>pd</sub> | Propagation delay<br>Output high level<br>Output lowe level to high Z | 4.5                           |            | 12 <sup>(1)</sup> | 30  |     | 38  |                |     | ns   |
| t <sub>t</sub>  | Transition times                                                      | 4.5                           |            |                   | 12  |     | 15  |                |     | ns   |
| C <sub>i</sub>  | Input capacitance                                                     |                               | 10         |                   | 10  |     | 10  |                |     | pF   |
| C <sub>O</sub>  | Three-state output capacitance                                        |                               |            |                   | 20  |     | 20  |                |     | pF   |
| C <sub>pd</sub> | Power dissipation capacitance (3) (4)                                 | 5                             |            | 41                |     |     |     |                |     | pF   |



## **6** Parameter Measurement Information

 $t_{\text{PD}}$  is the maximum between  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$ 

 $t_{t}$  is the maximum between  $t_{\mathsf{TLH}}$  and  $t_{\mathsf{THL}}$ 











Figure 6-2. HCT transition times and propagation delay times, combination logic



Figure 6-4. HCT three-state propagation delay waveform



NOTE: Open drain waveforms  $t_{PLZ}$  and  $t_{PZL}$  are the same as those for three-state shown on the left. The test circuit is output  $R_L = 1k\Omega$  to  $V_{CC}$ ,  $C_L = 50$  pF.

#### Figure 6-5. HC and HCT three-state propagation delay test circuit



## 7 Detailed Description

## 7.1 Overview

The CDx4HC640 and CDx4HCT640 silicon-gate CMOS three-state bidirectional inverting and non-inverting buffers are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high-speed operation when driving large bus capacitances. These circuits possess the low power dissipation of CMOS circuits, and have speeds comparable to low power Schottky TTL circuits. They can drive 15 LSTTL loads. The CDx4HC640 and CDx4HCT640 devices have inverting buffers.

The direction of data flow (A to B, B to A) is controlled by the DIR input.

Outputs are enabled by a low on the Output Enable input ( $\overline{OE}$ ); a high  $\overline{OE}$  puts these devices in the high impedance mode.

## 7.2 Functional Block Diagram



### 7.3 Device Functional Modes

| Table 7-1. Function Table | 2) |
|---------------------------|----|
|---------------------------|----|

| Control Inputs <sup>(1</sup> | )   | Data Port Status |                |  |  |  |
|------------------------------|-----|------------------|----------------|--|--|--|
| ŌĒ                           | DIR | A <sub>n</sub>   | B <sub>n</sub> |  |  |  |
| L                            | L   | ō                | I              |  |  |  |
| Н                            | Н   | Z                | Z              |  |  |  |
| Н                            | L   | Z                | Z              |  |  |  |
| L                            | Н   | I                | ō              |  |  |  |

H = High level. L = Low level. I = Input. O
 = Output (inversion of input level). Z = High impedance.

(2) To prevent excess currents in the High-Z modes all I/O terminals should be terminated with 1kΩ to 1MΩ resistors.



## 8 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1-µF capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1-µF and 1-µF capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

## 9 Layout

### 9.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.



## **10 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### **10.1 Documentation Support**

#### **10.1.1 Related Documentation**

### **10.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **10.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 10.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)         | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|---------------------------------|---------|
| 5962-8974001RA   | ACTIVE        | CDIP         | J                  | 20   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-8974001RA<br>CD54HCT640F3A | Samples |
| CD54HC640F3A     | ACTIVE        | CDIP         | J                  | 20   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-8780901RA<br>CD54HC640F3A  | Samples |
| CD54HCT640F3A    | ACTIVE        | CDIP         | J                  | 20   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-8974001RA<br>CD54HCT640F3A | Samples |
| CD74HC640E       | ACTIVE        | PDIP         | Ν                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                               | N / A for Pkg Type   | -55 to 125   | CD74HC640E                      | Samples |
| CD74HC640M       | ACTIVE        | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | HC640M                          | Samples |
| CD74HCT640E      | ACTIVE        | PDIP         | N                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                               | N / A for Pkg Type   | -55 to 125   | CD74HCT640E                     | Samples |
| CD74HCT640M      | ACTIVE        | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | HCT640M                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54HC640, CD54HC7640, CD74HC640, CD74HC7640 :

- Catalog : CD74HC640, CD74HCT640
- Military : CD54HC640, CD54HCT640

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

## TUBE



# - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74HC640E  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HC640M  | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| CD74HCT640E | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT640M | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **DW0020A**



# **PACKAGE OUTLINE**

# SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated