CYPRESS SEMICONDUCTOR This is an abbreviated datasheet. Contact a Cypress representative for complete specifications. CY7C291 CY7C292 ## Reprogrammable 2048 x 8 T.46-13-29 **PROM** ## Features - Windowed for reprogrammability - CMOS for optimum speed/power - High speed - -35 ns (commercial) - -35 ns (military) - . Low power - -330 mW (commercial) - -413 mW (military) - EPROM technology 100% programmable - Slim 300-mil or standard 600-mil packaging available - 5V ±10% V<sub>CC</sub>, commercial and military - TTL-compatible I/O - Direct replacement for bipolar PROMs Capable of withstanding > 2000V static discharge ## **Functional Description** The CY7C291 and CY7C292 are highperformance 2048-word by 8-bit CMOS PROMs. They are functionally identical, but are packaged in 300-mil and 600-mil wide plastic and hermetic DIP packages respectively. The 300-mil ceramic DIP package is equipped with an erasure window; when exposed to UV light the PROM is erased and can then be reprogrammed. The memory cells utilize proven EPROM floating gate technology and byte-wide intelligent programming algorithms. The CY7C291 and CY7C292 are plug-in replacements for bipolar devices and offer the advantages of lower power, superior performance, and programming yield. The EPROM cell requires only 12.5V for the super voltage, and low current requirements allow for gang programming. The EPROM cells allow each memory location to be tested 100% because each location is written into, erased, and repeatedly exercised prior to encapsulation. Each PROM is also tested for AC performance to guarantee that after customer programming, the product will meet DC and AC specification limits. Reading is accomplished by placing an active LOW signal on $CS_1$ , and active HIGH signals on $CS_2$ and $CS_3$ . The contents of the memory location addressed by the address lines $(A_0 - A_{10})$ will become available on the output lines $(O_0 - O_7)$ . | TROM | | | |-----------------------------------------------|--------------------|-------------------------------------------------------------| | Logic Block Diagram | | Pin Configurations | | | N | DIP | | A10 - | | A7 1 24 V <sub>CC</sub> | | | <del>-</del> | A7 0 1 24 0 Vcc<br>A6 0 2 23 0 A6 | | A ROW 128 x 128 | <del></del> | A 3 22 A | | DECODER PY PROGRAMABLE BX 1 OF 16 | 14 | 4월4 21일선9 | | 1 106129 14 2000 [7] | | A <sub>2</sub> 0 5 20 1 05;<br>A <sub>2</sub> 0 6 19 0 0\$2 | | <b>1 ⁴ </b> | ╆ <del>╎</del> ╱╾╚ | | | % <del> </del> | ب | A₀ 🗖 8 17 🗖 O7 | | | L 0~ 04 | O₀ ☐ 9 16 ☐ O₀<br>O₁ ☐ 10 15 ☐ O₀ | | 1 | 14 | O₁ ☐ 10 15 ☐ O₅<br>O₂ ☐ 11 14 ☐ O₄ | | l <u> </u> | | GND [] 12 13 03 | | [ % <del>-</del> | <del>│</del> │≫─⋄ | C291-2 | | As _ COLUMN | <u> </u> | LCC | | At - DECODER | | <b>₹</b> \$₹₹ <mark>\$</mark> \$₹ | | ' ' ' | ╆ <del>╱</del> ╸°² | 4 3 2.1 282726 | | \ ^ <del>-</del> | H | A 5 25 CS1<br>24 CS2 | | ł | <b>1</b> -1>∞-0₁ | 23 CS3 | | | 14 | Aī 5 a 22 CS4 | | 1 | | NG 2 10 20 C7 | | <u> </u> | ┯∾ | 00 2 11 1213 14 151617 18 06 | | | | ¥%5 5%¥% csi1-3 | | CS <sub>1</sub> —C | J | Q Q B N Q Q Q C331-3 | | | | | | | C291-1 | Window available on 300-mil cerDIP only. | ## Salaction Guide | | | | 7C291-35<br>7C292-35 | 7C291-50<br>7C292-50 | |-----------------------------------|-----|------------|----------------------|----------------------| | Maximum Access Time (ns) | | 35 | 50 | | | Maximum Operating<br>Current (mA) | STD | Commercial | 90 | 90 | | | } | Military | 120[1] | 120 | | | L | Commercial | 60 | 60 | Note: 1. 7C291 only.