002258 T 2258 F RCA CA3300 Types # **Linear Integrated Circuits** 18-Lead Dual-In-Line Side-Brazed Ceramic Package D Suffix CMOS Video Speed 6-Bit Flash Analog-to-Digital Converter For Use in Low-Power Consumption, High-Speed Digitization Applications #### Features: - CMOS low power with speed - Parallel conversion technique - 15-MHz sampling rate (66-ns conversion time) - 6-bit latched 3-state output with overflow bit - ±½ LSB accuracy The RCA-CA3300 types are CMOS 50-mW parallel (FLASH) analog-to-digital converters designed for applications demanding both low-power consumption and high-speed digitization. The CA3300 types operate over a wide full-scale input-voltage range of 2.4 volts up to the dc supply voltage with maximum power consumptions as low as 50 to 200 mW, depending upon the clock frequency selected. When operated from a 5-volt supply at a clock frequency of 11 MHz, the power consumption of the CA3300 is less than 50 mW. When operated from an 8-volt supply at a frequency of 15 MHz, the power consumption is less than 150 mW. The intrinsic high conversion rate makes the CA3300 types ideally suited for digitizing high-speed signals. The overflow bit makes possible the connection of two or more CA3300's in series to increase the resolution of the conversion system. A series connection of two CA3300's may be used to produce a 7-bit high-speed converter. Operation of two CA3300's in parallel doubles the conversion speed (i.e., increases the sampling rate from 15 to 30 MHz). CA3300's in parallel may be combined with a high-speed 6-bit D/A converter, a binary adder, control logic, and an op amp to form a very high-speed A/D converter. Sixty-four paralleled auto-balanced voltage comparators measure the input voltage with respect to a known reference to produce the parallel-bit outputs in the CA3300. Sixty-three comparators are required to quantize all input voltage levels in this 6-bit converter, and the additional comparator is required for the overflow bit. The CA3300 types are available as follows: Type CA3300D in an 18-lead dual-in-line ceramic package (D suffix), and types CA3300E and CA3300CE in an 18-lead dual-in-line plastic package (E suffix). The CA3306 Family of Improved, pin compatible A/D's is recommended in place of the CA3300 for all new designs. See Data Sheet File # 1789. - Single supply voltage (3 to 10 V) - 2 units in series allow 7-bit output - 2 units in parallel allow 30-MHz sampling rate - Internal V<sub>REF</sub> with ext V<sub>REF</sub> option - Available with EVP processing for improved reliability # **Applications:** - The CA3300 types are especially suited for high-speed conversion applications where low power is also important - TV video digitizing (industrial/security) - High-speed A/D conversion - Ultrasound signature analysis - Transient signal analysis - High-energy physics research - High-speed oscilloscope storage/display - General-purpose hybrid ADC's - Optical character recognition - Radar pulse analysis - Motion signature analysis 92CS-32263RI **TERMINAL ASSIGNMENT** Fig. 1 - Block diagram for the CA3300. # MAXIMUM RATINGS, Absolute-Maximum Values: | DC SUPPLY VOLTAGE RANGE (VDD) | | |------------------------------------------------------------------------------|---| | (VOLTAGE REFERENCED TO Vss TERMINAL)0.5 to 10 V | | | NPUT VOLTAGE RANGE | | | ALL INPUTS EXCEPT ZENER (PIN 4)0.5 to V <sub>DD</sub> +0.5 V | | | DC INPUT CURRENT | | | CLK, PH, CE1, CE2, V <sub>IN</sub> ± 10 mA | | | POWER DISSIPATION PER PACKAGE (Pp) | | | FOR T <sub>A</sub> = -55 to +55° C | | | FOR T <sub>A</sub> = +55° C to +125° C | | | EMPERATURE RANGE | | | OPERATING (CA3300DX, Refer to Fig. 3)55 to +125°C | | | OPERATING (CA3300D, E, CE) | J | | STORAGE65 to +150°C | | | EAD TEMPERATURE (DURING SOLDERING) | | | At distance 1/16 ± 1/32 in. (1.59 ± 0.79 mm) from case for 10 s max. +265° C | | # **ELECTRICAL CHARACTERISTICS** | CHARACTERISTIC | TEST CONDITIONS @ 25°C | | UNITS | | | | | | |-----------------------------------------------|---------------------------------------------------------------------------------------|------|-------|----------------------|---------|--|--|--| | | | MIN. | TYP. | MAX. | 1 | | | | | Resolution | | | T - | 6 | Bits | | | | | Linearity Error | V <sub>DD</sub> =8 V, V <sub>REF</sub> =7.68 V | | ±0.5 | ±0.8 | | | | | | Differential Linearity Error | CLK=15 MHz, gain adjusted V <sub>DD</sub> =8 V, V <sub>REF</sub> =7.68 V CLK=15 MHz | _ | ±0.5 | ±0.8 | LSB | | | | | Quantizing Error | | -1/2 | _ | 1/2 | | | | | | Analog Input: | V <sub>DD</sub> =8 V | | | 1 | | | | | | Full Scale Range | CLK=15 MHz | 2.4 | _ | V <sub>DD</sub> +0.5 | V | | | | | Input Capacitance | | _ | 50 | _ | pF | | | | | Input Current | | _ | 600 | 1000 | μΑ | | | | | Gain Temperature Coefficient | V <sub>DD</sub> =8 V, CLK=15 MHz | _ | 0.016 | · _ | LSB/°C | | | | | Maximum Conversion Speed | V <sub>DD</sub> =5 V | | 12M | _ | CDC | | | | | | V <sub>DD</sub> =8 V | 15M | 19M | _ | SPS | | | | | Device Current | V <sub>DD</sub> =5 V (CLK=11 MHz) | _ | 7 | <del>-</del> | | | | | | (Excludes I <sub>REF</sub> , I <sub>z</sub> ) | V <sub>DD</sub> =8 V (CLK=15 MHz) | _ | 22 | _ | A | | | | | | V <sub>DD</sub> =5 V (Auto Balance State) | _ | 6.4 | 16 | mA | | | | | | V <sub>DD</sub> =8 V (Auto Balance State) | | 24 | 40 | | | | | | Ladder Impedance | | 1000 | 1400 | 1800 | Ω | | | | | Digital Inputs: | | | | | | | | | | Low Voltage | V <sub>DD</sub> =5 V | _ | _ | | V | | | | | | V <sub>DD</sub> =8 V | _ | - | 2.5 | \ | | | | | High Voltage | V <sub>DD</sub> =5 V 3.5 | | | | V | | | | | | V <sub>DD</sub> =8 V | 5.5 | | _ | \ \ \ \ | | | | | Input Current | V <sub>DD</sub> =8 V | _ | ±1 | _ | μΑ | | | | | Digital Outputs: | | | | | | | | | | Output Low | V <sub>DD</sub> =5 V, V <sub>O</sub> =0.4 V | 1.6 | 10 | _ | | | | | | (Sink) Current | V <sub>DD</sub> =8 V, V <sub>O</sub> =0.5 V | 3.2 | 15 | - | mA | | | | | Output High | V <sub>DD</sub> =5 V, V <sub>O</sub> =4.6 V | -0.8 | 6 | _ | IIIA | | | | | (Source) Current | V <sub>DD</sub> =8 V, V <sub>O</sub> =7.5 V | -1.6 | 9 | - | | | | | | Zener Voltage | I <sub>z</sub> =10 mA | 5.6 | 6.1 | 7.4 | V | | | | | Zener Dynamic Impedance | I <sub>z</sub> =10 mA | _ | 10 | 30 | Ω | | | | | Zener Temperature Coefficient | | _ | 0.5 | _ | mV/°C | | | | | Digital Output Delay, t₀ | V <sub>DD</sub> =8 V | _ | 20 | _ | ns | | | | | Aperture Time | V <sub>DD</sub> =8 V — 25 | | | | | | | | Fig. 2 - Typical current drain versus sampling rate as a function of supply voltage. Fig. 3 - Maximum ambient temperature versus supply voltage. (Above curve includes ladder dissipation but not the zener dissipation.) # **ELECTRICAL CHARACTERISTICS** | | | | LIMITS | | | | | | |-----------------------------------------------|------------------------------------------------|----------|----------|----------------------|--------|--|--|--| | CHARACTERISTIC | TEST CONDITIONS @ 25°C | | <b>=</b> | UNITS | | | | | | | _ | MIN. | TYP. | MAX. | | | | | | Resolution | | _ | | 6 | Bits | | | | | Linearity Error | V <sub>DD</sub> =8 V, V <sub>REF</sub> =7.68 V | | 105 | 100 | 1 | | | | | | CLK=9 MHz, gain adjusted | _ | ±0.5 | ±0.8 | 1 | | | | | Differential Linearity Error | V <sub>DD</sub> =8 V, V <sub>REF</sub> =7.68 V | | ±0.5 | 100 | LSB | | | | | | CLK=9 MHz | | 10.5 | ±0.8 | | | | | | Quantizing Error | | -1/2 | | 1/2 | 1 | | | | | Analog Input: | V <sub>DD</sub> =8 V | | | | | | | | | Full Scale Range | CLK=9 MHz | 2.4 | _ | V <sub>DD</sub> +0.5 | V | | | | | Input Capacitance | | _ | 50 | - | pF | | | | | Input Current | | <u> </u> | 450 | 1000 | μΑ | | | | | Gain Temperature Coefficient | V <sub>DD</sub> =8 V, CLK=9 MHz | | 0.016 | T | LSB/°C | | | | | Maximum Conversion Speed | V <sub>DD</sub> =5 V | ( 6M) | _ | _ | SPS | | | | | | V <sub>DD</sub> =8 V | 9M | 19M | _ | 373 | | | | | Device Current | V <sub>DD</sub> =5 V (CLK=7 MHz) | | 4 | | | | | | | (Excludes I <sub>REF</sub> , I <sub>z</sub> ) | V <sub>DD</sub> =8 V (CLK=9 MHz) | - | 12 | - | A | | | | | | V <sub>DD</sub> =5 V (Auto Balance State) | _ | 6.4 | 16 | mA | | | | | | V <sub>DD</sub> =8 V (Auto Balance State) | _ | 24 | 40 | | | | | | Ladder Impedance | | 1000 | 1400 | 1800 | Ω | | | | | Digital Inputs: | | | | | | | | | | Low Voltage | V <sub>DD</sub> =5 V | _ | _ | 1.5 | V | | | | | | V <sub>DD</sub> =8 V | _ | - | 2.5 | | | | | | High Voltage | V <sub>DD</sub> =5 V | 3.5 | _ | _ | V | | | | | | V <sub>DD</sub> =8 V | 5.5 | _ | | ľ | | | | | Input Current | V <sub>DD</sub> =8 V | _ | ±1 | - | μA | | | | | Digital Outputs: | | | | | | | | | | Output Low | V <sub>DD</sub> =5 V, V <sub>O</sub> =0.4 V | 1.6 | 10 | _ | l | | | | | (Sink) Current | V <sub>DD</sub> =8 V, V <sub>O</sub> =0.5 V | 3.2 | 15 | _ | mA | | | | | Output High | V <sub>DD</sub> =5 V, V <sub>O</sub> =4.6 V | -0.8 | 6 | _ | ""A | | | | | (Source) Current | V <sub>DD</sub> =8 V, V <sub>O</sub> =7.5 V | -1.6 | 9 | _ | | | | | | Zener Voltage | I <sub>z</sub> =10 mA | 5.6 | 6.1 | 7.4 | V | | | | | Zener Dynamic Impedance | Iz=10 mA | - | 10 | 30 | Ω | | | | | Zener Temperature Coefficient | | - | 0.5 | _ | mV/°C | | | | | Digital Output Delay, t <sub>d</sub> | V <sub>DD</sub> =8 V | | 20 | _ | 200 | | | | | Aperture Time | V <sub>DD</sub> =8 V | <u> </u> | 25 | _ | ns | | | | Fig. 4 - Typical maximum sample rate versus supply voltage. Fig. 5 - Typical offset error versus sample rate as a function of supply voltage. (See literature for offset trim.) Fig. 6 - Timing diagrams for the CA3300. Fig. 7 - Typical input current versus input voltage as a function of supply voltage. Fig. 8 - Typical input current versus sample rate as a function of supply voltage. Fig. 9 - Typical gain error versus sample rate as a function of supply voltage. (See literature for gain trim.) Fig. 10 - Typical linearity versus sample rate as a function of supply voltage. Fig. 11 - Typical linearity versus reference voltage as a function of supply voltage. #### **Device Operation** A sequential parallel technique is used by the CA3300 converter to obtain its high-speed operation. The sequence consists of the "Auto Balance" phase $\phi1$ and the "Sample Unknown" phase $\phi2$ . (Refer to the circuit diagram.) Each conversion takes one clock cycle.\* With the phase control (pin 8) low, the "Auto Balance" ( $\phi1$ ) occurs during the High period of the clock cycle, and the "Sample Unknown" ( $\phi2$ ) occurs during the low period of the clock cycle. During the "Auto Balance" phase, a transmission switch is used to connect each of 64 commutating capacitors to their associated ladder reference tap. Those tap voltages will be as follows: $$V_{tap} (N) = [(V_{REF}/64) \times N] - [V_{REF}/(2 \times 64)]$$ $$= V_{REF}[(2N - 1)/128]$$ Where: $V_{tap}$ (n) = reference ladder tap voltage at point n $V_{REF}$ = voltage across R<sup>-</sup> to R<sup>+</sup> N = tap number (1 through 64) The other side of the capacitor is connected to a single stage amplifier whose output is shorted to its input by a switch. This biases the amplifier at its intrinsic trip point, which is approximately, $(V_{DD}-V_{SS})/2$ . The capacitors now charge to their associated tap voltages, priming the circuit for the next phase. In the "Sample Unknown" phase, all ladder tap switches are opened, the comparator amplifiers are no longer shorted, and $V_{\text{IN}}$ is switched to all 64 capacitors. Since the other end of the capacitor is now looking into an effectively open circuit, any voltage that differs from the previous tap voltage will appear as a voltage shift at the comparator amplifiers. All comparators with tap voltages greater than $V_{\text{IN}}$ will drive the comparators with tap voltage lower than $V_{\text{IN}}$ will drive the comparator outputs to a "low" state, all comparator outputs to a "high" state. The status of all these comparator amplifiers are stored at the end of this phase ( $\phi$ 2), by a secondary latching amplifier stage. Once latched, the status of the 64 comparators is decoded by a 64-to 7-bit decode array and the results are clocked into a storage register at the rising edge of the next $\phi$ 2. A 3-state buffer is used at the output of the 7 storage registers which are controlled by two chip-enable signals. CE1 will independently disable B1 through B6 when it is in a high state. CE2 will independently disable B1 through B6 and the OF buffers when it is in the low state. To facilitate usage of this device a phase-control input is provided which can effectively complement the clock as it enters the chip. Also, an on-board zener is provided for use as a reference voltage. #### **Continuous Clock Operation** One complete conversion cycle can be traced through the CA3300 via the following steps. (Refer to timing diagram Fig. 6a.) With the phase control in a 'High' state, the rising edge of the clock input will start a "sample" phase. During this entire 'High' state of the clock, the 64 comparators will track the input voltage and the 64 latches will track the comparator outputs. At the falling edge of the clock, all 64 comparator outputs are captured by the 64 latches. This ends the "sample" phase and starts the "auto balance" phase for the comparators. During this 'Low' state of the clock the output of the latches propagates through the decode array and a 7-bit code appears at the D inputs of the output registers. On the next rising edge of the clock, this 7-bit code is shifted into the output registers and appears with time delay to as valid data at the output of the 3-state drivers. This also marks the start of a new "sample" phase, thereby repeating the conversion process for this next cycle. #### **Pulse Mode Operation** For sampling high-speed nonrecurrent or transient data, the converter may be operated in a pulse mode in one of two ways. The fastest method is to keep the converter in the Sample Unknown phase, $\phi$ 2, during the standby state. The This device requires only a single phase clock. The terminology of $\phi 1$ and $\phi 2$ refers to the High and Low periods of the same clock. device can now be pulsed through the Auto Balance phase with as little as 33 ns. The analog value is captured on the leading edge of $\phi 1$ and is transferred into the output registers on the trailing edge of $\phi 1$ . We are now back in the standby state, $\phi 2$ , and another conversion can be started within 33 ns, but not later than 5 $\mu$ s due to the eventual droop of the commutating capacitors. Another advantage of this method is that it has the potential of having the lowest power drain. The larger the time ratio between $\phi 2$ and $\phi 1$ , the lower the power consumption. (See timing diagram Fig. 6b.) The second method uses the Auto Balance phase, $\phi 1$ , as the standby state. In this state the converter can stay indefinitely waiting to start a conversion. A conversion is performed by strobing the clock input with two $\phi 2$ pulses. The first pulse starts a Sample Unknown phase and captures the analog value in the comparator latches on the trailing edge. A second $\phi 2$ pulse is needed to transfer the data into the output registers. This occurs on the leading edge of the second pulse. The conversion now takes place in 67 ns, but the repetition rate may be as slow as desired. The disadvantage to this method is the higher device dissipation due to the low ratio of $\phi 2$ to $\phi 1$ . (See timing diagram Fig. 6c.) #### **Increased Accuracy** In most cases the accuracy of the CA3300 should be sufficient without any adjustments. In applications where accuracy is of utmost importance, three adjustments can be made to obtain better accuracy; i.e., offset trim, gain trim, and midpoint trim. #### Offset Trim In general offset correction can be done in the preamp circuitry by introducing a dc shift to $V_{IN}$ or by the offset trim of the op amp. When this is not possible the $R^-$ (pin 10) input can be adjusted to produce an offset trim. The theoretical input voltage to produce the first transition is ½ LSB. The equation is as follows: $$V_{IN}$$ (0 to 1 transition) = $\frac{1}{2}$ LSB = $\frac{1}{2}(V_{REF}/64)$ = $V_{REF}/128$ If $V_{IN}$ for the first transition is less than the theoretical, then a single-turn 50-ohm pot connected between $R^-$ and ground will accomplish the adjustment. Set $V_{IN}$ to ½ LSB and trim the pot until the 0 to 1 transition occurs. If $V_{\text{IN}}$ for the first transition is greater than the theoretical, then the 50-ohm pot should be connected between R<sup>-</sup> and a negative voltage of about 2 LSB's. The trim procedure is as stated previously. #### **Gain Trim** In general the gain trim can also be done in the preamp circuitry by introducing a gain adjustment for the op amp. When this is not possible, then a gain adjustment circuit should be made to adjust the reference voltage. To perform this trim, $V_{\text{IN}}$ should be set to the 63 to overflow transition. That voltage is ½ LSB less than $V_{\text{REF}}$ and is calculated as follows: $$V_{IN}$$ (63 to 64 transition) = $V_{REF} - V_{REF}/128$ = $V_{REF}$ (127/128) To perform the gain trim, first do the offset trim and then apply the required $V_{\text{IN}}$ for the 63 to overflow transition. Now adjust $V_{\text{REF}}$ until that transition occurs on the outputs. #### **Midpoint Trim** The reference center (RC), pin 16, is available to the user as the approximate midpoint of the resistor ladder. The actual count that is brought out is count 33. To trim the midpoint, the offset and gain trims should be done first. The theoretical transition from count 32 to 33 occurs at 32½ LSB's. That voltage is as follows: $V_{IN}$ (32 to 33 transition) = 32.5 ( $V_{REF}/64$ ) An adjustable voltage follower can be connected to the RC pin or a 2-K pot can be connected between $\text{R}^+$ and $\text{R}^-$ with the wiper connected to RC. Set $V_{\text{IN}}$ to the 32 to 33 transition voltage, then adjust the voltage follower or the pot until the transition occurs on the output bits. The Reference Center point can also be used to create some unique transfer functions. For example, if R is grounded, RC is connected to 3.25 volts, and R is connected to 4.8 volts then the lower order counts, 1 through 33, will have an LSB value of 100 mV while the upper order counts, 34 through Overflow, will have an LSB value of 50 mV. This effectively provides twice the sensitivity in the upper counts as compared to the lower counts. #### 7-Bit Resolution To obtain 7-bit resolution, two CA3300's can be wired together. Necessary ingredients include an open-ended ladder network, an overflow indicator, three-state outputs, and chip-enabler controls—all of which are available on the CA3300. The first step for connecting a 7-bit circuit is to totem-pole the ladder networks, as illustrated in Fig. 13. Since the absolute resistance value of each ladder may vary, external trim of the mid-reference voltage may be required. The overflow output of the lower device now becomes the seventh bit. When it goes high, all counts must come from the upper device. When it goes low, all counts must come from the lower device. This is done simply by connecting the lower overflow signal to the CE1 control of the lower A/D converter and the CE2 control of the upper A/D converter. The three-state outputs of the two devices (bits 1 through 6) are now connected in parallel to complete the circuitry. The complete circuit for a 7-bit A/D converter is shown in Fig. 14. # 8-Bit to 12-Bit Conversion Techniques To obtain 8-to 12-bit resolution and accuracy, use a feed-forward conversion technique. Two A/D converters will be needed to convert up to 11 bits; three A/D converters to convert 12 bits. The high speed of the CA3300 allows 12-bit conversions in the 500 to 900-ns range. The circuit diagram of a high-speed 12-bit A/D converter is shown in Fig. 15. In the feed-forward conversion method two sequential conversions are made. Converter A first does a coarse conversion to 6 bits. The output is applied to a 6-bit D/A converter whose accuracy level is good to 12 bits. The D/A converter output is then subtracted from the input voltage, multiplied by 32, and then converted by a second flash A/D converter, which is connected in a 7-bit configuration. The answers from the first and second conversions are added together with bit 1 of the first conversion overlapping bit 7 of the second conversion. When using this method, take care that: - The linearity of the first converter is better than ½ LSB. - An offset bias of 1 LSB (1/64) is subtracted from the first conversion since the second converter is unipolar. - The D/A converter and its reference are accurate to the total number of bits desired for the final conversion (the A/D converter need only be accurate to 6 bits). The first converter can be offset-biased by adding a $20-\Omega$ resistor at the bottom of the ladder and increasing the reference voltage by 1 LSB. If a 6.40-voltage reference is used in the system, for example, then the first CA3300 will require a 6.5-V reference. Fig. 12 - Typical CA3300 6-bit configuration 15-MHz sampling rate. Fig. 13 - Typical CA3300 7-bit resolution configuration 15-MHz sampling rate. Fig. 14 - Typical CA3300 6-bit resolution configuration 30-MHz sampling rate. Fig. 15 - Typical CA3300 800-ns 12-bit ADC system. Fig. 16 - TTL interface circuit for $V_{\rm DD} >$ 5.5 volts. #### **OUTPUT CODE TABLE** | | 11 | NPUT VO | LTAGE* | | | | В | INAR | Υ | | | | |------------------------|-----------|---------|-----------|------|-------------|------------|------------|-----------|----|---------------|----|-----| | CODE DESCRIPTION | $V_{REF}$ | VREF | $V_{REF}$ | VREF | OUTPUT CODE | | | | | DECIMAL COUNT | | | | | 7.68 | 6.40 | 5.12 | 3.20 | | (LSB) | | | | | | | | | (V) | (V) | (V) | (V) | 0F | <b>B</b> 6 | <b>B</b> 5 | <b>B4</b> | В3 | B2 | B1 | | | Zero | 0.00 | 0.00 | 0.00 | 0.00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 LSB | 0.12 | 0.10 | 80.0 | 0.05 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 2 LSB | 0.24 | 0.20 | 0.16 | 0.10 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 | | " | | " | | | | | | " | | | | " | | " | | n | | | | | | " | | | | " | | " | | " | | | | | | " | | | | " | | " | | " | | | | | | " | | | | " | | 1/2 Full Scale — 1 LSB | 3.72 | 3.10 | 2.48 | 1.55 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 31 | | ½ Full Scale | 3.84 | 3.20 | 2.56 | 1.60 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | 1/2 Full Scale +1 LSB | 3.96 | 3.30 | 2.64 | 1.65 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 33 | | " | | " | | | | | | " | | | | " | | n | | " | | | | | | " | | | | " | | " | | " | | | | | | " | | | | " | | " | | " | | | | | | " | | | | " | | Full Scale — 1 LSB | 7.44 | 6.20 | 4.96 | 3.10 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 62 | | Full Scale | 7.56 | 6.30 | 5.04 | 3.15 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 63 | | Overflow | 7.68 | 6.40 | 5.12 | 3.20 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 127 | <sup>\*</sup>The voltages listed below are the ideal centers of each output code shown as a function of its associated reference voltage. Dimensions and pad layout for CA3300H. Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils $(10^{-3} \text{ inch})$ . The photographs and dimensions of each CMOS chip represent a chip when it is part of the wafer. When the wafer is cut into chips, the cleavage angles are 57° instead of 90° with respect to the face of the chip. Therefore, the isolated chip is actually 7 mils (0.17 mm) larger in both dimensions. #### **OPERATING AND HANDLING CONSIDERATIONS** #### 1. Handling All inputs and outputs of RCA CMOS devices have a network for electrostatic protection during handling. Recommended handling practices for CMOS devices are described in ICAN-6525. "Guide to Better Handling and Operation of CMOS Integrated Circuits." #### 2. Operating #### **Operating Voltage** During operation near the maximum supply voltage limit, care should be taken to avoid or suppress power supply turn-on and turn-off transients, power supply ripple, or ground noise; any of these conditions must not cause $V_{DD} - V_{SS}$ to exceed the absolute maximum rating. #### Input Signals To prevent damage to the input protection circuit, input signals should never be greater than $V_{\text{CC}}$ nor less than $V_{\text{SS}}$ . Input currents must not exceed 10 mA even when the power supply is off. #### **Unused Inputs** A connection must be provided at every input terminal. All unused input terminals must be connected to either $V_{CC}$ or $V_{SS}$ , whichever is appropriate. #### **Output Short Circuits** Shorting of outputs to $V_{\text{DD}}$ , $V_{\text{CC}}$ , or $V_{\text{SS}}$ may damage CMOS devices by exceeding the maximum device dissipation. #### **DIMENSIONAL OUTLINES** ## (D) SUFFIX 18-Lead Dual-In-Line Side-Brazed Ceramic Package #### NOTES: - 1. Leads within 0.005" (0.13 mm)-radius of True Position at maximum material condition. - Dimension "L" to center of leads when formed parallel. - 3. When this device is supplied solder-dipped, the maximum lead thickness (narrow portion) will not exceed 0.013" (0.33 mm). #### INCHES **MILLIMETERS** SYMBOL NOTE MIN. MAX. MIN. MAX. А 0.890 0.915 22.606 23,241 С 0.200 5.080 D 0.015 0.021 0.381 0.533 F 0.054 REF 1.371 REF. G 0.100 BSC 1 2.54 BSC Н 0.035 | 0.065 0.889 1.651 ı. 800.0 0.012 0.203 0.304 Κ 0.125 0.150 3.175 3.810 0.290 0.310 7.366 7.874 L м 00 15° 00 150 0.025 0.045 0.635 1.143 N 18 18 92CS-27231R1 ### (E) SUFFIX 18-Lead Dual-In-Line Plastic Package | When incorporating RCA Solid State Devices in equipment, it is | |-------------------------------------------------------------------| | recommended that the designer refer to "Operating Considerations | | for RCA Solid State Devices", Form No. 1CE-402, available on | | request from RCA Solid State Division, Box 3200, Somerville, N.J. | | 08876. | | SYMBOL | INC | HES | NOTE | MILLIMETER | | | | |----------------|-------|---------|------|------------|-------|--|--| | | MIN. | MAX. | | MIN. | MAX. | | | | Α | 0.155 | 0.200 | | 3.94 | 5.08 | | | | A <sub>1</sub> | 0.020 | 0.050 | | 0.508 | 1.27 | | | | В | 0.014 | 0.020 | | 0.356 | 0.508 | | | | B <sub>1</sub> | 0.035 | 0.065 | | 0.89 | 1.65 | | | | С | 0.008 | 0.012 | 1 | 0.204 | 0.304 | | | | D | 0.845 | 0.885 | | 21.47 | 22.47 | | | | E <sub>1</sub> | 0.240 | 0.260 | | 6.10 | 6.60 | | | | e <sub>1</sub> | 0 | .100 TP | 2 | 2.54 TP | | | | | eд | 0. | .300 TP | 2,3 | 7.62 TP | | | | | L | 0.125 | 0.150 | | 3.18 | 3.81 | | | | a | 0° | 15° | 4 | <b>0</b> ° | 15° | | | | N | 18 | | 5 | 18 | | | | | N <sub>1</sub> | C | ) | 6 | 0 | | | | | S | 0.015 | 0.060 | | 0.39 | 1.52 | | | 92CS-30630 #### NOTES: Refer to Rules for Dimensioning (JEDEC Publication No. 95) for Axial Lead Product Outlines. - When this device is supplied solder-dipped, the maximum lead thickness (narrow portion) will not exceed 0.013". - 2. Leads within 0.005" (0.12 mm) radius of True Position (TP) at guage plane with maximum material condition and unit installed. - 3. eA applies in zone L2 when unit installed. - 4. a applies to spread leads prior to installation - 5. N is the maximum quantity of lead positions. - 6. N<sub>1</sub> is the quantity of allowable missing leads. Solid | Somerville, NJ • Brussels • Paris • London | State | Hamburg • Sao Paulo • Hong Kong -12-