

# LOW SKEW, 1-TO-4 LVCMOS/LVTTL-TO-LVDS FANOUT BUFFER

#### ICS8545-02

## **Description**



The ICS8545-02 is a low skew, high performance 1-to-4 LVCMOS/LVTTL-to-LVDS Clock Fanout Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from IDT. Utilizing Low Voltage Differential Signaling (LVDS)

the ICS8545-02 provides a low power, low noise, solution for distributing clock signals over controlled impedances of 100 $\Omega$ . The ICS8545-02 accepts an LVCMOS/LVTTL input level and translates it to 3.3V LVDS output levels.

Guaranteed output and part-to-part skew characteristics make the ICS8545-02 ideal for those applications demanding well defined performance and repeatability.

#### **Features**

- Four differential LVDS output pairs
- Two LVCMOS/LVTTL clock inputs to support redundant or selectable frequency fanout applications
- Maximum output frequency: 350MHz
- Translates LVCMOS/LVTTL input signals to LVDS levels
- · Output skew: 60ps (maximum)
- Part-to-part skew: 450ps (maximum)
- Propagation delay: 1.45ns (maximum)
- · Additive phase jitter, RMS: 0.14ps (typical)
- Full 3.3Vsupply mode
- 0°C to 70°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

## **Block Diagram**



## **Pin Assignment**



ICS8545-02

20-Lead TSSOP 6.5mm x 4.4mm x 0.925mm package body G Package Top View

**Table 1. Pin Descriptions** 

| Number   | Name               | T      | уре      | Description                                                                                                                                                                  |
|----------|--------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 9, 13 | GND                | Power  |          | Power supply ground.                                                                                                                                                         |
| 2        | CLK_EN             | Input  | Pullup   | Synchronizing clock enable. When HIGH, clock outputs follows clock input. When LOW, Qx outputs are forced low, nQx outputs are forced high. LVCMOS / LVTTL interface levels. |
| 3        | CLK_SEL            | Input  | Pulldown | Clock select input. When HIGH, selects CLK2 input. When LOW, selects CLK1 input. LVCMOS / LVTTL interface levels.                                                            |
| 4        | CLK1               | Input  | Pulldown | Single-ended clock input. LVCMOS/LVTTL interface levels.                                                                                                                     |
| 5, 7     | nc                 | Unused |          | No connect.                                                                                                                                                                  |
| 6        | CLK2               | Input  | Pulldown | Single-ended clock input. LVCMOS/LVTTL interface levels.                                                                                                                     |
| 8        | OE                 | Input  | Pullup   | Output enable. Controls enabling and disabling of outputs Q0/nQ0 through Q3/nQ3. LVCMOS/LVTTL interface levels.                                                              |
| 10, 18   | $V_{DD}$           | Power  |          | Positive supply pins.                                                                                                                                                        |
| 11, 12   | <del>Q</del> 3, Q3 | Output |          | Differential output pair. LVDS interface levels.                                                                                                                             |
| 14, 15   | Q2, Q2             | Output |          | Differential output pair. LVDS interface levels.                                                                                                                             |
| 16, 17   | Q1, Q1             | Output |          | Differential output pair. LVDS interface levels.                                                                                                                             |
| 19, 20   | Q0, Q0             | Output |          | Differential output pair. LVDS interface levels.                                                                                                                             |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

**Table 2. Pin Characteristics** 

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

## **Function Tables**

**Table 3A. Control Input Function Table** 

|    | Inputs |         |                 |        | puts    |
|----|--------|---------|-----------------|--------|---------|
| OE | CLK_EN | CLK_SEL | Selected Source | Q0:Q3  | nQ0:nQ3 |
| 0  | Х      | X       |                 | Hi-Z   | Hi-Z    |
| 1  | 0      | 0       | CLK1            | Low    | High    |
| 1  | 0      | 1       | CLK2            | Low    | High    |
| 1  | 1      | 0       | CLK1            | Active | Active  |
| 1  | 1      | 1       | CLK2            | Active | Active  |

After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in Figure 1. In the active mode, the state of the outputs are a function of the CLK1 and CLK2 inputs as described in Table 3B.



Figure 1. CLK\_EN Timing Diagram

**Table 3B. Clock Input Function Table** 

| Inputs       | Outputs |         |  |
|--------------|---------|---------|--|
| CLK1 or CLK2 | Q0:Q3   | nQ0:nQ3 |  |
| 0            | LOW     | HIGH    |  |
| 1            | HIGH    | LOW     |  |

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                    | Rating                          |
|---------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>                         | 4.6V                            |
| Inputs, V <sub>I</sub>                                  | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub> Continuos Current Surge Current | 10mA<br>15mA                    |
| Package Thermal Impedance, $\theta_{JA}$                | 91.1°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>                   | -65°C to 150°C                  |

#### **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = 0$ °C to 70°C

| Symbol          | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-------------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$        | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub> | Power Supply Current    |                 |         |         | 90      | mA    |

## Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$

| Symbol          | Parameter         |                     | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|-------------------|---------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Vol    | tage                |                                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage |                     |                                                | -0.3    |         | 0.8                   | V     |
|                 | Input             | CLK1, CLK2, CLK_SEL | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 150                   | μΑ    |
| IH              | High Current      | OE, CLK_EN          | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 5                     | μΑ    |
|                 | Input             | CLK1, CLK2, CLK_SEL | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μΑ    |
| 'IL             | Low Current       | OE, CLK_EN          | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150    |         |                       | μΑ    |

#### Table 4C. LVDS DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = 0$ °C to 70°C

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 275     |         | 525     | mV    |
| $\Delta V_{OD}$  | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.1     | 1.25    | 1.4     | V     |
| ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change |                 |         | 5       | 50      | mV    |

### **AC Electrical Characteristics**

Table 5. AC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = 0$ °C to 70°C

| Parameter                       | Symbol                                                                    | Test Conditions                                | Minimum | Typical | Maximum | Units |
|---------------------------------|---------------------------------------------------------------------------|------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                          |                                                |         |         | 350     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay; NOTE 1                                                 |                                                | 1.0     |         | 1.45    | ns    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 155.52MHz, Integration Range:<br>12kHz – 20MHz |         | 0.14    |         | ps    |
| tsk(o)                          | Output Skew; NOTE 2, 4                                                    |                                                |         |         | 60      | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4                                              |                                                |         |         | 450     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                     | 20% to 80%                                     | 150     |         | 700     | ps    |
| ada                             | Output Duty Cycle: NOTE 5                                                 | <i>f</i> ≤ 166MHz                              | 45      |         | 55      | %     |
| odc                             | Output Duty Cycle; NOTE 5                                                 | f > 166MHz                                     | 40      |         | 60      | %     |

All parameters measured at  $f_{MAX}$  unless noted otherwise. NOTE 1: Measured from  $V_{DD}/2$  of the input to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions.

Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 5: Measured using 50% duty cycle.

#### **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band

to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

## **Parameter Measurement Information**



#### 3.3V LVDS Output Load AC Test Circuit

nQx Part 1

Qx I

nQy Part 2i

Qy I

tsk(pp)

**Differential Output Level** 



**Part-to-Part Skew** 



**Output Skew** 



Output Duty Cycle/Pulse Width/Period

**Propagation Delay** 

## **Parameter Measurement Information, continued**



DC Input LVDS \$100Ω V<sub>OD</sub>/Δ V<sub>OD</sub>

**Output Rise/Fall Time** 

**Differential Output Voltage Setup** 



**Offset Voltage Setup** 

## **Application Information**

## **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **CLK Inputs**

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from the CLK input to ground.

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **Outputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$  across. If they are left floating, there should be no trace attached.

#### 3.3V LVDS Driver Termination

A general LVDS interface is shown in Figure 2. In a  $100\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of  $100\Omega$  across near the receiver input.

For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



Figure 2. Typical LVDS Driver Termination

#### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS8545-02. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS8545-02 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* I<sub>DD\_MAX</sub> = 3.465V \* 90mA = 311.85mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 91.1°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}\text{C} + 0.312\text{W} * 91.1^{\circ}\text{C/W} = 98.4^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for 20 Lead TSSOP, Forced Convection

|                                             | $\theta_{JA}$ by Velocity |          |          |
|---------------------------------------------|---------------------------|----------|----------|
| Meters per Second                           | 0                         | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 91.1°C/W                  | 86.7°C/W | 84.6°C/W |

## **Reliability Information**

Table 7.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 20 Lead TSSOP

|                                             | $\theta_{JA}$ by Velocity |          |          |
|---------------------------------------------|---------------------------|----------|----------|
| Meters per Second                           | 0                         | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 91.1°C/W                  | 86.7°C/W | 84.6°C/W |

#### **Transistor Count**

The transistor count for ICS8545-02 is: 360

## **Package Outline and Package Dimension**

Package Outline - G Suffix for 20 Lead TSSOP



**Table 8. Package Dimensions** 

| All Din | nensions in Mi | llimeters |  |
|---------|----------------|-----------|--|
| Symbol  | Minimum        | Maximum   |  |
| N       | 20             |           |  |
| Α       |                | 1.20      |  |
| A1      | 0.05           | 0.15      |  |
| A2      | 0.80           | 1.05      |  |
| b       | 0.19           | 0.30      |  |
| С       | 0.09           | 0.20      |  |
| D       | 6.40           | 6.60      |  |
| E       | 6.40           | Basic     |  |
| E1      | 4.30           | 4.50      |  |
| е       | 0.65           | Basic     |  |
| L       | 0.45           | 0.75      |  |
| α       | 0°             | 8°        |  |
| aaa     |                | 0.10      |  |

Reference Document: JEDEC Publication 95, MO-153

## **Ordering Information**

## **Table 9. Ordering Information**

| Part/Order Number | Marking        | Package                   | Shipping Packaging | Temperature |
|-------------------|----------------|---------------------------|--------------------|-------------|
| 8545AG-02         | ICS8545AG-02   | 20 Lead TSSOP             | Tube               | 0°C to 70°C |
| 8545AG-02T        | ICS8545AG-02   | 20 Lead TSSOP             | 2500 Tape & Reel   | 0°C to 70°C |
| 8545AG-02LF       | ICS8545AG-02LF | "Lead-Free" 20 Lead TSSOP | Tube               | 0°C to 70°C |
| 8545AG-02LFT      | ICS8545AG-02LF | "Lead-Free" 20 Lead TSSOP | 2500 Tape & Reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

ICS8545-02

LOW SKEW, 1-TO-4, LVCMOS/LVTTL-TO-LVDS FANOUT BUFFER

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/