January 2002

# 8A, 50V, 0.300 Ohm, P-Channel Power MOSFETs

These products are P-Channel power MOSFETs manufactured using the MegaFET process. This process, which uses feature sizes approaching those of LSI circuits, gives optimum utilization of silicon, resulting in outstanding performance. They were designed for use in applications such as switching regulators, switching converters, motor drivers, and relay drivers. These transistors can be operated directly from integrated circuits.

Formerly developmental type TA09832.

# **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND   |
|-------------|----------|---------|
| RFD8P05     | TO-251AA | D8P05   |
| RFD8P05SM   | TO-252AA | D8P05   |
| RFP8P05     | TO-220AB | RFP8P05 |

NOTE: When ordering, use the entire part number. Add the suffix 9A to obtain the TO-252AA variant in tape and reel, i.e., RFD8P05SM9A.

### **Features**

- 8A, 50V
- $r_{DS(ON)} = 0.300\Omega$
- UIS SOA Rating Curve
- · SOA is Power Dissipation Limited
- · Nanosecond Switching Speeds
- · Linear Transfer Characteristics
- · High Input Impedance
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

# Symbol



### **Packaging**

#### JEDEC TO-220AB



#### JEDEC TO-251AA



### **JEDEC TO-252AA**



### RFD8P05, RFD8P05SM, RFP8P05

## **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ Unless Otherwise Specified

|                                                                               | RFD8P05,<br>RFD8P05SM, RFP8P05 | UNITS |
|-------------------------------------------------------------------------------|--------------------------------|-------|
| Drain to Source Voltage (Note 1)                                              | -50                            | V     |
| Drain to Gate Voltage (R <sub>GS</sub> = 20KΩ) (Note 1)V <sub>DGR</sub>       | -50                            | V     |
| Continuous Drain Current                                                      | -8                             | Α     |
| Pulsed Drain Current (Note 3)                                                 | -20                            | Α     |
| Gate to Source Voltage                                                        | ±20                            | V     |
| Maximum Power Dissipation                                                     | 48                             | W     |
| Dissipation Derating Factor                                                   | 0.27                           | W/oC  |
| Single Pulse Avalanche Energy Rating                                          | See Figure 6                   |       |
| Operating and Storage Temperature                                             | -55 to 175                     | °C    |
| Maximum Temperature for Soldering  Leads at 0.063in (1.6mm) from Case for 10s | 300                            | °С    |
| Package Body for 10s, See Techbrief 334                                       | 260                            | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

### NOTE:

1.  $T_J = 25^{\circ}C$  to  $150^{\circ}C$ .

# **Electrical Specifications** $T_C = 25^{\circ}C$ Unless Otherwise Specified

| PARAMETER                              | SYMBOL              | TEST CONDITIONS                                                                                           | MIN | TYP | MAX   | UNITS |
|----------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-------|-------|
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>   | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V (Figure 9)                                                   |     | -   | -     | V     |
| Gate Threshold Voltage                 | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 250\mu A$ (Figure 8)                                                           |     | -   | -4    | V     |
| Zero Gate Voltage Drain Current        | I <sub>DSS</sub>    | V <sub>DS</sub> = Rated BV <sub>DSS</sub> , V <sub>GS</sub> = 0V                                          |     | -   | 1     | μΑ    |
|                                        |                     | V <sub>DS</sub> = 0.8 x Rated BV <sub>DSS</sub> , T <sub>J</sub> = 150 <sup>o</sup> C                     |     | -   | 25    | μА    |
| Gate to Source Leakage Current         | I <sub>GSS</sub>    | V <sub>GS</sub> = ±20V                                                                                    |     | -   | ±100  | nA    |
| Drain to Source On Resistance (Note 2) | r <sub>DS(ON)</sub> | I <sub>D</sub> = 8A, V <sub>GS</sub> = -10V (Figure 7)                                                    |     | -   | 0.300 | Ω     |
| Turn-On Time                           | toN                 | $V_{DD}$ = -25V, $I_{D}$ $\approx$ 4A, $R_{G}$ = 9.1 $\Omega$ , $R_{L}$ = 6.25 $\Omega$ , $V_{GS}$ = -10V |     | -   | 60    | ns    |
| Turn-On Delay Time                     | t <sub>d(ON)</sub>  |                                                                                                           |     | 16  | -     | ns    |
| Rise Time                              | t <sub>r</sub>      |                                                                                                           |     | 30  | -     | ns    |
| Turn-Off Delay Time                    | t <sub>d(OFF)</sub> |                                                                                                           |     | 42  | -     | ns    |
| Fall Time                              | t <sub>f</sub>      |                                                                                                           |     | 20  | -     | ns    |
| Turn-Off Time                          | tOFF                |                                                                                                           |     | -   | 100   | ns    |
| Total Gate Charge                      | Q <sub>g(TOT)</sub> | $V_{GS} = 0 \text{ to } -20V  V_{DD} = -40V, I_D = 8A, R_L = 5\Omega,$                                    | -   | -   | 80    | nC    |
| Gate Charge at -5V                     | Q <sub>g(-10)</sub> | $V_{GS} = 0 \text{ to } -10V$ $I_{G(REF)} = -0.3\text{mA}$                                                | -   | -   | 40    | nC    |
| Threshold Gate Charge                  | Q <sub>g(TH)</sub>  | V <sub>GS</sub> = 0 to -2V                                                                                | -   | -   | 2     | nC    |
| Thermal Resistance Junction to Case    | $R_{\theta JC}$     |                                                                                                           | -   | -   | 3.125 | °C/W  |
| Thermal Resistance Junction to Ambient | $R_{\theta JA}$     | TO-251AA, TO-252AA                                                                                        |     | -   | 100   | °C/W  |
|                                        |                     | TO-220AB                                                                                                  |     |     | 62.5  | °C/W  |

# Source to Drain Diode Specifications $T_C = 25^{\circ}C$ Unless Otherwise Specified

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                            | MIN | TYP | MAX  | UNITS |
|----------------------------------------|-----------------|--------------------------------------------|-----|-----|------|-------|
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | I <sub>SD</sub> = -8A                      | -   | -   | -1.5 | V     |
| Reverse Recovery Time                  | t <sub>rr</sub> | $I_{SD} = -8A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | -   | 125  | ns    |

### NOTE:

- 2. Pulse test: pulse width  $\leq 300 \mu s$ , Duty Cycle  $\leq 2\%$ .
- ${\it 3. }\ {\it Repetitive \ rating: pulse \ width \ is \ limited \ by \ maximum \ junction \ temperature.}$

# Typical Performance Curves Unless Otherwise Specified



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE



FIGURE 3. FORWARD BIAS SAFE OPERATING AREA



FIGURE 4. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY



FIGURE 5. SATURATION CHARACTERISTICS



FIGURE 6. TRANSFER CHARACTERISTICS

## Typical Performance Curves Unless Otherwise Specified



FIGURE 7. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE



FIGURE 9. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 8. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 10. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



NOTE: Refer to Application Notes AN7254 and AN7260.

FIGURE 11. NORMALIZED SWITCHING WAVEFORMS FOR CONSTANT GATE CURRENT

### Test Circuits and Waveforms



FIGURE 12. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 14. SWITCHING TIME TEST CIRCUIT



FIGURE 16. GATE CHARGE TEST CIRCUIT



FIGURE 13. UNCLAMPED ENERGY WAVEFORMS



FIGURE 15. RESISTIVE SWITCHING WAVEFORMS



FIGURE 17. GATE CHARGE WAVEFORMS

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

FAST ® SMART START™  $VCX^{TM}$ ACEx™ OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET<sup>TM</sup> FRFET™ PACMAN<sup>TM</sup> SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $\mathsf{HiSeC^{\mathsf{TM}}}$ SuperSOT™-8 DOME™ PowerTrench® SyncFET™ ISOPLANAR™ EcoSPARK™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ EnSigna™ MicroFET™ TruTranslation™ QT Optoelectronics™ MicroPak™ UHC™ **FACT™** Quiet Series™ UltraFET® FACT Quiet Series™ MICROWIRE™ SILENT SWITCHER®

STAR\*POWER is used under license

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. H4