

LTC5567

### 300MHz to 4GHz Active Downconverting Mixer with Wideband IF

# FEATURES DESCRIPTION

The LTC®5567 is optimized for RF downconverting mixer applications that require wide IF bandwidth. The part is also a pin-compatible upgrade to the LT5557 active mixer, offering higher linearity and 1dB compression, wider bandwidth, and lower output spurious levels. Integrated RF and LO transformers and LO buffer amplifiers allow a very compact solution.

The RF input is 50Ω matched from 1.4GHz to 3GHz, and easily matched for higher or lower RF frequencies with simple external matching. The LO input is  $50\Omega$  matched from 1GHz to 4GHz, even when the IC is disabled. The LO input is easily matched for higher or lower frequencies, as low as 300MHz, with simple external matching. The low capacitance differential IF output is usable up to 2.5GHz.

 $\sqrt{J}$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

- <sup>n</sup> **High IIP3: +26.9dBm at 1950MHz**
- <sup>n</sup> **1.9dB Conversion Gain**
- <sup>n</sup> **Low Noise Figure: 11.8dB at 1950MHz**
- <sup>n</sup> **16.5dB NF Under 5dBm Blocking**
- <sup>n</sup> **Low Power: 294mW**
- <sup>n</sup> **Wide IF Frequency Range Up to 2.5GHz**
- $\blacksquare$  LO Input 50 $\Omega$  Matched when Shutdown
- $\blacksquare$  –40°C to 105°C Operation (T<sub>C</sub>)
- Very Small Solution Size
- $\blacksquare$  Pin Compatible with LT5557
- 16-Lead (4mm  $\times$  4mm) QFN package

# **APPLICATIONS**

- Wireless Infrastructure Receivers
- **n** DPD Observation Receivers
- CATV Infrastructure

# TYPICAL APPLICATION



# **and NF vs IF Frequency**



1

# **ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION**

**(Note 1)**





# ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

### AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 3.3V, EN = High. Test circuit shown in Figure 1. **(Notes 2, 3, 4)**





# AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 3.3V, EN = High. T<sub>C</sub> = 25°C, P<sub>LO</sub> = 0dBm, IF = 153MHz,

**PRF = –6dBm (–6dBm/tone for 2-tone tests), unless otherwise noted. Test circuit shown in Figure 1. (Notes 2, 3, 4)**





## DC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 3.3V, T<sub>C</sub> = 25°C. Test circuit shown in Figure 1. (Note 2)



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC5567 is guaranteed functional over the –40°C to 105°C case temperature range ( $\theta_{\text{JC}} = 8^{\circ}$ C/W).

**Note 3:** SSB Noise Figure measured with a small-signal noise source, bandpass filter and 2dB matching pad on RF input, and bandpass filter on the LO input.

**Note 4:** Specified performance includes 4:1 IF transformer and evaluation PCB losses.

# TYPICAL DC PERFORMANCE CHARACTERISTICS **EN = High, Test circuit shown in Figure 1.**



#### **TEMP Diode Voltage vs Junction Temperature**



TYPICAL PERFORMANCE CHARACTERISTICS **1400MHz to 3000MHz application. Test circuit shown in Figure 1. VCC = 3.3V, PLO = 0dBm, PRF = –6dBm (–6dBm/tone for 2-tone IIP3 tests,** ∆**f = 2MHz), IF = 153MHz unless otherwise noted.**



5567f

LO FREQUENCY (GHz)

LO-RF

1.6 2.0

2.8 2.4 3.2

5567 G10

— 70<br>1.2

–60



1.4

35

30

25

RF FREQUENCY (GHz)

1.6 1.8 2.0 2.2 2.4 2.6 2.8

RF-IF

3.0 5567 G09

5

TYPICAL PERFORMANCE CHARACTERISTICS **1400MHz to 3000MHz application. Test circuit shown in Figure 1. VCC = 3.3V, PLO = 0dBm, PRF = –6dBm (–6dBm/tone for 2-tone IIP3 tests,** ∆**f = 2MHz), IF = 153MHz unless otherwise noted.**

**2-Tone IF Output Power, IM3 and IM5 vs RF Input Power Single Tone IF Output Power, 2** × **2 and 3** × **3 Spurs vs RF Input Power vs LO Power**





# **2** × **2 and 3** × **3 Spur Suppression**



**SSB Noise Figure vs RF Blocker Level**



**1950MHz Conversion Gain Distribution**



**Conversion Gain, IIP3, NF and RF Input P1dB vs Temperature**



**Conversion Gain, IIP3 and NF vs Supply Voltage**



**1950MHz IIP3 Distribution**



**1950MHz SSB NF Distribution**







# TYPICAL PERFORMANCE CHARACTERISTICS **700MHz to 1000MHz application. Test circuit shown in**

**Figure 1. VCC = 3.3V, PLO = 0dBm, PRF = –6dBm (–6dBm/tone for 2-tone IIP3 tests,** ∆**f = 2MHz), IF = 153MHz unless otherwise noted.**



![](_page_6_Figure_4.jpeg)

![](_page_6_Figure_5.jpeg)

**2-Tone IF Output Power, IM3 and IM5 vs RF Input Power**

![](_page_6_Figure_7.jpeg)

![](_page_6_Figure_8.jpeg)

**850MHz Conversion Gain, IIP3 and NF vs Supply Voltage**

![](_page_6_Figure_10.jpeg)

**SSB Noise Figure vs RF Blocker Level**

![](_page_6_Figure_12.jpeg)

**Single Tone IF Output Power, 2** × **2 and 3** × **3 Spurs vs RF Input Power**

CASE TEMPERATURE (°C)

GC

15 75

–15 45 105

NF P1dB

5567 G24

–45  $\Omega$ 

4 8 12

2 6 10

28

20

RF = 850MHz HIGH SIDE LO

16

14

18 22

24

26

GC (dB), NF (dB), IIP3 (dBm), P1dB (dBm)

(dB), Ğί

NF (dB), IIP3 (dBm), P1dB (dBm)

**Conversion Gain, IIP3, NF and RF Input P1dB vs Temperature**

IIP3

5567 G21

![](_page_6_Figure_14.jpeg)

**2** × **2 and 3** × **3 Spur Suppression vs LO Power**

![](_page_6_Figure_16.jpeg)

![](_page_6_Picture_17.jpeg)

# TYPICAL PERFORMANCE CHARACTERISTICS **400MHz to 500MHz application. Test circuit shown in**

**Figure 1. VCC = 3.3V, PLO = 0dBm, PRF = –6dBm (–6dBm/tone for 2-tone IIP3 tests,** ∆**f = 2MHz), IF = 153MHz unless otherwise noted.**

![](_page_7_Figure_3.jpeg)

**3GHz to 4GHz application. Test circuit shown in Figure 1.**

![](_page_7_Figure_5.jpeg)

![](_page_7_Picture_6.jpeg)

![](_page_7_Figure_7.jpeg)

![](_page_7_Picture_9.jpeg)

5567 G35

## PIN FUNCTIONS

**TEMP (Pin 1):** Temperature Sensing Diode. This pin is connected to the anode of a diode that may be used to measure the die temperature, by forcing a current and measuring the voltage.

**GND (Pins 2, 4, 9, 12, 13, 16, Exposed Pad Pin 17):** Ground. These pins must be soldered to the RF ground plane on the circuit board. The exposed pad metal of the package provides both electrical contact to ground and good thermal contact to the printed circuit board.

**RF (Pin 3):** Single-Ended RF Input. This pin is internally connected to the primary winding of the integrated RF transformer, which has low DC resistance to ground. **A series DC-blocking capacitor must be used if the RF source has DC voltage present.** The RF input is 50Ω impedance matched from 1.4GHz to 3GHz, as long as the mixer is enabled. Operation down to 300MHz or up to 4GHz is possible with external matching.

**EN (Pin 5):** Enable Pin. When the input voltage is greater than 2.5V, the mixer is enabled. When the input voltage is less than 0.3V, the mixer is disabled. Typical input current is less than 30µA. This pin has an internal pull-down resistor. **VCC (Pin 6):** Power Supply Pin. This pin must be connected to a regulated 3.3V supply, with a bypass capacitor located close to the pin. Typical DC current consumption is 34mA.

**NC (Pins 7, 14):** These pins are not connected internally. They can be left floating, connected to ground, or to  $V_{CC}$ .

**IADJ (Pin 8):** This pin allows adjustment of the mixer DC supply current. Typical open-circuit DC voltage is 2.2V. This pin should be left floating for optimum performance.

**IF+ /IF– (Pin 11/Pin 10):** Open-Collector Differential IF Output. These pins must be connected to the  $V_{CC}$  supply through impedance-matching inductors or a transformer center tap. Typical DC current consumption is 27.5mA into each pin.

**LO (Pin 15):** Single-Ended Local Oscillator Input. This pin is internally connected to the primary winding of an integrated transformer, which has low DC resistance to ground. **A series DC-blocking capacitor must be used to avoid damage to the internal transformer.** This input is 50Ω impedance matched from 1GHz to 4GHz, even when the IC is disabled. Operation down to 300MHz or up to 4.5GHz is possible with external matching.

# BLOCK DIAGRAM

![](_page_8_Figure_12.jpeg)

# **TEST CIRCUIT**

![](_page_9_Figure_2.jpeg)

![](_page_9_Figure_3.jpeg)

![](_page_9_Picture_288.jpeg)

![](_page_9_Picture_289.jpeg)

![](_page_9_Picture_290.jpeg)

**Figure 1. Standard Downmixer Test Circuit Schematic (153MHz Bandpass IF Matching)**

![](_page_9_Picture_8.jpeg)

#### **Introduction**

The LTC5567 incorporates a high linearity double-balanced active mixer, a high-speed limiting LO buffer and bias/ enable circuits. See the Pin Functions and Block Diagram sections for a description of each pin. A test circuit schematic showing all external components required for the data sheet specified performance is shown in Figure 1. A few additional components may be used to modify the DC supply current or frequency response, which will be discussed in the following sections.

The LO and RF inputs are single ended. The IF output is differential. Low side or high side LO injection may be used. The test circuit, shown in Figure 1, utilizes bandpass IF output matching and an 8:1 IF transformer to realize a  $50\Omega$  single-ended IF output. The evaluation board layout is shown in Figure 2.

#### **RF Input**

A simplified schematic of the mixer's RF input is shown in Figure 3. As shown, one terminal of the integrated RF transformer's primary winding is connected to Pin 3, while the other terminal is DC-grounded internally. For this reason, a series DC-blocking capacitor (C3) is needed if the RF source has DC voltage present. The DC resistance of the primary winding is approximately  $4\Omega$ . The secondary winding of the RF transformer is internally connected to the RF buffer amplifier.

The RF input is 50 $\Omega$  matched from 1400MHz to 3000MHz with a single 2.7pF series capacitor on the input. Matching to RF frequencies above or below this frequency range is easily accomplished by adding shunt capacitor C4, shown in Figure 3. For RF frequencies below 500MHz, series

![](_page_10_Figure_8.jpeg)

**Figure 2. Evaluation Board Layout**

![](_page_10_Picture_10.jpeg)

![](_page_11_Figure_2.jpeg)

**Figure 3. RF Input Schematic**

inductor L3 is also needed. The evaluation board does not have provisions for L3, so the RF input trace needs to be cut to install it in series. The RF input matching element values for each application are tabulated in Figure 1. Measured RF input return losses are shown in Figure 4. The RF input impedance and input reflection coefficient, versus frequency are listed in Table 1.

**Table 1. RF Input Impedance and S11 (At Pin 3, No External Matching, Mixer Enabled)**

| <b>FREQUENCY</b> | <b>INPUT</b><br><b>IMPEDANCE</b> | <b>S11</b> |              |  |
|------------------|----------------------------------|------------|--------------|--|
| (MHz)            |                                  | MAG        | <b>ANGLE</b> |  |
| 200              | $6.0 + j8.0$                     | 0.79       | 161.6        |  |
| 350              | $9.0 + j11.9$                    | 0.71       | 152.1        |  |
| 450              | $11.0 + j14.1$                   | 0.66       | 147.0        |  |
| 575              | $13.3 + j15.9$                   | 0.61       | 142.5        |  |
| 700              | $15.4 + j17.5$                   | 0.57       | 138.1        |  |
| 900              | $18.5 + j20.0$                   | 0.52       | 131.1        |  |
| 1100             | $21.7 + j22.0$                   | 0.48       | 125.1        |  |
| 1400             | $27.4 + j24.2$                   | 0.41       | 115.6        |  |
| 1700             | $33.7 + j24.2$                   | 0.33       | 107.9        |  |
| 1950             | $39.1 + j21.6$                   | 0.26       | 103.1        |  |
| 2200             | $42.6 + j16.1$                   | 0.19       | 104.9        |  |
| 2450             | $42.6 + j9.9$                    | 0.13       | 120.8        |  |
| 2700             | $38.8 + j4.3$                    | 0.14       | 155.9        |  |
| 3000             | $31.9 + j2.3$                    | 0.22       | 171.3        |  |
| 3300             | $24.8 + j4.0$                    | 0.34       | 167.9        |  |
| 3600             | $19.5 + j8.2$                    | 0.45       | 158.3        |  |
| 3900             | $15.4 + j13.4$                   | 0.56       | 147.3        |  |
| 4200             | $12.6 + j18.7$                   | 0.64       | 136.8        |  |
| 4500             | $10.9 + j24.2$                   | 0.70       | 126.6        |  |

![](_page_11_Figure_7.jpeg)

**Figure 4. RF Input Return Loss**

![](_page_11_Figure_9.jpeg)

**Figure 5. LO Input Schematic**

### **LO Input**

A simplified schematic of the LO input, with external components is shown in Figure 5. Similar to the RF input, the integrated LO transformer's primary winding is DC-grounded internally, and therefore requires an external DC-blocking capacitor. Capacitor C5 provides the necessary DC-blocking, and optimizes the LO input match over the 1GHz to 4GHz frequency range. The nominal LO input level is 0dBm although the limiting amplifiers will deliver excellent performance over a ±5dB input power range. LO input power greater than +6dBm may cause conduction of the internal ESD diodes.

To optimize the LO input match for frequencies below 1GHz, the value of C5 is increased and shunt capacitor C6 is added. A summary of values for C5 and C6, versus LO

![](_page_11_Picture_14.jpeg)

frequency range is listed in Table 2. Measured LO input return losses are shown in Figure 6. Finally, LO input impedance and input reflection coefficient, versus frequency is shown in Table 3.

| <b>FREQUENCY (MHz)</b> | C5(pF) | C6(pF) |  |  |
|------------------------|--------|--------|--|--|
| 285 to 392             | 330    | 33     |  |  |
| 338 to 415             | 330    | 22     |  |  |
| 415 to 505             | 56     | 18     |  |  |
| 525 to 635             | 27     | 10     |  |  |
| 645 to 803             | 15     | 7.5    |  |  |
| 800 to 1150            | 6.8    | 2.7    |  |  |
| 1000 to 4000           | 3.9    |        |  |  |
| 3000 to 4500           | 1.8    | 0.2    |  |  |
|                        |        |        |  |  |

**Table 2. LO Input Matching Values vs LO Frequency Range**

![](_page_12_Figure_5.jpeg)

**Figure 6. LO Input Return Loss**

The LO buffers have been designed such that the LO input impedance does not change significantly when the IC is disabled. This feature only requires that supply voltage is applied. The actual performance of this feature is shown in Figure 7. As shown, the LO input return loss is better than 10dB over the 1GHz to 4GHz frequency range when the IC is enabled or disabled.

![](_page_12_Picture_308.jpeg)

**Table 3. LO Input Impedance and S11 (At Pin 15, No External** 

**Matching, Mixer Enabled)**

![](_page_12_Figure_9.jpeg)

**Figure 7. LO Input Return Loss—Mixer Enabled and Disabled**

#### **IF Output**

The IF output schematic with external matching components is shown in Figure 8. As shown, the output is differential open collector. Each IF output pin must be biased at the supply voltage  $(V_{CC})$ , which is applied through the external matching inductors (L1 and L2) shown in Figure 8. Each pin draws approximately 27.5mA of DC supply current (55mA total).

![](_page_12_Picture_13.jpeg)

The differential IF output impedance can be modeled as a frequency-dependent parallel R-C circuit, using the values listed in Table 4. This data is referenced to the package pins (with no external components) and includes the effects of the IC and package parasitics. Resistors R1 and R2 are used to reduce the output resistance, which increases the IF bandwidth and input P1dB, but reduces the conversion gain. The standard downmixer test circuit shown in Figure 1 uses bandpass matching and 3.01k resistors to realize a 400 $\Omega$  differential output, followed by an 8:1 transformer to get a 50Ω single-ended output. C7 and C8 are 330pF DC-blocking capacitors. The values of L1 and L2 are calculated to resonate with the internal IF capacitance  $(C_{IF})$  at the desired IF center frequency, using the following equation:

$$
L1, L2 = \frac{1}{\left(2 \cdot \pi \cdot f_{\text{IF}}\right)^2 \cdot 2 \cdot C_{\text{IF}}}
$$

For IF frequencies below 100MHz, the inductor values become unreasonably high and the highpass impedance matching network described in a later section is preferred, due to its lower inductor values.

![](_page_13_Figure_5.jpeg)

**Figure 8. IF Output Schematic with External Matching**

Table 4 summarizes the optimum IF matching inductor values, versus IF center frequency, to be used in the standard downmixer test circuit shown in Figure 1. The measured 1dB (conversion gain) IF frequency range for each inductor value is shown. The inductor values listed are less than the ideal calculated values due to the additional capacitance of the 8:1 transformer. For differential IF output applications where the 8:1 transformer is eliminated, the ideal calculated values should be used. Measured IF output return losses are shown in Figure 9.

![](_page_13_Picture_386.jpeg)

![](_page_13_Picture_387.jpeg)

![](_page_13_Figure_11.jpeg)

**Figure 9. IF Output Return Loss—400Ω Bandpass Matching with 8:1 Transformer**

#### **Wideband Differential IF Output**

Wide IF bandwidth and high input 1dB compression are obtained by reducing the IF output resistance with resistors R1 and R2. This will reduce the mixer's conversion gain, but will not degrade the IIP3 or noise figure.

![](_page_13_Picture_15.jpeg)

The IF matching shown in Figure 10 uses 249 $\Omega$  resistors and 390nH supply chokes to produce a wideband 200 $\Omega$ differential output. This differential output is suitable for driving a wideband differential amplifier, filter, or a wideband 4:1 transformer. The evaluation board layout allows the removal of the IF transformer to evaluate the mixer performance with a differential output.

The complete test circuit, shown in Figure 11, uses resistive impedance matching attenuators (L-pads) on the evaluation board to transform each 100 $\Omega$  IF output to 50Ω. An external 0°/180° power combiner is then used to convert the 100 $\Omega$  differential output to 50 $\Omega$  single-ended, to facilitate measurement.

Table 5 compares the IF bandwidth and 1dB compression for the standard 400 $\Omega$  and wideband 200 $\Omega$  IF output resistances. As shown, the 200 $\Omega$  matching doubles the IF bandwidth, and increases the RF input P1dB to +13dBm.

![](_page_14_Figure_5.jpeg)

**Figure 10. Wideband 200Ω Differential Output**

![](_page_14_Picture_475.jpeg)

![](_page_14_Picture_476.jpeg)

Measured voltage conversion gain, IIP3 and SSB noise figure, at the 200 $\Omega$  differential output are plotted in Figure 12. Voltage gain, rather than power gain, is plotted to emphasize the voltage gain due to the 200 $\Omega$  output. As shown, the conversion gain is flat within 1dB over the 45MHz to 590MHz IF output frequency range.

![](_page_14_Figure_10.jpeg)

**Figure 12. Voltage Conversion Gain, IIP3 and NF vs IF Output Frequency for Wideband 200Ω Differential IF**

![](_page_14_Figure_12.jpeg)

![](_page_14_Figure_13.jpeg)

![](_page_14_Picture_14.jpeg)

#### **Highpass IF Matching**

By simply changing component values, the bandpass IF output matching network can be changed to a highpass impedance transforming network. This matching network will drive a lower impedance differential load (or transformer), like the 200 $\Omega$  wideband bandpass matching previously described, while delivering higher conversion gain, similar to the 400 $\Omega$  bandpass matching. The highpass matching network will have less IF bandwidth than the bandpass matching. It also uses smaller inductance values; an advantage when designing for IF center frequencies well below 100MHz.

Referring to the small-signal output network schematic in Figure 13, the reactive matching element values (L1, L2, C7 and C8) are calculated using the following equations. The source resistance  $(R<sub>S</sub>)$  is the parallel combination of external resistors R1 + R2 and the internal IF resistance,  $R_{IF}$  taken from Table 4. The differential load resistance (R<sub>L</sub>) is typically 200Ω, but can be less. C<sub>IF</sub>, the IF output capacitance, is taken from Table 4. Choosing  $R_S$  in the 380 $\Omega$  to 450 $\Omega$  range will yield power conversion gains around 2dB.

- $R_S = R_{IF} || 2 \cdot R1$  (R1 = R2)  $Q = \sqrt{(R_S/R_I-1)}$  (R<sub>S</sub> > R<sub>L</sub>)  $Y_{\parallel} = Q/R_S + (\omega_{IF} \cdot C_{IF})$ L1, L2 =  $1/(2 \cdot Y_1 \cdot \omega_{IF})$
- C7, C8 =  $2/(Q \cdot R_1 \cdot \omega_E)$

![](_page_15_Figure_7.jpeg)

**Figure 13. IF Output Circuit for Highpass Matching Element Value Calculations**

To demonstrate the highpass impedance transformer output matching, these equations were used to calculate the element values for a 153MHz IF frequency and 200 $\Omega$ differential load resistance. The output matching on the wideband test circuit, shown in Figure 11, was modified with the following new element values, and re-tested.

 L1, L2 = 150nH  $C7, C8 = 10pF$  $R1, R2 = 1.1k$ 

Measured voltage conversion gain for the highpass and wideband bandpass methods are shown in Figure 14, for comparison. Both circuits are driving a 200 $\Omega$  differential load, but the highpass version delivers 2.3dB of additional gain at 153MHz. Measured performance for both circuits is summarized in Table 6. As shown, the highpass method has less than half the IF bandwidth, and 3dB lower P1dB.

**Table 6. Measured Performance Comparison for Highpass and Wideband IF Matching (RF = 1950MHz, IF = 153MHz, Low Side LO).**

| <b>IF MATCHING</b> | Gv<br>(dB) | IIP <sub>3</sub><br>(dBm) | P <sub>1</sub> d <sub>B</sub><br>(dBm) | <b>1dB (CONVERSION GAIN)</b><br><b>IF FREQUENCY RANGE</b> |
|--------------------|------------|---------------------------|----------------------------------------|-----------------------------------------------------------|
| <b>Highpass</b>    | 8.5        | 26.9                      | 10.0                                   | 110MHz to 320MHz                                          |
| Wideband           | 6.2        | 26.9                      | 13.0                                   | 45MHz to 590MHz                                           |

![](_page_15_Figure_15.jpeg)

**Figure 14. Voltage Conversion Gain versus IF Frequency for 153MHz Highpass and Wideband Bandpass IF Matching Networks**

#### **Mixer Bias Current Reduction**

5567f The IADJ pin (Pin 8) is available for reducing the mixer core DC current consumption at the expense of linearity and P1dB. For the highest performance, this pin should be left open circuit. As shown in Figure 15, an internal bias circuit produces a 3mA reference current for the mixer core. If a resistor is connected to Pin 8, as shown

![](_page_15_Picture_19.jpeg)

![](_page_16_Figure_2.jpeg)

**Figure 15. IADJ Interface**

in Figure 15, a portion of the reference current can be shunted to ground, resulting in reduced mixer core current. For example,  $R3 = 1k$  will shunt away 1 mA from Pin 8 and reduce the mixer core current by 33%. The nominal, open-circuit DC voltage at the IADJ pin is 2.2V. Table 7 lists DC supply current and RF performance at 1950MHz for various values of R3.

![](_page_16_Picture_371.jpeg)

![](_page_16_Picture_372.jpeg)

#### **Enable Interface**

Figure 16 shows a simplified schematic of the enable interface. To enable the mixer, the EN voltage must be higher than 2.5V. If the enable function is not required, the pin should be connected directly to  $V_{CC}$ . The voltage at the EN pin should never exceed the power supply voltage ( $V_{\text{CC}}$ ) by more than 0.3V. If this should occur, the supply current could be sourced through the ESD diode, potentially damaging the IC.

![](_page_16_Figure_9.jpeg)

**Figure 16. Enable Input Circuit**

The EN pin has an internal 300k pull-down resistor. Therefore, the mixer will be disabled with the enable pin left floating.

#### **Supply Voltage Ramping**

Fast ramping of the supply voltage can cause a current glitch in the internal ESD clamp circuits connected to the  $V_{CC}$  pin. Depending on the supply inductance, this could result in a supply voltage transient that exceeds the 4.0V maximum rating. A supply voltage ramp time greater than 1ms is recommended.

#### **Spurious Output Levels**

Mixer spurious output levels versus harmonics of the RF and LO are tabulated in Table 8. The spur levels were measured on a standard evaluation board using the test circuit shown in Figure 1. The spur frequencies can be calculated using the following equation:

 $f_{\text{SPUB}} = (M \cdot f_{\text{RF}}) - (N \cdot f_{\text{LO}})$ 

**Table 8. IF Output Spur Levels (dBm)** 

![](_page_16_Picture_373.jpeg)

![](_page_16_Picture_374.jpeg)

\*Less than –90dBc

![](_page_16_Picture_21.jpeg)

# TYPICAL APPLICATIONS

![](_page_17_Figure_2.jpeg)

**300MHz RF Application with 70MHz Highpass IF Matching**

![](_page_17_Figure_4.jpeg)

![](_page_17_Picture_5.jpeg)

### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**

![](_page_18_Figure_3.jpeg)

3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED

- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION
- ON THE TOP AND BOTTOM OF PACKAGE

![](_page_18_Picture_9.jpeg)

19

## TYPICAL APPLICATION

**CATV Downconverting Mixer with 1GHz IF Bandwidth**

![](_page_19_Figure_3.jpeg)

# RELATED PARTS

![](_page_19_Picture_451.jpeg)

![](_page_19_Picture_6.jpeg)

Linear Technology Corporation 1630 McCarthy Blvd., Milpitas, CA 95035-7417 (408) 432-1900 ● FAX: (408) 434-0507 ● www.linear.com LINEAR TECHNOLOGY CORPORATION 2012

5567f

R

LT 0412 · PRINTED IN USA