

# NPN High-Power Transistors TIP33C

Designed for general-purpose power amplifier and switching applications.

# **Features**

- ESD Ratings: Machine Model, C; > 400 V Human Body Model, 3B; > 8000 V
- Epoxy Meets UL 94 V-0 @ 0.125 in
- These Devices is Pb-Free\*

# **MAXIMUM RATINGS**

| Rating                                                                | Symbol                            | Value          | Unit          |
|-----------------------------------------------------------------------|-----------------------------------|----------------|---------------|
| Collector - Emitter Voltage                                           | $V_{CEO}$                         | 60             | Vdc           |
| Collector - Base Voltage                                              | V <sub>CBO</sub>                  | 60             | Vdc           |
| Emitter - Base Voltage                                                | V <sub>EBO</sub>                  | 5.0            | Vdc           |
| Collector Current - Continuous - Peak (Note 1)                        | I <sub>C</sub>                    | 10<br>15       | Adc<br>Apk    |
| Base Current - Continuous                                             | I <sub>B</sub>                    | 3.0            | Adc           |
| Total Device Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub>                    | 80<br>0.64     | Watts<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                   | T <sub>J</sub> , T <sub>stg</sub> | -65 to<br>+150 | °C            |

# THERMAL CHARACTERISTICS

| Characteristic                          | Symbol          | Max  | Unit |
|-----------------------------------------|-----------------|------|------|
| Thermal Resistance, Junction-to-Case    | $R_{\theta JC}$ | 1.56 | °C/W |
| Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 35.7 | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2.0%.



TO-247 CASE 340L STYLE 3

# 10 AMPERE NPN SILICON POWER TRANSISTORS 60 & 100 VOLT, 80 WATTS

# **MARKING DIAGRAM**



TIP33C = Device Code A = Assembly Location

Y = Year WW = Work Week G = Pb-Free Package

# **ORDERING INFORMATION**

| Device  | Package             | Shipping <sup>†</sup> |
|---------|---------------------|-----------------------|
| TIP33CG | TO-247<br>(Pb-Free) | 30 Units / Rail       |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

1

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# TIP33C

# **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted)

| Characteristic                                                                                                                    | Symbol                | Min         | Max        | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|------------|------|
| OFF CHARACTERISTICS                                                                                                               | ·                     |             |            |      |
| Collector-Emitter Sustaining Voltage (Note 2) (I <sub>C</sub> = 30 mA, I <sub>B</sub> = 0)                                        | V <sub>CEO(sus)</sub> | 60          | _<br>_     | Vdc  |
| Collector–Emitter Cutoff Current $(V_{CE} = 30 \text{ V}, I_B = 0) \text{ (}V_{CE} = 60 \text{ V}, I_B = 0)$                      | I <sub>CEO</sub>      | _           | 0.7        | mA   |
| Collector–Emitter Cutoff Current $(V_{CE} = Rated V_{CEO}, V_{EB} = 0)$                                                           | I <sub>CES</sub>      | _           | 0.4        | mA   |
| Emitter–Base Cutoff Current $(V_{EB} = 5.0 \text{ V}, I_{C} = 0)$                                                                 | I <sub>EBO</sub>      | -           | 1.0        | mA   |
| ON CHARACTERISTICS (Note 2)                                                                                                       |                       |             |            |      |
| DC Current Gain $(I_C = 1.0 \text{ A, V}_{CE} = 4.0 \text{ V})$ $(I_C = 3.0 \text{ A, V}_{CE} = 4.0 \text{ V})$                   | h <sub>FE</sub>       | 40<br>20    | -<br>100   | _    |
| Collector–Emitter Saturation Voltage ( $I_C = 3.0 \text{ A}, I_B = 0.3 \text{ A}$ ) ( $I_C = 10 \text{ A}, I_B = 2.5 \text{ A}$ ) | V <sub>CE(sat)</sub>  | _<br>_<br>_ | 1.0<br>4.0 | Vdc  |
| Base-Emitter On Voltage<br>(I <sub>C</sub> = 3.0 A, V <sub>CE</sub> = 4.0 V)<br>(I <sub>C</sub> = 10 A, V <sub>CE</sub> = 4.0 V)  | V <sub>BE(on)</sub>   | -<br>-      | 1.6<br>3.0 | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                           |                       | •           | •          | •    |
| Small–Signal Current Gain ( $I_C = 0.5 \text{ A}, V_{CE} = 10 \text{ V}, f = 1.0 \text{ kHz}$ )                                   | h <sub>fe</sub>       | 20          | _          | -    |
| Current–Gain — Bandwidth Product ( $I_C = 0.5 \text{ A, } V_{CE} = 10 \text{ V, f} = 1.0 \text{ MHz}$ )                           | f <sub>T</sub>        | 3.0         | -          | MHz  |

<sup>2.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2.0%.

# TIP33C



Figure 1. DC Current Gain



Figure 2. Maximum Rated Forward Bias Safe Operating Area



Figure 3. Maximum Rated Forward Bias Safe Operating Area

# **FORWARD BIAS**

The Forward Bias Safe Operating Area represents the voltage and current conditions these devices can withstand during forward bias. The data is based on  $T_C$  = 25°C;  $T_{J(pk)}$  is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10%, and must be derated thermally for  $T_C$  > 25°C.

# **REVERSE BIAS**

The Reverse Bias Safe Operating Area represents the voltage and current conditions these devices can withstand during reverse biased turn-off. This rating is verified under clamped conditions so the device is never subjected to an avalanche mode.





TO-247 CASE 340L ISSUE G

**DATE 06 OCT 2021** 

## NOTES

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER

|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN.        | MAX.  | MIN.      | MAX.  |
| Α   | 20.32       | 21.08 | 0.800     | 0.830 |
| В   | 15.75       | 16.26 | 0.620     | 0.640 |
| С   | 4.70        | 5.30  | 0.185     | 0.209 |
| D   | 1.00        | 1.40  | 0.040     | 0.055 |
| Ε   | 1.90        | 2.60  | 0.075     | 0.102 |
| F   | 1.65        | 2.13  | 0.065     | 0.084 |
| G   | 5.45 BSC    |       | 0.215 BSC |       |
| Н   | 1.50        | 2.49  | 0.059     | 0.098 |
| J   | 0.40        | 0.80  | 0.016     | 0.031 |
| К   | 19.81       | 20.83 | 0.780     | 0.820 |
| L   | 5.40        | 6.20  | 0.212     | 0.244 |
| N   | 4.32        | 5.49  | 0.170     | 0.216 |
| Р   |             | 4.50  |           | 0.177 |
| Q   | 3.55        | 3.65  | 0.140     | 0.144 |
| U   | 6.15 BSC    |       | 0.242 BSC |       |
| W   | 2.87        | 3.12  | 0.113     | 0.123 |



# GENERIC MARKING DIAGRAM\*



STYLE 1: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN

> PIN 1. CATHODE 2. ANODE

STYLE 5:

STYLE 2: PIN 1. ANODE 2. CATHODE (S) 3. ANODE 2 4. CATHODES (S)

PIN 1. MAIN TERMINAL 1 2. MAIN TERMINAL 2

STYLE 6:

STYLE 3:
PIN 1. BASE
2. COLLECTOR
3. EMITTER
4. COLLECTOR

STYLE 4:
PIN 1. GATE
2. COLLECTOR
3. EMITTER
4. COLLECTOR

XXXXX = Specific Device Code A = Assembly Location

Y = Year
WW = Work Week
G = Pb-Free Package

2. ANODE
2. MAIN TERMINAL 2
3. GATE
4. ANODE
4. MAIN TERMINAL 2
4. MAIN TERMINAL 2
5. GATE
6. MAIN TERMINAL 2
6. MAIN TERMINAL 2
7. MAIN TERMINAL 2
7. MAIN TERMINAL 2
8. MAIN TERMINAL 2
8. MAIN TERMINAL 2
9. MAIN TERMINAL

| DOCUMENT NUMBER: | 98ASB15080C | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TO-247      |                                                                                                                                                                                | PAGE 1 OF 1 |

onsemi and ONSEMi. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales