# STFH40N60M2



## N-channel 600 V, 0.078 Ω typ., 34 A MDmesh<sup>™</sup> M2 Power MOSFET in a TO-220FP wide creepage package

Datasheet - preliminary data

### **Features**

| Order codes | V <sub>DS</sub> @T <sub>Jmax</sub> | R <sub>DS(on)</sub> max | ID   |
|-------------|------------------------------------|-------------------------|------|
| STFH40N60M2 | 650 V                              | 0.088 Ω                 | 34 A |

- Extremely low gate charge
- Excellent output capacitance (Coss) profile
- 100% avalanche tested
- Zener-protected
- Wide creepage distance of 4.25 mm between the pins

### **Applications**

- Switching applications
- LLC converters, resonant converters

### Description

This device is an N-channel Power MOSFET developed using MDmesh<sup>™</sup> M2 technology. Thanks to its strip layout and an improved vertical structure, the device exhibits low on-resistance and optimized switching characteristics, rendering it suitable for the most demanding high efficiency converters.

The TO-220FP wide creepage package provides increased surface insulation for Power MOSFETs to prevent failure due to arcing, which can occur in polluted environments.



#### Figure 1: Internal schematic diagram



Table 1: Device summary

| Order codes | Marking | Package                | Packaging |
|-------------|---------|------------------------|-----------|
| STFH40N60M2 | 40N60M2 | TO-220FP wide creepage | Tube      |

June 2016

DocID029433 Rev 1

This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

### Contents

## Contents

| 1 | Electric | al ratings                                 | 3  |
|---|----------|--------------------------------------------|----|
| 2 | Electric | al characteristics                         | 4  |
|   | 2.1      | Electrical characteristics (curves)        | 6  |
| 3 | Test cir | cuits                                      | 8  |
| 4 | Packag   | e information                              | 9  |
|   | 4.1      | TO-220FP wide creepage package information | 9  |
| 5 | Revisio  | n history                                  | 11 |



## 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                                                                           | Value              | Unit |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------|--------------------|------|--|
| V <sub>GS</sub>                | Gate-source voltage                                                                                 | ± 25               | V    |  |
| ID                             | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                | 34 <sup>(1)</sup>  |      |  |
| ID                             | Drain current (continuous) at T <sub>C</sub> = 100 °C                                               | 22 <sup>(1)</sup>  |      |  |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                                                              | 136 <sup>(1)</sup> | А    |  |
| Ртот                           | Total dissipation at $T_C = 25 \text{ °C}$                                                          | 40                 | W    |  |
| dv/dt (3)                      | Peak diode recovery voltage slope                                                                   | 15                 | V/ns |  |
| dv/dt (4)                      | MOSFET dv/dt ruggedness                                                                             | 50 \               |      |  |
| V <sub>ISO</sub>               | Insulation withstand voltage (RMS) from all three leads to external heat sink (t = 1 s; TC = 25 °C) | 2500               |      |  |
| T <sub>stg</sub>               | Storage temperature range                                                                           | 55 to 150 °        |      |  |
| Tj                             | Operating junction temperature range                                                                | - 55 to 150        | °C   |  |

#### Notes:

<sup>(1)</sup>Limited by maximum junction temperature.

<sup>(2)</sup>Pulse width limited by safe operating area.

 $^{(3)}I_{SD} \leq$  13 A, di/dt  $\leq$  400 A/µs; V\_DSpeak < V(BR)DSS, V\_DD = 400 V  $^{(4)}V_{DS} \leq$  480 V

#### Table 3: Thermal data

| Symbol                                           | Parameter                                                  | Value | Unit |
|--------------------------------------------------|------------------------------------------------------------|-------|------|
| R <sub>thj-case</sub>                            | R <sub>thj-case</sub> Thermal resistance junction-case max |       | °C/W |
| Rthj-amb Thermal resistance junction-ambient max |                                                            | 62.5  | °C/W |

#### **Table 4: Avalanche characteristics**

| Symbol          | Parameter                                                                                            | Value | Unit |
|-----------------|------------------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not repetitive (pulse width limited by $T_{jmax}$ )                 | 6     | А    |
| Eas             | Single pulse avalanche energy (starting $T_j=25 \text{ °C}$ , $I_D=I_{AR}$ ; $V_{DD}=50 \text{ V}$ ) | 500   | mJ   |



#### 2 **Electrical characteristics**

(Tc = 25 °C unless otherwise specified)

| Table 5: On /off states |                                    |                                                               |      |       |       |      |
|-------------------------|------------------------------------|---------------------------------------------------------------|------|-------|-------|------|
| Symbol                  | Parameter                          | Test conditions                                               | Min. | Тур.  | Max.  | Unit |
| V <sub>(BR)DSS</sub>    | Drain-source breakdown voltage     | $V_{GS} = 0 V$ , $I_D = 1 mA$                                 | 600  |       |       | V    |
|                         |                                    | $V_{GS} = 0 V, V_{DS} = 600 V$                                |      |       | 1     | μA   |
| IDSS                    | Zero gate voltage<br>drain current |                                                               |      |       | 100   | μA   |
| Igss                    | Gate-body leakage<br>current       | $V_{DS} = 0 V, V_{GS} = \pm 25 V$                             |      |       | ±10   | μA   |
| $V_{GS(th)}$            | Gate threshold voltage             | $V_{\text{DS}} = V_{\text{GS}},  I_{\text{D}} = 250 \; \mu A$ | 2    | 3     | 4     | V    |
| R <sub>DS(on)</sub>     | Static drain-source on- resistance | $V_{GS} = 10 \ V, \ I_D = 17 \ A$                             |      | 0.078 | 0.088 | Ω    |

#### Notes:

<sup>(1)</sup>Defined by design, not subject to production test.

| Table 6: Dynamic        |                               |                                                                 |      |      |      |      |  |
|-------------------------|-------------------------------|-----------------------------------------------------------------|------|------|------|------|--|
| Symbol                  | Parameter                     | Test conditions                                                 | Min. | Тур. | Max. | Unit |  |
| Ciss                    | Input capacitance             |                                                                 | -    | 2500 | -    | pF   |  |
| Coss                    | Output capacitance            | $V_{DS} = 100 V, f = 1 MHz,$                                    | -    | 117  | -    | pF   |  |
| Crss                    | Reverse transfer capacitance  | V <sub>GS</sub> = 0 V                                           | -    | 2.4  | -    | pF   |  |
| Coss eq. <sup>(1)</sup> | Equivalent output capacitance | $V_{\text{DS}}\text{=}~0$ to 480 V, $V_{\text{GS}}\text{=}~0$ V | -    | 342  | -    | pF   |  |
| Rg                      | Intrinsic gate resistance     | $f = 1 \text{ MHz}, I_D=0 \text{ A}$                            | -    | 4.4  | -    | Ω    |  |
| Qg                      | Total gate charge             | $V_{DD} = 480 V, I_D = 34 A,$                                   | -    | 57   | -    | nC   |  |
| Qgs                     | Gate-source charge            | V <sub>GS</sub> = 10 V                                          | -    | 10   | -    | nC   |  |
| Q <sub>gd</sub>         | Gate-drain charge             | (see Figure 15: "Test circuit<br>for gate charge behavior")     | -    | 25.5 | -    | nC   |  |

#### Notes:

 $^{(1)}$ <sub>Coss eq.</sub> is defined as a constant equivalent capacitance giving the same charging time as Coss when VDs increases from 0 to 80% V<sub>DSS</sub>

| Symbol  | Parameter           | Test conditions                                                   | Min. | Тур. | Max. | Unit |
|---------|---------------------|-------------------------------------------------------------------|------|------|------|------|
| td(on)  | Turn-on delay time  | $V_{DD} = 300 V, I_D = 34 A,$                                     | -    | 20.5 | -    | ns   |
| tr      | Rise time           | $R_{G}$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V                          | -    | 13.5 | -    | ns   |
| td(off) | Turn-off delay time | (see Figure 14: "Test circuit for resistive load switching times" | -    | 96.5 | -    | ns   |
| tr      | Fall time           | and Figure 19: "Switching time<br>waveform")                      | -    | 11   | -    | ns   |

| Table 7: Switching times |
|--------------------------|
|--------------------------|



#### STFH40N60M2

#### Electrical characteristics

|                                 | Table 8: Source drain diode      |                                                                                             |      |      |      |      |  |  |
|---------------------------------|----------------------------------|---------------------------------------------------------------------------------------------|------|------|------|------|--|--|
| Symbol Parameter                |                                  | Test conditions                                                                             | Min. | Тур. | Max. | Unit |  |  |
| I <sub>SD</sub> <sup>(1)</sup>  | Source-drain current             |                                                                                             | -    |      | 34   | А    |  |  |
| I <sub>SDM</sub> <sup>(2)</sup> | Source-drain current<br>(pulsed) |                                                                                             | -    |      | 136  | А    |  |  |
| Vsd <sup>(3)</sup>              | Forward on voltage               | $I_{SD} = 34 \text{ A}, V_{GS} = 0 \text{ V}$                                               | -    |      | 1.6  | V    |  |  |
| trr                             | Reverse recovery time            | $I_{SD} = 34 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$                          | -    | 440  |      | ns   |  |  |
| Qrr                             | Reverse recovery charge          | V <sub>DD</sub> = 60 V                                                                      | -    | 8.2  |      | μC   |  |  |
| Irrm                            | Reverse recovery current         | (see Figure 16: "Test circuit for<br>inductive load switching and<br>diode recovery times") | -    | 37   |      | А    |  |  |
| trr                             | Reverse recovery time            | I <sub>SD</sub> = 34 A, di/dt = 100 A/µs                                                    | -    | 568  |      | ns   |  |  |
| Qrr                             | Reverse recovery charge          | $V_{DD} = 60 \text{ V}, \text{ T}_{j} = 150 ^{\circ}\text{C}$                               | -    | 11.5 |      | μC   |  |  |
| Irrm                            | Reverse recovery current         | (see Figure 16: "Test circuit for<br>inductive load switching and<br>diode recovery times") | -    | 40.5 |      | A    |  |  |

#### Notes:

 $^{(1)}\mbox{The value is rated according to $R$_thj-case and limited by package.}$ 

 $\ensuremath{^{(2)}}\ensuremath{\mathsf{Pulse}}$  width limited by safe operating area.

 $^{(3)}\text{Pulsed:}$  pulse duration = 300  $\mu\text{s},$  duty cycle 1.5%









DocID029433 Rev 1



#### STFH40N60M2

57

#### **Electrical characteristics**







DocID029433 Rev 1

## 3 Test circuits







DocID029433 Rev 1



57

## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 4.1 TO-220FP wide creepage package information



Figure 20: TO-220FP wide creepage package outline



#### Package information

#### STFH40N60M2

| nformation |                          |                        |         |  |  |  |
|------------|--------------------------|------------------------|---------|--|--|--|
| Tab        | le 9: TO-220FP wide cree | page package mechanica | al data |  |  |  |
| Dim        |                          | mm                     |         |  |  |  |
| Dim.       | Min.                     | Тур.                   | Max.    |  |  |  |
| А          | 4.60                     | 4.70                   | 4.80    |  |  |  |
| В          | 2.50                     | 2.60                   | 2.70    |  |  |  |
| D          | 2.49                     | 2.59                   | 2.69    |  |  |  |
| E          | 0.46                     |                        | 0.59    |  |  |  |
| F          | 0.76                     |                        | 0.89    |  |  |  |
| F1         | 0.96                     |                        | 1.25    |  |  |  |
| F2         | 1.11                     |                        | 1.40    |  |  |  |
| G          | 8.40                     | 8.50                   | 8.60    |  |  |  |
| G1         | 4.15                     | 4.25                   | 4.35    |  |  |  |
| Н          | 10.90                    | 11.00                  | 11.10   |  |  |  |
| L2         | 15.25                    | 15.40                  | 15.55   |  |  |  |
| L3         | 28.70                    | 29.00                  | 29.30   |  |  |  |
| L4         | 10.00                    | 10.20                  | 10.40   |  |  |  |
| L5         | 2.55                     | 2.70                   | 2.85    |  |  |  |
| L6         | 16.00                    | 16.10                  | 16.20   |  |  |  |
| L7         | 9.05                     | 9.15                   | 9.25    |  |  |  |
| Dia        | 3.00                     | 3.10                   | 3.20    |  |  |  |
|            |                          |                        |         |  |  |  |



## 5 Revision history

Table 10: Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 08-Jun-2016 | 1        | First release. |



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

