# 74FR245 Octal Bidirectional Transceiver with TRI-STATE® Outputs #### **General Description** The 'FR245 contains eight non-inverting bidirectional buffers with TRI-STATE outputs and is intended for bus-oriented applications. Current sinking capability is 64 mA on both the A and B ports. The Transmit/Receive (T/R) input determines the direction of data flow through the bidirectional transceiver. Transmit (active HIGH) enables data from A ports to B ports; Receive (active LOW) enables data from B ports to A ports. The Output Enable input, when HIGH, disables both A and B ports by placing them in a High Z condition. #### **Features** - Non-inverting buffers - Bidirectional data path - A and B output sink capability of 64 mA, source capability of 15 mA - Guaranteed 4000V minimum ESD protection - Guaranteed pin to pin skew Ordering Code: See Section 11 | Commercial | Package<br>Number | Package Description | | | | | |--------------------|-------------------|---------------------------------------------------|--|--|--|--| | 74FR245PC | N20A | 20-Lead (0.300" Wide) Molded Dual-In-Line | | | | | | 74FR245SC (Note 1) | M20B | 20-Lead (0.300" Wide) Molded Small Outline, JEDEC | | | | | | 74FR245SJ (Note 1) | M20D | 20-Lead (0.300" Wide) Molded Small Outline, EIAJ | | | | | Note 1: Devices also available in 13" reel. Use suffix = SCX and SJX. #### **Logic Symbol** #### **Connection Diagram** TL/F/10887-2 #### **Pin Descriptions** | Pin Names | Description | | | | |--------------------------------|------------------------------------|--|--|--| | ŌĒ | Output Enable Input (Active LOW) | | | | | T/Ā | Transmit/Receive Input | | | | | A <sub>0</sub> -A <sub>7</sub> | Side A Inputs or TRI-STATE Outputs | | | | | B <sub>0</sub> -B <sub>7</sub> | Side B Inputs or TRI-STATE Outputs | | | | #### **Truth Table** | ln; | outs | Output | |-----|------|---------------------| | ŌĒ | T/R | - Output | | L | L | Bus B Data to Bus A | | L | Н | Bus A Data to Bus B | | Н | X | High Z State | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial ### **Logic Diagram** #### Absolute Maximum Ratings (Note 1) Storage Temperature -65°C to +150°C Ambient Temperature under Bias -55°C to +125°C Junction Temperature under Bias Ceramic -55°C to +175°C Plastic -55°C to +150°C V<sub>CC</sub> Pin Potential to Ground Pin −0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA Input Current (Note 2) -30 mA to + Voltage Applied to Output in HIGH State (with V<sub>CC</sub> = 0V) $\begin{array}{lll} \mbox{Standard Output} & -0.5 \mbox{V to V}_{\mbox{CC}} \\ \mbox{TRI-STATE Output} & -0.5 \mbox{V to +5.5 \mbox{V}} \end{array}$ Current Applied to Output in LOW State (Max) twice the rated I<sub>OL</sub> (mA) ESD Last Passing Voltage (Min) 4000V ESD Last Passing Voltage (Min) 4000V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. ## Recommended Operating Conditions Free Air Ambient Temperature Commercial 0°C to +70°C Supply Voltage Commercial +4.5V to +5.5V #### **DC Electrical Characteristics** | | | 74FR | | | Units | | Conditions | | |------------------------------------|--------------------------------------------|------|------|------|-------|-----|------------------------------------------------------|--| | Symbol | Parameter | Min | Тур | Max | Units | Vcc | Conditions | | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | ٧ | | Recognized HIGH Signal | | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | ٧ | | Recognized LOW Signal | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | -1.2 | ٧ | Min | I <sub>IN</sub> = -18 mA | | | V <sub>OH</sub> | Output HIGH Voltage | 2.4 | | | V | Min | $I_{OH} = -3 \text{ mA } (A_n, B_n)$ | | | | | 2.0 | | | ٧ | Min | $I_{OH} = -15 \text{ mA } (A_n, B_n)$ | | | VoL | Output LOW Voltage | | | 0.55 | ٧ | Min | $I_{OL} = 64 \text{ mA } (A_n, B_n)$ | | | Iн | Input HIGH Current | | | 5 | μΑ | Max | $V_{IN} = 2.7V (\overline{OE}, T/\overline{R})$ | | | I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test | | | 7 | μΑ | Max | $V_{IN} = 7.0V (\overline{OE}, T/\overline{R})$ | | | I <sub>BVIT</sub> | Input HIGH Current<br>Breakdown Test (I/O) | | | 100 | μА | Max | $V_{IN} = 5.5V (A_n, B_n)$ | | | l <sub>IL</sub> | Input LOW Current | | | -250 | μА | Max | $V_{ N} = 0.5V (\overline{OE}, T/\overline{R})$ | | | V <sub>ID</sub> | Input Leakage Test | 4.75 | | | ٧ | 0.0 | l <sub>ID</sub> = 1.9 μA<br>All Other Pins Grounded | | | lod | Output Circuit<br>Leakage Current | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded | | | I <sub>IH</sub> + I <sub>OZH</sub> | Output Leakage Current | | | 25 | μА | Max | $V_{OUT} = 2.7V (A_n, B_n)$ | | | lıL + lozL | Output Leakage Current | | | -150 | μΑ | Max | $V_{OUT} = 0.5V (A_n, B_n)$ | | | los | Output Short-Circuit Current | -100 | | -225 | mA | Max | $V_{OUT} = 0.0V (A_n, B_n)$ | | | ICEX | Output High Leakage Current | | | 50 | μΑ | Max | $V_{OUT} = V_{CC} (A_n, B_n)$ | | | I <sub>ZZ</sub> | Bus Drainage Test | | | 100 | μΑ | 0.0 | $V_{OUT} = 5.25V (A_n, B_n)$ | | | ГССН | Power Supply Current | | 55 | 75 | mA | Max | All Outputs HIGH | | | ICCL | Power Supply Current | | 75 | 110 | mA | Max | All Outputs LOW | | | locz | Power Supply Current | | 55 | 75 | mA | Max | Outputs TRI-STATE | | | C <sub>IN</sub> | Input Capacitance | | 8.0 | | pF | 5.0 | ŌĒ, T/R | | | | | | 17.0 | | ρF | 5.0 | A <sub>n</sub> , B <sub>n</sub> | | #### AC Electrical Characteristics: See Section 2 for waveforms and load configurations | Symbol | Parameter | 74FR T <sub>A</sub> = +25°C V <sub>CC</sub> = +5.0V C <sub>L</sub> = 50 pF | | | 74FR T <sub>A</sub> = Comm V <sub>CC</sub> = Comm C <sub>L</sub> = 50 pF | | Units | Fig.<br>No. | |--------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------|------------|-----------------------------------------------------------------------------|------------|-------|-------------| | | | Min | Тур | Max | Min | Max | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.0<br>1.0 | 2.6<br>1.7 | 3.9<br>3.9 | 1.0<br>1.0 | 3.9<br>3.9 | ns | 2–3 | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time | 2.5<br>2.5 | 5.0<br>4.3 | 7.0<br>7.0 | 2.5<br>2.5 | 7.0<br>7.0 | ns | 2-5 | | t <sub>PHZ</sub> | Output Disable Time | 1.7<br>1.7 | 3.7<br>3.6 | 6.5<br>6.5 | 1.7 | 6.5<br>6.5 | ns | 2-5 | #### Extended AC Characteristics: See Section 2 for waveforms and load configurations | Symbol Parame | | 74 | 74FR T <sub>A</sub> = Comm V <sub>CC</sub> = Comm C <sub>L</sub> = 250 pF (Note 3) | | Units | Fig.<br>No. | | |--------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------|------------|-------------|-----| | | Parameter | T <sub>A</sub> =<br>V <sub>CC</sub> =<br>C <sub>L</sub> =<br>Eight Outpu<br>(No | | | | | | | | | Min | Max | Min | Max | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.0<br>1.0 | 5.9<br>5.9 | 2.5<br>2.5 | 7.5<br>7.5 | ns | 2-3 | | <sup>t</sup> PZH<br>t <sub>PZL</sub> | Output Enable Time | 2.5<br>2.5 | 11.9<br>11.9 | | | ns | 2-5 | | t <sub>PHZ</sub> | Output Disable Time | 1.3<br>1.3 | 6.5<br>6.5 | | | ns | 2-5 | | t <sub>OSHL</sub><br>(Note 1) | Pin to Pin Skew<br>for HL Transitions | | 1.7 | | | ns | į | | <sup>t</sup> OSLH<br>(Note 1) | Pin to Pin Skew<br>for LH Transitions | | 1.0 | | | ns | | | t <sub>OST</sub><br>(Note 1) | Pin to Pin Skew<br>for HL/LH Transitions | | 3.3 | | | ns | | Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two outputs of the same device. The specification applies to any outputs switching high to low (t<sub>OSHL</sub>), low to high (t<sub>OSLH</sub>), or high to low and/or low to high (t<sub>OST</sub>). Specifications guaranteed with all outputs switching in phase. Note 2: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase, i.e., all low-to-high, high-to-low, TRI-STATE-to-high, etc. Note 3: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.