# 12-Bit,10 MSPS A/D Converter AD9005A #### **FEATURES** Complete 12-Bit A/D Converter Includes Track and Hold, Reference, and Timing Bipolar Analog Input (±1.024 V) Up to 10 MSPS Sampling Rate Low Power Dissipation: 3.2 W Low Harmonic Distortion MIL-STD-883-Compliant Versions Available APPLICATIONS Radar Digital Receivers Electro-Optics Medical Scanners Signal Intelligence Spectrum Analyzers #### **GENERAL DESCRIPTION** The AD9005A is a complete 12-bit A/D converter which includes on-board track-and-hold amplifier, voltage reference, and timing circuits. Featuring sampling rates from dc to 10 MSPS, the AD9005A uses a subranging converter architecture to achieve high speed and high resolution. Dynamic performance includes a SNR of 64 dB and harmonic distortion of -72 dBc with a 4.3 MHz analog input. This unit replaces its predecessor, the AD9005. The AD9005A uses a higher level of integration than the earlier design to provide increased performance, better reliability, and reduced cost. The AD9005ALM guarantees a minimum 76 dBc (@ 2.3 MHz) spurious free dynamic range (SFDR) for applications which have demanding ac performance requirements. All grades are fully tested for dynamic performance. #### FUNCTIONAL BLOCK DIAGRAM Critical to the performance of the AD9005A is the use of advanced bipolar integrated circuits, custom designed for this device and manufactured by Analog Devices. The AD9005A is TTL-compatible with offset binary outputs. It is available in a 46-pin hermetic metal DIP in two temperature ranges: 0°C to +70°C commercial range and -55°C to +125°C military range (case temperature). The AD9005A is available in versions compliant with MIL-STD-883. Refer to the *Analog Devices Military Products Databook* or current AD9005A/883B data sheet for detailed specifications. # AD9005A—SPECIFICATIONS | ABSOLUTE MAXIMUM RATINGS <sup>1</sup> | |---------------------------------------------------| | Positive Supply Voltage (+V <sub>CC</sub> ) +18 V | | Negative Supply Voltage (-V <sub>EE</sub> )18 V | | Positive Supply Voltage (+V <sub>S</sub> ) +6 V | | Negative Supply Voltage (-V <sub>S</sub> )6 V | | Analog Input Voltage (Pin 45) ±3.0 V do | | Digital Input Voltage | | Digital Output Current 4 mA | | to +70°C | |----------| | o +125°C | | o +150°C | | . +175°C | | . +300°C | | | # | | | Test | | Commercial<br>0°C to +70°C<br>AD9005AKM | | | Commercia<br>0°C to +70°<br>AD9005AL | C | | Military<br>55°C to +12<br>AD9005AT | | | |------------------------------------------------------------------|----------------|----------|------------|-----------------------------------------|-----------|------------|--------------------------------------|-----------|------------|-------------------------------------|-----------|------------| | Parameter | Temp | Level | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Units | | RESOLUTION | +25°C | I | 12 | | | 12 | | | 12 | | | Bits | | LSB Weight | Full | v | | 0.5 | | | 0.5 | | | 0.5 | | mV | | STATIC ACCURACY | | | | | | | | | | | | | | Differential Nonlinearity | +25°C | I | -0.75 | 5 ±0.5 | +0.75 | -0.75 | ±0.5 | +0.75 | -0.75 | ±0.5 | +0.75 | LSB | | | Full | VI | -1.0 | | +1.5 | -1.0 | | +1.5 | -1.0 | | +1.5 | LSB | | Integral Nonlinearity | +25°C | I | | $\pm 1.0$ | ±1.25 | | $\pm 1.0$ | ±1.25 | | $\pm 1.0$ | ±1.25 | LSB | | No Missing Codes | Full<br>Full | IV<br>VI | | GUARANTEE | ±2.25 | | I I A D A NITE | ±2.25 | | UARANTE | ±2.25 | LSB | | Gain Error | +25°C | I | | ±0.5 | ±1.0 | " | UARANTE<br>$\pm 0.5$ | ±1.0 | 0 | ±0.5 | ±1.0 | % FS | | Gain Error | Full | vi | | _ 0.5 | ±2.0 | | _0.5 | ±2.0 | | _ 0.5 | ±2.0 | % FS | | Offset Error | +25°C | I | | ±4 | ± 15 | | ±4 | ±15 | | ±4 | ± 15 | mV | | | Full | VI | | | ± 30 | | | $\pm 40$ | | | ±40 | mV | | ANALOG INPUT | | | | | | 1 | | | | | | | | Input Voltage Range | Full | v | | ±1.024 | | | ±1.024 | | | ±1.024 | | V p-p | | Input Resistance | Full | VI | 950 | 1000 | 1050 | 950 | 1000 | 1050 | 950 | 1000 | 1050 | Ω | | Input Capacitance | +25°C | V | 1 | 5 | | | 5 | | | 5 | | pF | | Large Signal Input Bandwidth <sup>3</sup> | Full | V | | 38 | | | 38 | | | 38 | | MHz | | DYNAMIC CHARACTERISTICS5 | | | | | | | | | | | | | | Maximum Conversion Rate | Fuli | I | 10 | | | 10 | | | 10 | | | MSPS | | Output Data Delay <sup>6, 9</sup> (t <sub>PD</sub> ) | +25°C | V | 1 | 90 | | | 90 | | | 90 | | ns | | Aperture Delay (t <sub>A</sub> ) | +25°C | V. | | 5 | 20 | | 5 | 30 | | 5 | 30 | ns | | Aperture Uncertainty Transient Response (to ±1 LSB) <sup>7</sup> | +25°C<br>+25°C | IV<br>IV | | 10 | 20<br>120 | | 10 | 20<br>120 | | 10 | 20<br>120 | ps rms | | Overvoltage Recovery Time <sup>8</sup> | +25°C | IV | | | 250 | | | 250 | | | 250 | ns | | (to ±1 LSB) | | • • | | | | 1 | | | | | | | | Harmonic Distortion 10, 4 | | | | | | | | | | | | | | $\mathbf{F}_{IN} = 540 \text{ kHz}$ | +25°C | IV | -73 | -78 | | -79 | -83 | | -73 | -78 | | dBc | | $\mathbf{F}_{IN} = 2.3 \text{ MHz}$ | +25°C | I | -68 | -72 | | -76 | -80 | | -68 | -72 | | dBc | | E 43.444 | Full | VI | -67 | 72 | | -75 | 76 | | -66 | 73 | | dBc | | $F_{IN} = 4.3 \text{ MHz}$ | +25℃<br>Full | I<br>VI | -66<br>-65 | -72 | | -68<br>-67 | -75 | | -66<br>-63 | -72 | | dBc<br>dBc | | Signal to Noise Ratio <sup>11, 4</sup> | 1 un | V1 | -05 | | | -07 | | | 0.5 | | | ubc | | $F_{IN} = 540 \text{ kHz}$ | +25°C | IV | 65 | 67 | | 66 | 68 | | 65 | 67 | | dB | | $\mathbf{F_{IN}} = 2.3 \text{ MHz}$ | +25°C | I | 63 | 65 | | 65 | 66 | | 63 | 65 | | dB | | | Full | VI | 63 | | | 64 | | | 60 | | | dB | | $F_{IN} = 4.3 \text{ MHz}$ | +25°C | I | 62 | 64 | | 63 | 65 | | 62 | 64 | | dB | | Torra Torra Income delector | Full | VI | 61 | | | 62 | | | 60 | | | dB | | Two-Tone Intermodulation<br>Distortion <sup>12</sup> | | | 1 | | | | | | | | | | | $F_{IN} = 2.2 \text{ MHz} + 2.3 \text{ MHz}$ | +25°C | v | | -75 | | | -76 | | | -75 | | dBc | | | 1.23 | | | | | | | | | | | + | | ENCODE INPUT <sup>14</sup> Logic "1" Voltage | Full | IV | 2.0 | | | 2.0 | | | 2.0 | | | v | | Logic "0" Voltage | Full | iv | 2.0 | | 0.8 | 2.0 | | 0.8 | 2.0 | | 0.8 | l v | | Logic "1" Current | Full | ī | | | 150 | | | 150 | | | 150 | μА | | Logic "0" Current | Full | I | | | 150 | | | 150 | | | 150 | μA | | Input Capacitance | +25°C | V | | 5 | | 1 . | 5 | | | 5 | | pF | | Encode Pulse Width (High) | +25°C | IV | 25 | | | 25 | | | 25 | | | ns | | DIGITAL OUTPUTS | 1 | | | | _ | | | | | | | | | Logic "1" Voltage (2 mA Source) | Full | I | 2.4 | | | 2.4 | | | 2.4 | | | V | | Logic "0" Voltage (4 mA Sink) | Full | I, | | Off 2: | 0.4 | | Off B. | 0.4 | | Office Di- | 0.4 | V | | Logic Coding | Full | IV | | Offset Binary | | | Offset Bina | гу | | Offset Bina | ı y | | | _ | Test | | Commercial<br>0°C to +70°C<br>AD9005AKM | | | 0 | Commerci<br>°C to +70<br>\D9005AL | °C | -5<br>A | | | | |-----------------------------------------|-------|-------|-----------------------------------------|-------|--------|--------|-----------------------------------|--------|-------------|-------|--------|-------| | Parameter | Temp | Level | Min | Typ | Max | Min | Typ | Max | Min | Тур | Max | Units | | POWER SUPPLY | | | | | | | • | | <del></del> | | | | | Supply Voltage +V <sub>CC</sub> | Fuli | VI | +14.25 | +15.0 | +15.75 | +14.25 | +15.0 | +15.75 | +14.25 | +15.0 | +15.75 | v | | Supply Current + V <sub>CC</sub> | Full | VI | | 15 | 25 | | 15 | 25 | | 15 | 25 | mA | | Supply Voltage -V <sub>EE</sub> | Full | VI | -14.25 | -15.0 | -15.75 | -14.25 | -15.0 | -15.75 | -14.25 | -15.0 | -15.75 | v | | Supply Current -VEE | Full | VI | | 30 | 55 | | 30 | 55 | | 30 | 55 | mA | | Supply Voltage +V <sub>S</sub> | Full | VI | 4.75 | 5.0 | 5.25 | 4.75 | 5.0 | 5.25 | 4.75 | 5.0 | 5.25 | v | | Supply Current Analog +V <sub>S</sub> | Full | VI | | 180 | 210 | | 180 | 210 | | 180 | 210 | mA | | Supply Current Digital + V <sub>S</sub> | Full | VI | | 43 | 60 | | 43 | 60 | | 43 | 60 | mA | | Supply Voltage -V <sub>S</sub> | Full | VI | -4.95 | -5.2 | -5.45 | -4.95 | -5.2 | -5.45 | -4.95 | -5.2 | -5.45 | v | | Supply Current Analog -V <sub>S</sub> | Full | VI | | 210 | 250 | | 210 | 250 | | 210 | 250 | mA | | Supply Current Digital -V <sub>S</sub> | Full | VI | | 65 | 100 | | 65 | 100 | | 65 | 100 | mA | | Nominal Power Dissipation | Fuli | VI | | 3.2 | 4.0 | | 3.2 | 4.0 | | 3.2 | 4.0 | w | | PSRR <sup>13, 15</sup> | +25°C | I | | 0.01 | 0.02 | | 0.01 | 0.02 | | 0.01 | 0.02 | %/% | #### NOTES ## EXPLANATION OF TEST LEVELS # Test Level - I 100% production tested. - II 100% production tested at +25°C, and sample tested at specified temperatures. - III Periodically sample tested only. - IV Parameter is guaranteed by design and characterization testing. - V Parameter is a typical value only. - VI All devices are 100% production tested at +25°C. 100% production tested at temperature extremes for military temperature devices. Guaranteed, not tested, for commercial temperature range Absolute maximum ratings are limiting values, to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied. Exposure to absolute rating conditions for extended periods of time may affect device reliability. <sup>2</sup>Maximum junction temperature should not be allowed to exceed +175°C. Hybrid thermal model: $t_{JUNCTION} = t_{AMBIENT} + P_{DISSIPATION} \times (\theta_{CA}) + (T_S - T_C) \ max \ where \ (T_S - T_C) \ max = 10^{\circ}C$ <sup>46</sup> Pin metal DIP: $\theta_{CA} = 14^{\circ}\text{C/W}$ in still air; $<sup>\</sup>theta_{CA} = 6^{\circ}\text{C/W}$ with 500 LFPM air flow <sup>3</sup>Determined by 3 dB reduction in reconstructed output. Input at 1 dB below full scale. <sup>&</sup>lt;sup>5</sup>Measured at 10 MHz encode rate. <sup>6</sup>Measured from ENCODE in to data out for LSB only. <sup>&</sup>lt;sup>7</sup>For full-scale step input; 12-bit accuracy is attained in the specified time. <sup>&</sup>lt;sup>8</sup>Recovers to 12-bit accuracy in specified time following 200% full-scale input voltage. <sup>&</sup>lt;sup>9</sup>Excludes pipeline delay of two clock cycles (see timing diagram). <sup>&</sup>lt;sup>10</sup>Worst case spurious in-band signal relative to input level. <sup>&</sup>lt;sup>11</sup>RMS signal to RMS noise, including harmonics. <sup>&</sup>lt;sup>12</sup>Worst case spurious in-band signal relative to level of input tones, which are both −7 dB below full scale. <sup>&</sup>lt;sup>13</sup>Sensitivity of full-scale gain error with respect to power supply variation within supply Min/Max limits. ENCODE signal rise and fall times should be less than 5 ns for normal operation. Transition from "0" to "1" initiates conversion. <sup>&</sup>lt;sup>15</sup>PSRR is tested over given voltage range. Specifications subject to change without notice. ## AD9005A PIN DESIGNATIONS NC = NO CONNECT # **AD9005A PIN DESCRIPTIONS** | Pin | Name | | | Descr | iption | | | | | | | | | | |--------|--------------------------------------------|-------------------------------------------------------------------------------------|----------|---------|---------|--------|---------|----------|---------|--------|-------|-----------|-----------------|----------------| | 1 | GROUND | Circuit ground. All grounds should be connected together near the AD9005A. | | | | | | | | | | | ar the AD9005A. | | | 2 | NC | Not internally connected. | | | | | | | | | | | | | | 3 | ANALOG $+V_s$ | Positive analog supply pin. Nominally +5 V dc. | | | | | | | | | | | | | | 4 | T/H OUT | Output of internal track-and-hold amplifier. Connect to Pin 5 for normal operations | | | | | | | | | | | | | | 5 | A/D IN | Input to internal A/D encoder. Connect to Pin 4 for normal operation. | | | | | | | | | | peration. | | | | 6 | ANALOG $-V_s$ | Negative analog supply pin. Nominally -5.2 V dc. | | | | | | | | | | | | | | 7, 8 | DNC | | | Do no | t conr | ect. I | nterna | l test p | oint. | | | | | | | 9 | $\mathbf{D}_{11}\left(\mathbf{MSB}\right)$ | | | Most | signifi | cant b | it of d | igital c | output | data. | | | | | | 1019 | $D_1-D_{10}$ | | | Digita | l data | outpu | ts. | | | | | | | | | 20 | $D_0$ (LSB) | | | Least | signifi | cant b | it of d | igital ( | output | data. | | | | | | | | | | | | OU | TPUT | COD | ING | | | | | | | | ANALOG | | | | | | | | | | | | | | | | INPUT | $D_{11}$ | $D_{10}$ | $D_9$ | $D_8$ | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | | | | ≥+1.024V | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | ≤-1.024V | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 21 | DIGITAL +V <sub>S</sub> | | I | Positiv | e digit | al sup | olv pi | ı. Nor | ninally | +5 V | dc. | | | | | 22, 23 | GROUND | | | | | | | | | | | togeth | er neai | r the AD9005A. | | 24 | ENCODE | | | | | | | | | | | trigger | | | | 25, 26 | GROUND | | | | | | | | | | | | | r the AD9005A. | | 27-29 | DNC | | | | - | | ternal | | | | | | | | | 30 | ANALOG +V <sub>s</sub> | | | | | | | • | | / +5 \ | dc. | | | | | 31 | DIGITAL -Vs | | | | | | | | | ly −5. | | 2. | | | | 32 | GROUND | | | • | _ | | | | | • | | | er near | r the AD9005A. | | 33 | $-V_{EE}$ | | | | | | | | | ly -15 | | | | | | 34, 35 | GROUND | | | | | | | | | | | | er near | r the AD9005A. | | 36 | DNC | | | | | | ternal | | | | | _ | | | | 37, 38 | GROUND | | | | | | | | | e conn | ected | togeth | er near | r the AD9005A. | | 39, 40 | DNC | | | | - | | iternal | | | | | Ū | | | | 41 | NC | | 1 | Not in | ternall | y coni | nected | | | | | | | | | 42 | ANALOG -V <sub>s</sub> | | ] | Negati | ve ana | log su | pply p | in. No | minal | ly -5. | 2 V d | с. | | | | 43 | $-V_{EE}$ | | | | | | | | | ly -15 | | | | | | 44 | $+V_{CC}^{EE}$ | | | | | | | | | y + 15 | | | | | | 45 | ANALOG INPUT | | 1 | Analog | input | . Full | scale | of ±1. | 024 V | | | | | | | 46 | GROUND | | | | | | | | | | ected | togeth | er near | r the AD9005A. | ## TIMING DIAGRAM # **EQUIVALENT INPUT/OUTPUT CIRCUITS** ## **BURN-IN CIRCUIT** # AD9005A #### APPLICATIONS INFORMATION The AD9005A is a complete analog-to-digital converter. The AD9005A uses a subranging A/D architecture enhanced by hybrid technology. This includes an on-board track-and-hold amplifier, on-board references, timing circuitry and output latches. The analog input of the AD9005A is fed directly into the internal track-and-hold amplifier, thus eliminating the need for external signal conditioning in many applications. This amplifier provides low input capacitance and a bipolar (±1.024 V) input range. Normally reverse-biased Schottky diodes on the input provide overrange protection. If the amplitude, bandwidth or dc voltage level of the analog input signal calls for external signal conditioning, it is advisable to use an amplifier with low harmonic distortion and low noise characteristics. Selecting the amplifier may be difficult because the performance of the AD9005A will probably exceed the performance of most commercially available amplifiers. A notable exception is the AD9617, a wideband, low noise current feedback amplifier. It is important to remember that band limiting the analog input signal can avoid aliasing during the A/D conversion process. Timing in the AD9005A is critical, and careful measures must be taken to support 12-bit accuracy. One simple way to enhance the performance of the AD9005A is to synchronize the system clock to a crystal oscillator. This will minimize any clock jitter, a must for maintaining the spectral purity of analog signals near Nyquist limits. Because the conversion cycle begins with the rising edge of the encode signal, a fast, clean rising edge will also help to reduce any clock jitter. When the ENCODE signal of the AD9005A goes HIGH, the internal track-and-hold enters the hold state; after 65 ns, it returns to track mode. In applications in which the AD9005A is clocked slowly or intermittently (i.e., in burst mode), the encode signal should be returned to a logic LOW state during the idle periods. The ENCODE signal pulse width should also be adjusted so that it is in the HIGH (hold) state for a minimum of 25 ns. This ensures that the T/H enters the hold mode before the A/D conversion takes place. The AD9005A has many appealing characteristics for 12-bit A/D converter applications. Its dynamic performance is state-of-theart in hybrid technology. Typical applications include radar, missile guidance, digital oscilloscopes, waveform analyzers, medical instrumentation, electro-optics, communications and ESM. #### TYPICAL AD9005A APPLICATION ## **Layout Information** The accuracy of a 12-bit converter, especially one with the dynamic performance level of the AD9005A, requires that designers pay careful attention to printed circuit board layouts. Analog signal paths should be impedance matched, with termination/load resistors at or near package connections. Analog signal paths should also be isolated from digital signal paths. Otherwise digital signals can be capacitively coupled into the analog section of the circuit, degrading the overall performance of the A/D converter. Digital switching noise on power supplies can also degrade converter performance. Because of this noise (inherent with TTL logic), the digital power supplies of the AD9005A should be separated from the analog power supplies. In addition, each power supply should be capacitively decoupled to ground. To accomplish this, a single large value capacitor with a high resonant frequency (a $10~\mu F$ tantalum capacitor for example) should be used on each of the AD9005A's power supplies, at or near the package. In addition, a lower value capacitor with good high frequency characteristics (a $0.1~\mu F$ ceramic chip capacitor is recommended) should be connected to each power supply pin connection. For applications in which only single +5 V and/or -5.2 V supplies are available, a ferrite bead, placed in series between the analog and digital power pins, can be used to isolate the digital noise from the analog circuits. Noise on the circuit ground is often the limiting factor in A/D converter performance. Perhaps the most critical concerns of circuit layout are the ground connections. To reduce ground noise, a two-sided printed circuit board is recommended, the component side being reserved (as much as possible) for a single, low impedance ground plane. The other side should be used for all (possible) power and signal connections. Each of the ground connections of the AD9005A should be connected to the ground plane, and most of the area under the AD9005A should be part of this ground plane. The metal case of the AD9005A is connected to ground. Operation of the AD9005A requires that Pin 4, the output of the internal track-and-hold, be connected to Pin 5, the input to the AD9005A's A/D converter circuitry. A suggested layout, showing this connection, is shown below. A final suggestion regarding circuit layout concerns the use of sockets. Ideally, parts should be soldered into boards in final designs. If sockets must be used, individual pin sockets are recommended to avoid lead inductance and capacitive coupling between adjacent pins. Pin sockets are available from Amp, part #6-330808-0. #### SUGGESTED LAYOUT GND Plane Side (As Viewed from Top) Solder Side (As Viewed from Top) Component Mounting (As Viewed from Top) #### **EVALUATION CIRCUIT** #### **ORDERING GUIDE** | Model | Temperature Range | Package | Package<br>Option* | |-------------|-------------------|------------------------------------|--------------------| | AD9005AKM | 0°C to +70°C | 46-Pin DIP, Commercial Temperature | M-46 | | AD9005ALM | 0°C to +70°C | 46-Pin DIP, Commercial Temperature | M-46 | | AD9005ATM | −55°C to +125°C | 46-Pin DIP, Military Temperature | M-46 | | AD9005A/PCB | 0°C to +70°C | AD9005A Evaluation Board | M-46 | <sup>\*</sup>M = Hermetic Metal Can DIP. ## AD9005A DYNAMIC PERFORMANCE (AT +25°C) # **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 46-Pin Metal Dual In-Line Can