

November 2012

# **FAB2210 – Audio Subsystem with Class-G Headphone and 3.3W Mono Class-D Speaker with Dynamic Range Compression**

#### **Features**

- High-Efficiency Stereo Class-G Headphone
	- 100 dB SNR Headphone Amplifier
	- Capacitor-Free Outputs for High-Frequency Response
- **Mono Filterless Class-D Speaker Amplifier** - 91% Efficiency for Extended Battery Runtime
	- DRC for Louder SPL and Speaker Protection
	- $-$  3.3 W into 4 Ω at 5.0 V, THD+N < 10%
	- $1.27$  W into 8 Ω at 4.2 V, THD+N < 10%
	- Low EMI Edge-Rate Controlled output
	- 97 dB Signal-to-Noise Ratio (SNR)
- Click and Pop Suppression
- Selectable Single-Ended or Differential Audio Inputs for High Common-Mode Rejection
- High Power Supply Rejection Ration (PSRR) Rejects 217 Hz GSM Noise
- Highly Configurable using I<sup>2</sup>C Control
- Low-Power, Software Standby Mode

### **Description**

The FAB2210 combines a Class-G stereo capacitorfree headphone amplifier with a mono Class-D speaker amplifier into one IC package.

The headphone and speaker amplifiers incorporate Class-G and Class-D topologies, respectively, for low power dissipation, which extends battery runtime.

The Class-G headphone amplifier incorporates an integrated charge pump that generates a negative supply rail for ground-centered headphone outputs.

The Class-D amplifier includes programmable Dynamic Range Compression (DRC) that maximizes Sound Pressure Level (SPL) for maximum loudness, while protecting the speaker from damage.

The noise gate can automatically mute the speaker or headphone amplifiers to reduce noise when input signals are LOW.

### **Ordering Information**



# **Typical Application Circuit**







# **Pin Definitions**

**Pin Configuration** 



# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. All voltages are referenced to GND.



**Note:** 

1. Whichever is less.

# **Reliability Information**



# **Electrostatic Discharge Protection**



# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.



#### **Notes:**

2.  $V_{SVDD}$  must be greater than or equal to  $V_{DVDD}$  at all times.

3.  $V_{SVDD}$  and  $V_{DVDD}$  slew rates must be less than 1 V /  $\mu$ s.

# **Electrical Characteristics**

Unless otherwise noted: audio BW=22 Hz to 20 kHz, f<sub>IN</sub>=1 kHz, DIFA=1, DIFB=0, HP\_AMIX=0, HP\_BMIX=1, SP\_AMIX=1, SP\_BMIX=0, unused inputs are AC grounded, DRC is off, preamplifier gains=0 dB, headphone volume=0 dB, headphone amplifier gain=0 dB, speaker volume=0 dB, SP\_GAIN=00, edge-rate control is on, spread spectrum is on, HP\_NG\_RAT=100, SP\_NG\_RAT=001, SRST=0, SDA and SCL pull-up voltage=DV<sub>DD</sub>, Z<sub>SPK</sub> = 8 Ω + 33 μH, R<sub>HP</sub> = 32 Ω, HP\_HIZ=0, SV<sub>DD</sub> = 3.6 V, DV<sub>DD</sub> = 1.8 V, and T<sub>A</sub>=25°C.



# **Electrical Characteristics (Speaker Amplifier)**

Unless otherwise noted: audio BW=22 Hz to 20 kHz, f<sub>IN</sub>=1 kHz, DIFA=1, DIFB=0, HP\_AMIX=0, HP\_BMIX=0, SP\_AMIX=1, SP\_BMIX=0, unused inputs are AC grounded, DRC is off, preamplifier gains=0 dB, headphone volume=0 dB, headphone amplifier gain=0 dB, speaker volume=0 dB, SP\_GAIN=00, edge-rate control is on, spread spectrum is on, HP\_NG\_RAT=000, SP\_NG\_RAT=000, SRST=0, SDA and SCL pull-up voltage=DV<sub>DD</sub>, Z<sub>SPK</sub> = 8 Ω + 33 μH, R<sub>HP</sub>=32 Ω, HP\_HIZ=0, SV<sub>DD</sub>=3.6 V, DV<sub>DD</sub>=1.8 V, and T<sub>A</sub>=25°C.



# **Electrical Characteristics (Headphone Amplifiers)**

Unless otherwise noted: audio BW=22 Hz to 20 kHz, f<sub>IN</sub>=1 kHz, DIFA=1, DIFB=0, HP\_AMIX=0, HP\_BMIX=1, SP\_AMIX=0, SP\_BMIX=0, unused inputs are AC grounded, DRC is off, preamplifier gains=0 dB, headphone volume=0 dB, headphone amplifier gain=0 dB, speaker volume=0 dB, SP\_GAIN=00, edge-rate control is on, spread spectrum is on, HP\_NG\_RAT=000, SP\_NG\_RAT=000, SRST=0, SDA and SCL pull-up voltage=DV<sub>DD</sub>, Z<sub>SPK</sub> = 8 Ω + 33 μH, R<sub>HP</sub>=32 Ω, HP\_HIZ=0, SV<sub>DD</sub>=3.6 V, DV<sub>DD</sub>=1.8 V, and T<sub>A</sub>=25°C.



# **I <sup>2</sup>C DC Electrical Characteristics**

Unless otherwise noted,  $SV_{DD}$ =2.8 V to 5.25 V,  $DV_{DD}$ =1.6 V to 2.8 V,  $T_A$ =-40°C to 85°C.



### **I <sup>2</sup>C AC Electrical Characteristics**

Unless otherwise noted,  $SV_{DD}$ =2.8 V to 5.25 V,  $DV_{DD}$ =1.6 V to 2.8 V, T<sub>A</sub>=-40°C to 85°C.



**Notes:** 

4. A Fast-Mode  $I^2C$  Bus® device can be used in a Standard-Mode  $I^2C$  Bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the Serial Data (SDA) line t<sub>r\_max</sub> + t<sub>SU;DAT=</sub>1000 + 250=1250 ns (according to the Standard-Mode I<sup>2</sup>C Bus specification) before the SCL line is released.

5.  $C<sub>b</sub>$  equals the total capacitance of one bus line in pf. If mixed with High-Speed Mode devices, faster fall times are allowed according to the  $I<sup>2</sup>C$  specification.



# **Typical Performance Characteristics**

#### **System**

Unless otherwise noted: audio BW=22 Hz to 20 kHz, f<sub>IN</sub>=1 kHz, DIFA=1, DIFB=0, HP\_AMIX=0, HP\_BMIX=1, SP\_AMIX=1, SP\_BMIX=0, unused inputs are AC grounded, DRC is off, preamplifier gains=0 dB, headphone volume=0 dB, headphone amplifier gain=0 dB, speaker volume=0 dB, SP\_GAIN=00, edge-rate control is on, spread spectrum is on, HP\_NG\_RAT=100, SP\_NG\_RAT=001, SRST=0, SDA and SCL pull-up voltage=DV<sub>DD</sub>, Z<sub>SPK</sub> = 8  $\Omega$  + 33 µH, R<sub>HP</sub>=32  $\overline{\Omega}$ , HP\_HIZ=0,  $\overline{S}V_{DD}=3.6$  V, DV<sub>DD</sub>=1.8 V, and T<sub>A</sub>=25°C.



© 2011 Fairchild Semiconductor Corporation www.fairchildsemi.com  $FAB2210 \cdot Rev. 1.1.2$ 

# **Typical Performance Characteristics**

#### **Speaker Amplifier**

Unless otherwise noted: audio BW=22 Hz to 20 kHz, f<sub>IN</sub>=1 kHz, DIFA=1, DIFB=0, HP\_AMIX=0, HP\_BMIX=0, SP\_AMIX=1, SP\_BMIX=0, unused inputs are AC grounded, DRC is off, preamplifier gains=0 dB, headphone volume=0 dB, headphone amplifier gain=0 dB, speaker volume=0 dB, SP\_GAIN=00, edge-rate control is on, spread spectrum is on, HP\_NG\_RAT=000, SP\_NG\_RAT=000, SRST=0, SDA and SCL pull-up voltage=DV<sub>DD</sub>, ZsPK =8 Ω + 33 μH, R<sub>HP</sub>=32 Ω, HP\_HIZ=0, SV<sub>DD</sub>=3.6 V, DV<sub>DD</sub>=1.8 V, and T<sub>A</sub>=25°C.





#### **Headphone Amplifiers**

Unless otherwise noted: audio BW=22 Hz to 20 kHz,  $f_{\text{IN}}=1$  kHz, DIFA=1, DIFB=0, HP AMIX=0, HP BMIX=1, SP\_AMIX=0, SP\_BMIX=0, unused inputs are AC grounded, DRC is off, preamplifier gains=0 dB, headphone volume=0 dB, headphone amplifier gain=0 dB, speaker volume=0 dB, SP\_GAIN=00, edge-rate control is on, spread spectrum is on, HP\_NG\_RAT=000, SP\_NG\_RAT=000, SRST=0, SDA and SCL pull-up voltage=DV<sub>DD</sub>,  $Z_{SPK}$ = 8 Ω + 33 μH, R<sub>HP</sub>=32 Ω, HP\_HIZ=0, SV<sub>DD</sub>=3.6 V, DV<sub>DD</sub>=1.8 V, and T<sub>A</sub>=25°C.



![](_page_10_Figure_0.jpeg)

### **Detailed Description**

#### **Shutdown Modes**

#### **Standby**

When the SRST bit is set to 1, the FAB2210 enters a low-power Standby Mode.

While SRST=1,  $I^2C$  communications are available and  $I<sup>2</sup>C$  values are reset to default values. Any values written to the  $I^2C$  registers (except SRST) while in Standby Mode are ignored and default values is preserved.

To achieve low supply current during Standby Mode, all inputs must be DC. Audio inputs must be AC grounded. V<sub>SVDD</sub> and V<sub>DVDD</sub> must be within recommended operating conditions.  $I^2C$  pins must be grounded or pulled HIGH with no toggling. If AC is presented to the inputs during Standby Mode, standby current may increase slightly, but there are no other negative effects.

#### **Thermal Shutdown Protection (TSP)**

If the junction temperature of the device exceeds the thermal shutdown threshold of 150°C *(see the Electrical Characteristics table)*, the device protects itself by turning off the amplifiers. The  $I^2C$  port remains functional and the OTP\_ERR bit is set to 1. Other bits retain their values and are not reset. *See the Electrical Characteristics table for output impedances.* The amplifiers remain off until the junction temperature falls below the thermal shutdown recovery point and SRST is cycled or power is cycled.

#### **Over-Current Protection (OCP)**

If the speaker amplifier's output current limit of 1.3  $A_{\text{PEAK}}$ is exceeded *(see the Electrical Characteristics table)*, the amplifier turns off. During current-limit shutdown, the <sup>2</sup>C port remains functional and the OCP\_ERR bit is set to 1. Other bits retain their values and are not reset. The speaker amplifier remains off and the OCP\_ERR remains HIGH until SRST is cycled or power is cycled.

#### **DC Output Protection**

If the magnitude of the speaker amplifier output voltage across SOUT+ and SOUT- exceeds the DC detect voltage of 1.5 V<sub>pk</sub> for more than t<sub>DCERR</sub> (see the *Electrical Characteristics table)*, the speaker amplifier turns off. This protects the loudspeaker from damage due to DC signals. Low-frequency audio input signals may trigger unintentional DC output shutdown. Set the input DC coupling capacitor value small enough to avoid a DC output shutdown caused by a low-frequency audio signal. For the default t<sub>DCERR</sub> setting of 2 ms, the input DC-coupling capacitor value must be  $0.1 \mu F$  or lower.

During DC output shutdown, the  $I^2C$  port remains functional and the DC\_ERR bit is set to 1. Other bits retain their values and are not reset. The speaker amplifier remains off and the DC\_ERR bit remains HIGH until SRST is cycled or power is cycled.

#### **Signal Path**

Audio signals pass from the input pins through a preamplifier, a mixer, a volume control, and finally through an amplifier. The preamplifiers can be set to -3 dB to 18 dB of gain. The headphone and speaker paths have volume controls that range from -64 dB to 0dB. The headphone amplifier has gain settings of 0 dB, 1.5 dB, 3 dB, and 6 dB. The speaker amplifier has gain settings of 16 dB, 20 dB, and 24 dB.

A variety of combinations of the input signals can be routed from the preamplifiers to the headphone and speaker volume blocks. Routing is controlled by the HP\_AMIX, HP\_BMIX, SP\_AMIX, SP\_BMIX, DIFA, DIFB, and MONO bits.

For example, to connect the left headphone amplifier channel to INA1 and the right headphone amplifier channel to INA2, set HP\_AMIX to 1. HP\_BMIX, DIFA, and MONO should be set to 0.

To configure INB1 and INB2 as a differential input and route the signal to the speaker amplifier, set DIFB and SP\_BMIX to 1. SP\_AMIX should be set to 0.

When HP\_AMIX and HP\_BMIX are both 0, the headphone amplifier is off. When SP\_AMIX and SP\_BMIX are both 0, the speaker amplifier is off.

Unused audio input pins must be grounded either directly or through a DC-blocking capacitor.

To prevent internal clipping in the headphone amplifier path, internal signal amplitudes from the preamplifier outputs to the headphone amplifier input should not exceed a peak-to-peak voltage equivalent to  $V_{\text{DVDD}}$  - $0.2$  V. If HP MONO = 1, the peak-to-peak voltage can be as high as  $(V_{\text{DVDD}}$  \* 2) - 0.2 V. Extra caution should be taken if mixing signals together.

To prevent internal clipping in the speaker amplifier path, internal signal amplitudes from the preamplifier outputs to the speaker amplifier input should not exceed a peak-to-peak voltage equivalent to  $V_{\text{DVD}}$  - 0.2 V. Extra caution should be taken if mixing signals together.

#### **Charge Pump**

The FAB2210 includes an inverting charge pump that generates HVDD and HVSS (the headphone amplifier power supplies) from the DVDD power supply input. The HVSS rail is a negative mirror of HVDD and allows the headphone amplifier to be ground referenced. The ground-referenced biasing scheme allows the headphone amplifier outputs to be biased at ground while operating from a single external supply. This eliminates the need for the large, expensive, DCcoupling capacitors between the headphone amplifier output and load that are required on traditional, singlesupply,  $V_{DD}/2$ , biased headphone amplifiers.

The negative HVSS rail allows the input preamplifiers to be ground referenced. Input DC-blocking capacitors are still required at INA1, INA2, INB1, and INB2 if the audio source driving the input preamplifiers is biased above ground. The input DC-blocking capacitors are not required if the audio source driving the input preamplifiers is also ground referenced and does not present any DC offset to the FAB2210.

#### **Class-G Operation**

Compared with a traditional Class-AB amplifier, the FAB2210ís Class-G architecture reduces power consumption and extends battery life during headphone playback. The power supply rails (HVDD and HVSS) of the Class-G headphone amplifier adapt to the level of audio signal present at the output. The adaptive nature of the power supply rails ensures that energy is not wasted during quiet passages of music or when the volume of the headphone path is reduced.

During stereo headphone playback, when the headphone output amplitude is below the  $V_{TH}$  threshold level of 250 m $V_{pk}$  (typical); the charge pump efficiently divides  $V_{DVDD}$  so that  $V_{HVSS}$  =  $-V_{DVDD}/2$  and  $V_{HVDD}$  =  $V<sub>DVDD</sub>/2$ . When the headphone output amplitude exceeds 250 m $V_{\text{pk}}$  (typical), the charge pump generates higher magnitude rails, where  $V_{\text{HVS}}=V_{\text{DVDD}}$  and  $V_{\text{HVDD}}=$  $V<sub>DVDD</sub>$  to allow for higher output amplitudes. Due to the high crest factor of music and speech, a significant portion of the audio content is below the  $V_{TH}$  threshold, even at typical volume level settings for headphone playback. When operating at the lower magnitude rails, less power is dissipated within the headphone amplifier.

The transition from the lower magnitude rails to the higher magnitude rails occurs fast enough to prevent audible artifacts during headphone playback. The transition from the higher magnitude rails to the lower magnitude rails occurs 15 ms (typical) from the last threshold crossing (low to high) and only after the headphone output amplitude has stayed below the threshold level. The 15 ms (typical) hysteresis prevents the headphone amplifier power rails from bouncing between high and low rails when the audio signal approaches the threshold level.

Due to the flexible input to output routing capabilities of the FAB2210, additional logic added to the Class-G audio-level-detection circuit ensures that enough headroom is available to avoid saturating the audio input signals at the INA1, INA2, INB1, and INB2 preamplifiers. This is especially useful in cases where both the Class-D amplifier path and/or mono headphone path are selected for playback.

![](_page_12_Figure_9.jpeg)

**Figure 24. Class-G Headphone Amplifier Power Supply Rail Operation** 

#### **Headphone Amplifier High-Impedance Mode**

The FAB2210 headphone outputs are placed in a High-Impedance Mode by setting the HP\_HIZ bit to 1 and turning off the headphone amplifier. This can be useful if the systemís headphone jack is shared with other devices. For proper high-impedance operation, SRST must be set to 0 and the headphone amplifier must be off *(see HP\_MONO, HPAMIX, and HP\_BMIX register definitions)*. Voltages on the HOUTL and HOUTR pins must not exceed DVDD and must not be below -DVDD.

#### **Headphone Volume Ramp and Zero Crossing Detection**

The HP SVOFF and HP ZCSOFF bits control the headphone volume when HP\_ATT is changed.

HP\_SVOFF and HP\_ZCSOFF do not slow down turn-on or turn-off when using the HP\_AMIX, HP\_BMIX, or SRST bits. Thermal shutdown conditions are not slowed by HP\_SVOFF or HP\_ZCSOFF.

![](_page_13_Picture_332.jpeg)

#### **Table 1.** Headphone Volume**-**Change Behavior

#### **Headphone Amplifier Noise Gate**

The headphone noise gate automatically reduces the headphone volume when its input amplitudes are low to reduce noise during inactivity. (This function is more useful for speech than music.) The amplitude is measured after input preamplifiers, but before the headphone volume control. The headphone noise gate's threshold level is set by the HP\_NG\_RAT register. The amplitudes of both channels must be less than the noise gate threshold for the hold-time determined by the NG\_ATRT register.

The amount of volume reduction is set by the HP\_NG\_ATT register. The speed at which the volume is reduced is determined by the attack time setting in the NG\_ATRT register. When the volume is reduced by the noise gate, the HP ATT register's readback value remains unchanged. An internal register keeps track of the actual volume setting.

If either headphone channel's amplitude goes above the headphone noise gate threshold, headphone volume is raised back to the HP\_ATT value at a rate determined by the release time setting in the NG\_ATRT register. If HP\_MONO=1, only left channel amplitude is monitored.

To avoid unpredictable behavior, noise gate settings should not change while the headphone amplifier is on.

#### **Class-D Speaker Amplifier**

The FAB2210 utilizes a "Filterless" modulation scheme to achieve 92% efficiency, extending battery life and reducing component count. The pulse-width modulated, differential outputs of the Class-D amplifier switch at 300 kHz. When an audio input signal is not present, the Class-D outputs switch in-phase at 50% duty cycle, minimizing idle current and saving power.

#### **Programmable Spread Spectrum Modulation**

Spread spectrum modulation is employed to reduce EMI generated at the Class-D amplifier outputs. Spread spectrum modulates the Class-D amplifier's switching frequency by a programmable percentage centered around the base switching frequency of 300 kHz, dispersing the spectral energy of the switching waveform over a wider band. This significantly reduces the amount of concentrated spectral energy at multiples of the switching frequency that fixed-frequency Class-D amplifiers emit. Spread spectrum modulation eliminates the need for output filters, as long as the distance from the Class-D amplifier outputs to the speaker transducer is kept short.

#### **Edge Rate Control (ERC)**

The Edge Rate Control (ERC) circuit minimizes EMI generated by the high-current switching waveform of the Class-D amplifier output. One of the main contributors to EMI generated by Class-D amplifiers is the highfrequency energy produced by rapid (large dV/dt) transitions at the edges of the switching waveform. The ERC circuit suppresses the high-frequency component of the switching waveform by extending the rise and fall times of the output FET transitions, without compromising efficiency and THD+N performance. Rise and fall times are set to approximately 20ns per transition at all power levels.

#### **Dynamic Range Compression (DRC)**

The speaker amplifier's DRC can be used to limit output amplitude and reduce clipping even as the supply voltage varies. The DRC allows high gain settings while preventing distortion and speaker damage. This results in louder speaker playback without increasing the maximum peak amplitude of the speaker signal path.

To avoid unpredictable behavior, DRC settings should not be changed while the speaker amplifier is on.

Figure 25 shows the speaker amplifier's target output amplitude with respect to the DRC's input amplitude when programmed at various Class-D output gain settings. The DRC's input amplitude is measured after the speaker volume control, but before the speaker amplifier block.

The DRC has three regions of operation: linear, compression, and limiter. When the output amplitude is initially low, the DRC operates in the linear region and does not apply any gain changes to the signal. The volume control remains fixed at the level defined in SP ATT. When the output amplitude has increased above the dynamic range compression threshold, the DRC reduces the gain of SP ATT, thereby applying compression to the output signal.

The compression region is defined by the compression ratio and the dynamic range compression threshold. The dynamic range compression threshold is set by the DPLT register. The dynamic range compression threshold is set 8 dB below the DPLT threshold level. The DRC applies a 2:1 compression ratio for output signals between the dynamic range compression threshold and limiter threshold. In the compression region; for every 2 dB rise of input amplitude, the target output amplitude only rises by 1 dB. This continues until the output amplitude has increased above the DRC limiter threshold.

The limiter region is defined by the DALC and DPLT registers. In the limiter region, the target output amplitude does not increase with the input amplitude. The DPLT register sets an output voltage limit independent of the battery voltage. This is useful for speaker protection. The DALC register defines an output voltage limit that is a percentage of the battery voltage. Since the battery voltage sets the maximum output amplitude, the DALC register is used as a distortion limiter by setting the allowed clipping amount.

The DRC limiter threshold is defined as the lower of the two limiter voltages set by the DPLT and DALC settings. For example, in Figure 27; if DPLT=111, DALC=001, and  $SV_{DD}$ =4.5  $V_{pk}$ , the DRC limit is 3.79  $V_{pk}$  as defined by DPLT. However, if  $SV_{DD}$  falls to 3.0 V, the DRC limiter threshold falls to 2.7  $V_{pk}$ , as defined by DALC.

The speed at which gain is changed is regulated by the attack and release settings in the DATRT register. Figure 28 shows DRC attack and release behavior.

DRC attack occurs when the DRC determines that, for given input amplitude, the actual output amplitude is higher than the target output amplitude and attack speed (defined in the DATRT register) is not to be exceeded. When these criteria are met, volume is reduced by one step.

DRC release occurs when the DRC determines that, for a given input amplitude, the actual output amplitude is lower than the target output amplitude and release speed (defined in the DATRT register) is not be exceeded. When these criteria are met, volume is increased by one step.

When the volume is changed by the DRC, the SP\_ATT register readback value remains unchanged. An internal register keeps track of the actual volume setting.

When 2:1 compression is enabled, the overall gain of the speaker amplifier path is increased by 6 dB, as shown in Figure 26.

![](_page_14_Figure_14.jpeg)

**Figure 25. Dynamic Range Compression Response vs. Class-D Output Gain Settings** 

![](_page_14_Figure_16.jpeg)

![](_page_14_Figure_17.jpeg)

![](_page_15_Figure_0.jpeg)

#### **Speaker Amplifier Noise Gate**

The speaker noise gate automatically mutes the speaker amplifier when its input amplitude is below a predetermined noise gate threshold to reduce noise during inactivity. (This function is more useful for speech than music.) The amplitude is measured after the speaker volume control, but before the speaker amplifier block. The speaker noise gate's threshold level is set by the SP\_NG\_RAT register. The amplitude must be less than the noise gate threshold for the hold time determined by the NG\_ATRT register.

The speed at which the volume is reduced is determined by the attack time setting in the NG\_ATRT register. When the volume is reduced by the noise gate, the SP\_ATT register's readback value remains unchanged. An internal register keeps track of the actual volume setting.

If the speaker channel's amplitude goes above the speaker noise gate threshold, the speaker volume is raised back to the SP\_ATT value at a rate determined by the release time setting in the NG\_ATRT register.

To avoid unpredictable behavior, noise gate settings should not be changed while the speaker amplifier is on.

![](_page_16_Picture_361.jpeg)

#### **Table 2. Speaker Volume Change Behavior**

#### **Speaker Volume Ramp and Zero-Crossing Detection**

The SP SVOFF and SP ZCSOFF  $I^2C$  bits control the speaker volume when SP\_ATT is changed.

SP\_SVOFF and SP\_ZCSOFF do not slow down turn-on or turn-off when using the SP\_AMIX, SP\_BMIX, or SRST bits. Thermal, over-current, and DC offset shutdown conditions are not slowed by SP\_SVOFF and SP\_ZCSOFF.

SP\_SVOFF and SP\_ZCSOFF have no effect on DRC and noise gate timing. DRC and noise gate timing have no effect on speaker volume ramp and zero-crossing detection. In the event of a conflict between these systems, the lowest volume setting is chosen.

# **I <sup>2</sup>C Control**

Writing to and reading from registers is accomplished via the  $I^2C$  interface. The  $I^2C$  protocol requires that one device on the bus initiates and controls all read and write operations. This device is called the "master" device. The master device generates the SCL signal, which is the clock signal for all other devices on the bus. All other devices on the bus are called "slave" devices. The FAB2210 is a slave device. Both the master and slave devices can send and receive data on the bus.

During  $I^2C$  operations, one data bit is transmitted per clock cycle. All  $I^2C$  operations follow a repeating nine clock-cycle pattern that consists of eight bits (one byte) of transmitted data followed by an acknowledge (ACK) or not acknowledge (NACK) from the receiving device.

Note that there are no unused clock cycles during any operation; therefore, there must be no breaks in the stream of data and ACKs/NACKs during data transfers.

For most operations,  $I^2C$  protocol requires the SDA line to remain stable (unmoving) whenever SCL is HIGH; i.e. transitions on the SDA line can only occur when SCL is LOW. The exceptions to this rule are when the master device issues a START or STOP condition. The slave device cannot issue a START or STOP condition.

**START Condition:** This condition occurs when the SDA line transitions from HIGH to LOW while SCL is HIGH. The master device uses this condition to indicate that a data transfer is about to begin.

**STOP Condition:** This condition occurs when the SDA line transitions from LOW to HIGH while SCL is HIGH. The master device uses this condition to signal the end of a data transfer.

**Acknowledge and Not Acknowledge:** When data is transferred to the slave device, the slave device sends an acknowledge (ACK) after receiving every byte of data. The receiving device sends an ACK by pulling SDA LOW for one clock cycle.

When the master device is reading data from the slave device, the master sends an ACK after receiving every byte of data. Following the last byte, a master device sends a "not acknowledge" (NACK) instead of an ACK, followed by a STOP condition. A NACK is indicated by leaving SDA HIGH during the clock after the last byte.

#### **Slave Address**

Each slave device on the bus must have a unique address so the master can identify which device is sending or receiving data. The FAB2210 slave address is  $1001101X$  binary where "X" is the read/write bit. Master write operations are indicated when X=0. Master read operations are indicated when X=1.

#### **Writing to and Reading from the FAB2210**

All read and write operations must begin with a START condition generated by the master. After the START condition, the master must immediately send a slave address (7 bits), followed by a read/write bit. If the slave address matches the address of the FAB2210, the FAB2210 sends an ACK after receiving the read/write bit by pulling the SDA line LOW for one clock cycle.

#### **Setting the Pointer**

For all operations, the pointer stored in the command register must be pointing to the register that is going to be written or read. To change the pointer value in the command register, the read/write bit following the address must be 0. This indicates that the master writes new information into the command register.

After the FAB2210 sends an ACK in response to receiving the address and read/write bit, the master must transmit an appropriate 8-bit pointer value, as explained in the  $I^2C$  Registers section. The FAB2210 sends an ACK after receiving the new pointer data.

The pointer set operation is illustrated in Figure 31 and Figure 32. Any time a pointer set is performed, it must be immediately followed by a read or write operation. The command register retains the current pointer value between operations; therefore, once a register is indicated, subsequent read operations do not require a pointer set cycle. Write operations always require the pointer be reset.

#### **Reading**

If the pointer is already pointing to the desired register, the master can read from that register by setting the read/write bit (following the slave address) to 1. After sending an ACK, the FAB2210 begins transmitting data during the following clock cycle. The master should respond with a NACK, followed by a STOP condition *(see Figure 29)*.

The master can read multiple bytes by responding to the data with an ACK instead of a NACK and continuing to send SCL pulses, as shown in Figure 30. The FAB2210 increments the pointer by one and sends the data from the next register. The master indicates the last data byte by responding with a NACK, followed by a STOP.

To read from a register other than the one currently indicated by the command register, a pointer to the desired register must be set. Immediately following the pointer set, the master must perform a REPEAT START condition *(see Figure 32)*, which indicates to the FAB2210 that a new operation is about to occur. If the REPEAT START condition does not occur, the FAB2210 assumes that a write is taking place and the selected register is overwritten by the upcoming data on the data bus. After the START condition, the master must again send the device address and read/write bit. This time, the read/write bit must be set to 1 to indicate a read. The rest of the read cycle is the same as described in the previous paragraphs for reading from a preset pointer location.

#### **Writing**

All writes must be preceded by a pointer set, even if the pointer is already pointing to the desired register.

Immediately following the pointer set, the master must begin transmitting the data to be written. After transmitting each byte of data, the master must release the Serial Data (SDA) line for one clock cycle to allow the FAB2210 to acknowledge receiving the byte. The write operation should be terminated by a STOP condition from the master *(see Figure 31)*.

As with reading, the master can write multiple bytes by continuing to send data. The FAB2210 increments the pointer by one and accepts data for the next register. The master indicates the last data byte by issuing a STOP condition.

![](_page_18_Figure_0.jpeg)

**FAB2210 ó Audio Subsystem with Class-G Headphone and 3.3W Mono Class-D Speaker with Dynamic Range Compression** 

FAB2210 - Audio Subsystem with Class-G Headphone and 3.3W Mono Class-D Speaker with Dynamic Range Compression

# **Register Map**

The  $I^2C$  slave address is 1001101X, where X=0 for write operations and X=1 for read operations.

![](_page_19_Picture_213.jpeg)

#### **Notes:**

6. Bits labeled "0" are reserved. Only zeros should be written to these bits.

7. Bits labeled "1" are reserved. Only ones should be written to these bits.

8. Bits labeled "RSVD" are for testing only. Writing to these bits has no effect. When read, they may return any value. 9. Bits and addresses not listed in the register map are for testing only. These bits should never be written. When read, they may return any value.

### **Register Descriptions**

![](_page_19_Picture_214.jpeg)

### **REVISION\_ID[2:0]**

(read only)

011 = Silicon revision 3.

#### **DCERR\_TIME[1:0]**

DC error time control

11 = DC output detection disabled

 $10 = 15$  ms

 $01 = 5$  ms

 $00 = 2$  ms

![](_page_19_Picture_215.jpeg)

#### **SOFTVOL**

Sets volume ramp speed; sets noise gate release speed when MODESEL=1.

 $1 = 2$  ms / step

 $0 = 200 \,\mu s / \,\text{step}$ 

![](_page_20_Picture_233.jpeg)

#### **DRCMIN[6:0]**

Sets the minimum gain that the DRC applies to a signal during attack.

![](_page_20_Picture_234.jpeg)

![](_page_21_Picture_138.jpeg)

![](_page_21_Picture_139.jpeg)

### **MCSSMT[2:0]**

Sets the master clock spread spectrum modulation percentage. A setting of 000 results in a ±9.4% modulation. Modulating the master clock does not modulate the class-D output frequency because the triangle wave generator is PLL controlled.

![](_page_21_Picture_140.jpeg)

### **SSMT[2:0]**

Sets the Class-D spread-spectrum modulation percentage. A setting of 000 results in ±9.4% modulation.

![](_page_21_Picture_141.jpeg)

#### **ERC**

1=Class-D edge rate control on. 0=Class-D edge rate control off.

![](_page_21_Picture_142.jpeg)

#### **SRST**

1=Low-power Standby Mode. All registers are reset to their default values. All I<sup>2</sup>C write commands to bits other than SRST are ignored.

0=Normal operation.

![](_page_22_Picture_170.jpeg)

### **DRC\_MODE[1:0]**

Sets the DRC's compression ratio.

![](_page_22_Picture_171.jpeg)

#### **DATRT[1:0]**

Sets the DRC's attack and release times. To avoid extraneous noise, do not change this setting while the speaker amplifier is on.

![](_page_22_Picture_172.jpeg)

#### **NG\_ATRT[1:0], MODESEL**

Sets the noise gate attack, hold, and release times for the headphone and speaker amplifiers. To avoid extraneous noise, do not change this setting while the headphone or speaker amplifiers are on.

![](_page_22_Picture_173.jpeg)

![](_page_22_Picture_174.jpeg)

### **DPLT[2:0]**

Sets the DRC's limiter value, regardless of SVDD supply voltage. Also sets dynamic range compression threshold. To avoid extraneous noise, do not change this setting while the speaker amplifier is on.

![](_page_23_Picture_168.jpeg)

#### **HP\_NG\_RAT[2:0]**

Sets the headphone noise gate threshold level. Detection is at the input to the headphone volume block.

![](_page_23_Picture_169.jpeg)

# **HP\_NG\_ATT[1:0]**

Sets the headphone noise gate attenuation level.

![](_page_23_Picture_170.jpeg)

![](_page_23_Picture_171.jpeg)

#### **NCLIP**

1=Turns on the DRC's clip limiter. Amount of clipping is set by DALC. 0=DRC clip limiter is disabled.

### **SP\_NG\_RAT [2:0]**

Sets the speaker noise gate threshold. Detection is at the output of the speaker volume block. To avoid extraneous noise, do not change this setting while the speaker amplifier is on.

![](_page_24_Picture_127.jpeg)

### **SP\_NG\_ATT[1:0]**

Sets the speaker noise gate attenuation level.

![](_page_24_Picture_128.jpeg)

![](_page_24_Picture_129.jpeg)

### **VA[3:0], VB[3:0]**

Sets pre-amplifier gain.

![](_page_24_Picture_130.jpeg)

![](_page_24_Picture_131.jpeg)

![](_page_25_Picture_106.jpeg)

#### **DIFA**

1=INA1 and INA2 are configured as a differential pair.

0=INA1 and INA2 are configured as separate single-ended inputs.

#### **DIFB**

1=INB1 and INB2 are configured as a differential pair.

0=INB1 and INB2 are configured as separate single-ended inputs.

#### **HP\_SVOFF**

1=Headphone volume ramping is off.

0=Headphone volume ramping is on.

#### **HP\_HIZ**

1=Headphone amplifier output impedance is 12.5 kΩ when amplifier is off and SRST=0.

0=Headphone amplifier output is shorted to DGND when amplifier is off and SRST=0.

### **SP\_SVOFF**

1=Speaker volume ramping is off.

0=Speaker volume ramping is on.

### **SP\_HIZ**

1=Speaker amplifier output is high impedance when amplifier is off and SRST=0.

0=Speaker amplifier output is connected to SGND with an internal 2 kΩ resistor when amplifier is off and SRST=0.

![](_page_26_Picture_212.jpeg)

# **SP\_ATT[6:0]**

Sets the speaker volume.

![](_page_26_Picture_213.jpeg)

 $\overline{\phantom{a}}$ 

![](_page_27_Picture_185.jpeg)

# **HP\_ATT[6:0]**

Sets the headphone volume.

![](_page_27_Picture_186.jpeg)

![](_page_28_Picture_100.jpeg)

![](_page_28_Picture_101.jpeg)

#### **OCP\_ERR**

(Read only)

1=Indicates that the speaker amplifier current limit of 1.3  $A_{PEAK}$  has been exceeded. Speaker amplifier turns off. Bit remains HIGH and amplifier stays off until power or SRST are cycled.

0=Normal operation.

#### **OTP\_ERR**

#### (Read only)

1=Indicates that the temperature limit of 150°C has been exceeded. Speaker amplifier turns off. Bit remains HIGH and amplifier stays off until temperature falls below thermal shutdown hysteresis *(see Electrical Characteristics)* or power or SRST are cycled.

0=Normal operation.

### **DC\_ERR**

(Read only)

1=Indicates that the DC voltage across the speaker amplifier terminals has exceeded 1.5  $V_{pk}$ . Speaker amplifier turns off. Bit remains high and amplifier stays off until power or SRST are cycled.

0=Normal operation.

# **HP\_MONO, HP\_AMIX, HP\_BMIX**

Selects inputs to the headphone amplifiers.

![](_page_29_Picture_148.jpeg)

### **SP\_AMIX, SP\_BMIX**

Selects inputs to the speaker amplifier.

![](_page_30_Picture_131.jpeg)

![](_page_30_Picture_132.jpeg)

#### **DALC[2:0]**

Sets the DRC's clip limiter. To avoid extraneous noise, do not change this setting while the speaker amplifier is on.

![](_page_30_Picture_133.jpeg)

## **HP\_GAIN[1:0]**

Sets the gain of the headphone amplifier block.

![](_page_31_Picture_98.jpeg)

### **SP\_GAIN[1:0]**

Sets the speaker amplifier gain.

![](_page_31_Picture_99.jpeg)

![](_page_31_Picture_100.jpeg)

### **SP\_ZCSOFF**

1=Speaker volume zero-crossing detection is off.

0=Speaker volume zero-crossing detection is on.

#### **HP\_ZCSOFF**

1=Headphone volume zero-crossing detection is off.

0=Headphone volume zero-crossing detection is on.

# **Applications Information**

#### **Layout Considerations**

General layout and supply bypassing play a major role in analog performance and thermal characteristics. Fairchild provides a demonstration board to guide layout and aid device evaluation. A graphical user interface software program allows control of the  $I<sup>2</sup>C$  registers to optimize the performance of the device in various applications. For the best results, follow the steps and recommended routing rules listed below.

#### **Recommended Routing/Layout Rules**

- Do not run analog and digital signals in parallel.
- Use separate analog and digital power planes to supply power.
- Traces should run on top of the ground plane at all times.
- No trace should run over ground/power splits.
- Avoid routing at 90-degree angles.
- Place bypass capacitors within 2.54 mm (0.1 inches) of the device power pin.
- Minimize all trace lengths to reduce series inductance.

![](_page_33_Figure_0.jpeg)

**FAB2210 ó Audio Subsystem with Class-G Headphone and 3.3W Mono Class-D Speaker with Dynamic Range Compression** 

Audio Subsystem with Class-G Headphone and 3.3W Mono Class-D Speaker with Dynamic Range Compression

FAB2210-

#### **External Product Dimensions**

![](_page_33_Picture_325.jpeg)

*Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent version. Package specifications do not expand Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.* 

*Always visit Fairchild Semiconductors online packaging area for the most recent packaging drawings and tape and reel specifications: http://www.fairchildsemi.com/packaging/.* 

![](_page_34_Figure_0.jpeg)