

# 1 x 45 W class D digital input automotive power amplifier with diagnostics, wide voltage operation range for car audio and telematic

Datasheet - production data



#### **Features**



- AEC-Q100 qualified
- Integrated 108 dB D/A conversion
- I<sup>2</sup>S and TDM digital input (4/8/16CH TDM)
- Input sampling frequency: 44.1 kHz, 48 kHz, 96 kHz. 192 kHz
- Full I<sup>2</sup>C bus driving (3.3/1.8 V)
- CISPR 25 Class V (Fourth edition)
- Very low quiescent current
- Output lowpass filter included in the feedback allowing outstanding audio performances
- Wide operating supply range from 3.3 to 18 V, suitable for car radio, telematics and e-call
- MOSFET power outputs allowing high output power capability
  - 1 x 25 W /4  $\Omega$  @ 14.4 V, 1 kHz THD = 1%
  - $-1 \times 30 \text{ W} / 4 \Omega @ 14.4 \text{ V}, 1 \text{ kHz THD} = 10\%$
- 2 Ω loads driving
- Power limiting function (configurable through I<sup>2</sup>C)
- I<sup>2</sup>C bus diagnostics:
  - Short to V<sub>CC</sub>/GND
  - Short load and open load detection (also in play mode)
  - Four thermal warnings
- DC offset detector (also in play) and 'hot spot' detection
- · Clipping detector
- Integrated thermal protection
- Legacy mode ('no I<sup>2</sup>C' mode), 4 configurable settings
- · Short circuit and ESD integrated protections
- Package: PowerSSO-36 exposed pad up

#### **Description**

The FDA803U is a single bridge class D amplifier, designed in the most advanced BCD technology, intended for any automotive audio application (car radio, telematics and e-call, noise and tone generators, etc).

The FDA803U integrates a high performance D/A converter together with powerful MOSFET outputs in class D, so it is very compact and powerful, moreover it reaches outstanding efficiency performances (90%).

It has a very wide operating range: it can be operated both with standard car battery levels (5.5-18 V operating, compatible to load dump pulse) and with external step-down generated voltages or emergency battery (since it is compatible to minimum 3.3 V operative).

The feedback loop includes the output L-C lowpass filter, allowing superior frequency response linearity and lower distortion.

FDA803U is configurable through I<sup>2</sup>C bus interface and integrates a complete diagnostics array specially intended for automotive applications including innovative open load and DC offset detection in play mode.

Thanks to the solutions implemented to solve the EMI problems, the device is intended to be used in the standard single DIN car-radio box together with the tuner.

Moreover FDA803U features a configurable power limiting function, and can be optionally operated under no I<sup>2</sup>C mode ('legacy mode').

**Table 1. Device summary** 

| Order code  | Package     | Packing     |  |
|-------------|-------------|-------------|--|
| FDA803U-KBT | PowerSSO-36 | Tape & reel |  |
| FDA803U-KBX | (Slug-up)   | Tube        |  |

Contents FDA803U

# **Contents**

| 1 | Bloc  | ck diagram                                       | . 8 |
|---|-------|--------------------------------------------------|-----|
| 2 | Pins  | description                                      | . 9 |
| 3 | Арр   | lication diagram                                 | 11  |
| 4 | Elec  | trical specifications                            | 12  |
|   | 4.1   | Absolute maximum ratings                         | 12  |
|   | 4.2   | Thermal data                                     | 12  |
|   | 4.3   | Electrical characteristics                       | 13  |
|   | 4.4   | Typical curves of the main electrical parameters | 16  |
| 5 | Gen   | eral information                                 | 22  |
|   | 5.1   | LC filter design                                 | 22  |
|   | 5.2   | Load possibilities                               | 22  |
| 6 | Finit | te state machine                                 | 23  |
|   | 6.1   | Device state and address selection               | 24  |
|   | 6.2   | Standby state                                    | 25  |
|   | 6.3   | Diagnostic Vcc-Gnd state                         | 25  |
|   | 6.4   | ECO-mode state                                   | 25  |
|   | 6.5   | MUTE-PLAY and diagnostic states                  | 26  |
|   | 6.6   | Operation compatibility vs battery               | 27  |
| 7 | Muti  | ing function architecture                        | 28  |
|   | 7.1   | Command dependence                               | 28  |
|   | 7.2   | Analog-Mute                                      | 29  |
|   | 7.3   | Digital-Mute                                     | 29  |
|   | 7.4   | Mixed mute advantages                            | 30  |
| 8 | Hard  | dware mute pin                                   | 32  |
| 9 | Pow   | ver limiter function                             | 33  |
|   | 9.1   | Power limiter control                            | 34  |
|   |       |                                                  |     |



| 10 | Diagr               | nostic                                                    | 35 |
|----|---------------------|-----------------------------------------------------------|----|
|    | 10.1                | DC diagnostic                                             | 35 |
|    |                     | 10.1.1 Diagnostic control                                 | 35 |
|    |                     | 10.1.2 Relation with short circuit protection activation  | 36 |
|    |                     | 10.1.3 Load range                                         | 36 |
|    | 10.2                | Short to Vcc / GND diagnostic                             | 37 |
|    | 10.3                | Diagnostic time-line diagrams                             | 37 |
|    | 10.4                | Open load in play detector                                | 40 |
|    |                     | 10.4.1 Open load in play detector operation overview      | 40 |
|    |                     | 10.4.2 Processing bandwidth range                         | 40 |
|    |                     | 10.4.3 Audio signal evaluation                            | 41 |
|    |                     | 10.4.4 Impedance threshold                                | 41 |
|    |                     | 10.4.5 I <sup>2</sup> C control and timing                | 42 |
|    | 10.5                | Input offset detector                                     | 42 |
|    | 10.6                | Output voltage offset detector                            | 43 |
|    | 10.7                | Output current offset detector                            | 44 |
|    |                     | 10.7.1 Output current offset detector operation principle | 44 |
|    |                     | 10.7.2 Result communication and I <sup>2</sup> C control  | 44 |
|    |                     | 10.7.3 Hot spot detection                                 | 44 |
|    | 10.8                | PWM pulse skipping detector                               | 45 |
|    | 10.9                | Thermal protection                                        | 46 |
|    | 10.10               | Watch-dog                                                 | 47 |
|    | 10.11               | Error frame check                                         | 47 |
| 11 | Addit               | tional features                                           | 48 |
|    | 11.1                | AM operation mode                                         |    |
|    | 11.2                | Noise gating                                              |    |
|    | 11.3                | Dither PWM                                                |    |
|    | 11.5                | Diulei F WW                                               | +3 |
| 12 | I <sup>2</sup> S bu | us interface                                              | 50 |
|    | 12.1                | I <sup>2</sup> S standard mode description                | 51 |
|    | 12.2                | TDM 4CH mode description                                  | 51 |
|    | 12.3                | TDM 8CH mode description                                  | 52 |
|    | 12.4                | TDM 16CH mode description                                 | 53 |
|    | 12.5                | Timing requirements                                       | 54 |
|    |                     |                                                           |    |



| Contents | FDA803U |
|----------|---------|
|          |         |

|    | 12.6                | Group delay                                                | 55   |
|----|---------------------|------------------------------------------------------------|------|
| 13 | l <sup>2</sup> C b  | us interface                                               | 56   |
|    | 13.1                | Writing procedure                                          | . 57 |
|    | 13.2                | Reading procedure                                          | . 57 |
|    | 13.3                | Data validity                                              | . 58 |
|    | 13.4                | Start and stop conditions                                  | . 58 |
|    | 13.5                | Byte format                                                | . 58 |
|    | 13.6                | Acknowledge                                                | . 58 |
|    | 13.7                | I <sup>2</sup> C timing                                    | . 59 |
|    | 13.8                | I <sup>2</sup> S, I <sup>2</sup> C and Enable relationship | 60   |
| 14 | l <sup>2</sup> C re | egister                                                    | 61   |
|    | 14.1                | Instruction bytes- "I00xxxxx"                              | 61   |
|    | 14.2                | Data bytes - "I01xxxxxx"                                   | 69   |
| 15 | Pack                | age information                                            | 72   |
|    | 15.1                | PowerSSO-36 (slug-up) package information                  | . 72 |
|    | 15.2                | PowerSSO-36 (slug up) marking information                  | . 74 |
| 16 | Revis               | sion history                                               | 75   |

FDA803U List of tables

# List of tables

| Table 1.  | Device summary                                               | 1  |
|-----------|--------------------------------------------------------------|----|
| Table 2.  | Pins list function                                           | 9  |
| Table 3.  | Absolute maximum ratings                                     | 12 |
| Table 4.  | Thermal data                                                 | 12 |
| Table 5.  | Electrical characteristics                                   | 13 |
| Table 6.  | Operation mode                                               | 24 |
| Table 7.  | Command dependence                                           | 28 |
| Table 8.  | Power limiter function                                       |    |
| Table 9.  | Open load in play detector impedance and validity thresholds | 41 |
| Table 10. | I <sup>2</sup> S Interface timings                           |    |
| Table 11. | Group delay dependency from input sampling frequency         | 55 |
| Table 12. | I <sup>2</sup> C bus interface timing                        |    |
| Table 13. | IB0-ADDR: "I0000000"                                         | 61 |
| Table 14. | IB1-ADDR: "I0000001"                                         |    |
| Table 15. | IB2-ADDR: "I0000010"                                         |    |
| Table 16. | IB3-ADDR: "I0000011"                                         |    |
| Table 17. | IB4-ADDR: "I0000100" - CDDiag pin configuration              |    |
| Table 18. | IB5-ADDR: "I0000101" - CDDiag pin configuration              |    |
| Table 19. | IB6-ADDR: "I0000110"                                         | 65 |
| Table 20. | IB7-ADDR: "I0000111"                                         |    |
| Table 21. | IB8-ADDR: "I0001000" - CHANNEL CONTROLS                      |    |
| Table 22. | IB9-ADDR: "I0001001"                                         |    |
| Table 23. | IB10-ADDR: "I0001010"                                        |    |
| Table 24. | IB11-ADDR: "I0001011"                                        |    |
| Table 25. | IB12-ADDR: "I0001100"                                        |    |
| Table 26. | IB13-ADDR: "I0001101"                                        |    |
| Table 27. | IB14-ADDR: "I0001110"                                        |    |
| Table 28. | DB0-ADDR: "I0100000"                                         | 69 |
| Table 29. | DB1-ADDR: "I0100001"                                         |    |
| Table 30. | DB2-ADDR:"I0100010"                                          |    |
| Table 31. | DB3-ADDR: "I0100011" DC Diagnostic Error code                |    |
| Table 32. | DB6-ADDR:"I0100110"                                          |    |
| Table 33. | PowerSSO-36 (slug-up) package mechanical data                | 73 |
| Table 34. | Document revision history                                    | 75 |



DS12497 Rev 2 5/76

List of figures FDA803U

# List of figures

| Figure 1.  | Block diagram                                                                                                                | 8  |
|------------|------------------------------------------------------------------------------------------------------------------------------|----|
| Figure 2.  | Pins connection diagram                                                                                                      | 9  |
| Figure 3.  | Application diagram                                                                                                          | 11 |
| Figure 4.  | Efficiency and power dissipation ( $V_s$ = 14.4 V, $R_L$ = 1 x 4 $\Omega$ , f = 1 kHz sine wave) .                           | 16 |
| Figure 5.  | Efficiency and power dissipation ( $V_s = 14.4 \text{ V}$ , $R_L = 1 \text{ x } 4 \Omega$ , pink noise)                      | 16 |
| Figure 6.  | Efficiency and power dissipation ( $V_s = 14.4 \text{ V}$ , $R_L = 1 \text{ x } 2 \Omega$ , $f = 1 \text{ kHz sine wave}$ ). | 16 |
| Figure 7.  | Efficiency and power dissipation ( $V_s = 14.4 \text{ V}$ , $R_L = 1 \text{ x } 2 \Omega$ , pink noise)                      |    |
| Figure 8.  | Efficiency and power dissipation ( $V_s = 14.4 \text{ V}$ , $R_L = 1 \times 8 \Omega$ , $f = 1 \text{ kHz}$ sine wave).      |    |
| Figure 9.  | Efficiency and power dissipation ( $V_s = 14.4 \text{ V}$ , $R_L = 1 \times 8 \Omega$ , pink noise)                          |    |
| Figure 10. | Efficiency and power dissipation ( $V_s = 18 \text{ V}$ , $R_L = 1 \text{ x } 4 \Omega$ , $f = 1 \text{ kHz sine wave}$ )    |    |
| Figure 11. | Efficiency and power dissipation ( $V_s = 18 \text{ V}$ , $R_l = 1 \text{ x } 4 \Omega$ , pink noise)                        |    |
| Figure 12. | Efficiency and power dissipation ( $V_s = 16 \text{ V}$ , $R_L = 1 \text{ x } 2 \Omega$ , $f = 1 \text{ kHz sine wave}$ )    |    |
| Figure 13. | Efficiency and power dissipation ( $V_s = 16 \text{ V}$ , $R_L = 1 \text{ x } 2 \Omega$ , pink noise)                        |    |
| Figure 14. | Efficiency and power dissipation ( $V_s = 18 \text{ V}$ , $R_L = 1 \text{ x } 8 \Omega$ , $f = 1 \text{ kHz sine wave}$ )    |    |
| Figure 15. | Efficiency and power dissipation ( $V_s = 18 \text{ V}$ , $R_L = 1 \text{ x } 8 \Omega$ , pink noise)                        |    |
| Figure 16. | Efficiency and power dissipation ( $V_s = 3.3 \text{ V}$ , $R_L = 1 \times 4 \Omega$ , $f = 1 \text{ kHz sine wave}$ )       |    |
| Figure 17. | Efficiency and power dissipation ( $V_s = 3.3 \text{ V}$ , $R_L = 1 \times 4 \Omega$ , pink noise)                           |    |
| Figure 18. | Efficiency and power dissipation ( $V_s = 3.3 \text{ V}$ , $R_L = 1 \times 2 \Omega$ , $f = 1 \text{ kHz sine wave}$ )       |    |
| Figure 19. | Efficiency and power dissipation ( $V_s = 3.3 \text{ V}$ , $R_L = 1 \times 2 \Omega$ , pink noise)                           |    |
| Figure 20. | Efficiency and power dissipation ( $V_s = 3.3 \text{ V}$ , $R_L = 1 \times 8 \Omega$ , $f = 1 \text{ kHz sine wave}$ )       |    |
| Figure 21. | Efficiency and power dissipation ( $V_s = 3.3 \text{ V}$ , $R_L = 1 \times 8 \Omega$ , pink noise)                           |    |
| Figure 22. | Output power vs. supply voltage ( $R_L = 4 \Omega$ , sine wave)                                                              |    |
| Figure 23. | Output power vs. supply voltage ( $R_L = 2 \Omega$ , sine wave)                                                              |    |
| Figure 24. | Output power vs. supply voltage ( $R_1 = 8 \Omega$ , sine wave)                                                              |    |
| Figure 25. | THD vs. output power ( $V_S = 14.4 \text{ V}$ , $R_L = 4 \Omega$ )                                                           |    |
| Figure 26. | THD vs. output power ( $V_S = 14.4 \text{ V}$ , $R_L = 2 \Omega$ )                                                           | 19 |
| Figure 27. | THD vs. output power ( $V_S = 14.4 \text{ V}$ , $R_L = 8 \Omega$ )                                                           |    |
| Figure 28. | THD vs. frequency ( $V_S = 14.4 \text{ V}$ , $R_L = 4 \Omega$ , $P_O = 1 \text{ W}$ )                                        |    |
| Figure 29. | THD vs. frequency ( $V_S = 14.4 \text{ V}$ , $R_L = 2 \Omega$ , $P_O = 1 \text{ W}$ )                                        |    |
| Figure 30. | THD vs. frequency ( $V_S = 14.4 \text{ V}$ , $R_L = 8 \Omega$ , $P_O = 1 \text{ W}$ )                                        |    |
| Figure 31. | Frequency response (1 W, $R_L = 4 \Omega$ , $f = 1 \text{ kHz}$ )                                                            |    |
| Figure 32. | Frequency response (1 W, $R_L = 2 \Omega$ , f = 1 kHz)                                                                       |    |
| Figure 33. | Frequency response (1 W, $R_L = 8 \Omega$ , $f = 1 \text{ kHz}$ )                                                            |    |
| Figure 34. | PSRR vs. frequency                                                                                                           |    |
| Figure 35. | Quiescent current vs. supply voltage                                                                                         |    |
| Figure 36. | Dynamic range                                                                                                                |    |
| Figure 37. | FFT - Output spectrum (-60 dBFS input signal)                                                                                | 21 |
| Figure 38. | Finite state machine diagram                                                                                                 | 23 |
| Figure 39. | Operation vs. battery charge                                                                                                 |    |
| Figure 40. | Analog-Mute diagram                                                                                                          | 29 |
| Figure 41. | Digital-Mute diagram                                                                                                         |    |
| Figure 42. | Mixed mute diagram                                                                                                           | 30 |
| Figure 43. | Analog-Mute vs. Mixed-Mute                                                                                                   |    |
| Figure 44. | HWMute pin schematic                                                                                                         |    |
| Figure 45. | Response obtained with a limitation corresponding to 80% of the full-scale                                                   |    |
| Figure 46. | Load range detection configured properly setting IB5 d7-d6                                                                   |    |
| Figure 47. | DC diagnostic before turn on                                                                                                 |    |
| Figure 48  | Short to VCC at device turn on                                                                                               | 38 |



FDA803U List of figures

| Figure 49. | DC Diagnostic in Mute                                                                      | 38 |
|------------|--------------------------------------------------------------------------------------------|----|
| Figure 50. | Short circuit protection activation - Short to VCC                                         | 39 |
| Figure 51. | Short Circuit Protection activation due to short across load, short to Vcc/Gnd not present | 39 |
| Figure 52. | Open load in play detector guaranteed thresholds with standard gain setting                | 41 |
| Figure 53. | Open load in play detector guaranteed thresholds with low gain setting                     | 41 |
| Figure 54. | Open load in play detector timing                                                          | 42 |
| Figure 55. | Output voltage offset detector operation                                                   | 43 |
| Figure 56. | Current offset measurement                                                                 | 44 |
| Figure 57. | Hot spot detection                                                                         | 45 |
| Figure 58. | PWM pulse skipping detector operation                                                      | 45 |
| Figure 59. | Thermal attenuation curve                                                                  | 46 |
| Figure 60. | PWM switching frequency selection                                                          | 48 |
| Figure 61. | LRF effect on PWM output                                                                   | 48 |
| Figure 62. | Dither PWM effect on output PWM                                                            | 49 |
| Figure 63. | I <sup>2</sup> S standard mode                                                             | 51 |
| Figure 64. | TDM4 mode                                                                                  | 51 |
| Figure 65. | TDM8 mode                                                                                  | 52 |
| Figure 66. | TDM16 mode                                                                                 | 53 |
| Figure 67. | I <sup>2</sup> S Interface timings                                                         | 54 |
| Figure 68. | I <sup>2</sup> S clock transition timings                                                  | 54 |
| Figure 69. | I <sup>2</sup> C bus protocol description                                                  | 56 |
| Figure 70. | Reading procedure                                                                          | 57 |
| Figure 71. | Without/with auto-increment reading procedure                                              | 58 |
| Figure 72. | I <sup>2</sup> C bus interface timing                                                      | 59 |
| Figure 73. | PowerSSO-36 (slug-up) package outline                                                      | 72 |
| Figure 74. | PowerSSO-36 (slug up) marking information                                                  | 74 |



DS12497 Rev 2 7/76

Block diagram FDA803U

# 1 Block diagram

D1V8SVR Enable 1 Enable 2 Enable 3 Enable 4 A5VSVR AVdd 12Cdata VCCP [ PLL I2C interface 31 FBP 32/33 OUTP 4/5 OUTM I2Sclk 23 Interpolator PWM Current I2S Transresistence Power Amplifier Scrambler Generator interface Noise Array Shaper 6 FBM 30 HWMute 15 CDDiag 14 NC 36 GNDP 2 GNDM SVR SVR GAPG1105160712PS

Figure 1. Block diagram

FDA803U Pins description

# 2 Pins description

36 GNDP | TAB 35 2 VCCP GNDM 34 3 VCCM NC [ OUTP [ 33 4 OUTM OUTP [ 32 5 OUTM FBP [ 31 FBM HWMute [ 7 30 NC SVR [ 29 8 DGnd Slug - up 9 28 AGSVR [ DVdd A5VSVR 27 10 Enable1 11 Enable2 AVdd 26 AGnd [ 25 12 Enable3 I2Sws 24 13 Enable4 I2Sclk 23 14 NC 22 15 I2Sdata **CDDiag** I2Stest 21 16 NC I2Cclk 20 17 D1V8SVR I2Cdata 19 18 DGSVR GADG1403180903PS

Figure 2. Pins connection diagram

**Table 2. Pins list function** 

| Pin # | Pin name | Function                                    |
|-------|----------|---------------------------------------------|
| 1     | TAB      | Device slug connection                      |
| 2     | GNDM     | Channel half bridge minus, Power Ground     |
| 3     | VCCM     | Channel half bridge minus, Power Supply     |
| 4     | OUTM     | Channel half bridge minus, Output           |
| 5     | OUTM     | Channel half bridge minus, Output           |
| 6     | FBM      | Channel half bridge minus, Feedback         |
| 7     | NC       | Not connected                               |
| 8     | DGnd     | Digital ground                              |
| 9     | DVdd     | Digital supply                              |
| 10    | Enable1  | Enable 1                                    |
| 11    | Enable2  | Enable 2                                    |
| 12    | Enable3  | Enable 3                                    |
| 13    | Enable4  | Enable 4                                    |
| 14    | NC       | Not connected                               |
| 15    | CDDiag   | Clipping detector and diagnostic output pin |

Pins description FDA803U

Table 2. Pins list function (continued)

| Pin # | Pin name | Function                                                   |  |
|-------|----------|------------------------------------------------------------|--|
| 16    | NC       | Not connected                                              |  |
| 17    | D1V8SVR  | Positive digital supply V(SVR)+0.9V (Internally generated) |  |
| 18    | DGSVR    | Negative digital supply V(SVR)-0.9V (Internally generated) |  |
| 19    | I2Cdata  | I2C Data                                                   |  |
| 20    | I2Cclk   | I2C Clock                                                  |  |
| 21    | I2Stest  | test pin, left open                                        |  |
| 22    | I2Sdata  | I2S/TDM data                                               |  |
| 23    | I2Sclk   | I2S/TDM Clock input                                        |  |
| 24    | I2Sws    | I2S/TDM Sync input /Word Select input                      |  |
| 25    | AGnd     | Analog ground                                              |  |
| 26    | AVdd     | Analog supply                                              |  |
| 27    | A5VSVR   | Positive Analog Supply V(SVR)+2.5V (Internally generated)  |  |
| 28    | AGSVR    | Negative Analog Supply V(SVR)-2.5V (Internally generated)  |  |
| 29    | SVR      | Supply Voltage Ripple Rejection Capacitor                  |  |
| 30    | HWMute   | Hardware mute pin                                          |  |
| 31    | FBP      | Channel half bridge plus, Feedback                         |  |
| 32    | OUTP     | Channel half bridge plus, Output                           |  |
| 33    | OUTP     | Channel half bridge plus, Output                           |  |
| 34    | NC       | Not connected                                              |  |
| 35    | VCCP     | Channel half bridge plus, Power Supply                     |  |
| 36    | GNDP     | Channel half bridge plus, Power Ground                     |  |

# 3 Application diagram

<u>36</u> ⊳ GNDP I2SWS ,31 I2SCLK FBP 33 I2SDATA OUTP I2STEST OUTP VCCP 35 VCC I2CCLK VCCM 3 VCC I2CDATA OUTM C19 + C15 ENABLE 1 OUTM L2 10uH ENABLE 2 GNDM ENABLE 3 ENABLE 4 FDA803U HWMUTE D1V8SVR DGSVR CD/DIAG 15 CDDIAG SVR AGSVR C11 DVDD OOO A5VSVR 현시 GADG1403180916PS

Figure 3. Application diagram

# 4 Electrical specifications

# 4.1 Absolute maximum ratings

Table 3. Absolute maximum ratings

| Symbol                                                                                                                              | Parameter                                              | Value              | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------|------|
| V <sub>CC</sub> [V <sub>CCP</sub> , V <sub>CCM</sub> , A <sub>VDD</sub> ,                                                           | DC supply voltage                                      | -0.3 to 28         | V    |
| D <sub>VDD</sub> ]                                                                                                                  | Transient supply voltage for t = 100 ms <sup>(1)</sup> | -0.3 to 40         | V    |
| GND <sub>max</sub> [D <sub>GND</sub> , A <sub>GND</sub> ,<br>GNDP, GNDM]                                                            | Ground pin voltage difference                          | -0.3 to 0.3        | V    |
| I <sup>2</sup> C <sub>data,</sub> I <sup>2</sup> C <sub>clk</sub>                                                                   | I <sup>2</sup> C bus pins voltage                      | -0.3 to 5.5        | ٧    |
| I <sup>2</sup> S <sub>test,</sub> I <sup>2</sup> S <sub>data,</sub> I <sup>2</sup> S <sub>clk,</sub> I <sup>2</sup> S <sub>ws</sub> | I <sup>2</sup> S bus pins voltage                      | -0.3 to 5.5        | V    |
| Enable <sub>1,2,3,4</sub>                                                                                                           | Enables                                                | -0.3 to 5.5        | V    |
| HWMute                                                                                                                              | Hardware mute                                          | -0.3 to 7          | V    |
| CDDiag                                                                                                                              | Clip detection                                         | -0.3 to 5.5        | V    |
| I <sub>o</sub>                                                                                                                      | Output current (repetitive f > 10 Hz)                  | Internally limited | Α    |
| T <sub>amb</sub>                                                                                                                    | Ambient operating temperature                          | -40 to 125         | °C   |
| T <sub>stg</sub> , T <sub>j</sub>                                                                                                   | Storage and junction temperature                       | -55 to 150         | °C   |
| ESDHBM                                                                                                                              | ESD protection HBM                                     | 2000               | ٧    |
| ESDCDM                                                                                                                              | ESD protection CDM                                     | 500                | V    |

<sup>1.</sup>  $V_{CC}$  = 35 V for t < 400 ms as per ISO16750-2 load dump with centralized load dump suppression.

#### 4.2 Thermal data

Table 4. Thermal data

| Symbol                 | Parameter                           |  | Max | Unit |
|------------------------|-------------------------------------|--|-----|------|
| R <sub>th j-case</sub> | Thermal resistance junction-to-case |  | 5.5 | °C/W |

#### 4.3 Electrical characteristics

 $V_{cc}$  = 14.4 V;  $R_L$  = 4  $\Omega$ ; f = 1 kHz;  $T_{amb}$  = 25 °C;  $I^2C$  defaults, unless otherwise specified. LC filter: L = 10  $\mu H,~C$  = 3.3  $\mu F.$  PWM in In-phase modulation, feedback connected after the filter.

**Table 5. Electrical characteristics** 

| Symbol              | Parameter                                        | Test condition                                    | Min  | Тур    | Max  | Unit |
|---------------------|--------------------------------------------------|---------------------------------------------------|------|--------|------|------|
| V <sub>CC</sub>     | Supply voltage range                             | $R_L = 4 \Omega$                                  | 3.3  | -      | 18   | V    |
|                     | Supply voltage range                             | R <sub>L</sub> = 2 Ω                              | 3.3  | -      | 16   |      |
|                     |                                                  | Device in Standby                                 | -    | 1      | 5    | μA   |
| I <sub>VCC</sub>    | Quiescent current                                | Device on (MUTE state) <sup>(1)</sup>             | -    | 35     | -    | mA   |
|                     |                                                  | ECO MODE                                          | -    | 22     | -    | mA   |
| V <sub>os</sub>     | Offset voltage                                   | Mute & Play                                       | -10  | -      | +10  | mV   |
| D <sub>VDD</sub>    | Digital supply voltage range                     | -                                                 | 3.3  | -      | 18   | V    |
| A <sub>VDD</sub>    | Analog supply voltage range                      | -                                                 | 3.3  | -      | 18   | V    |
|                     |                                                  | IB11 D5-4 = 00                                    | 9.5  | 11     | 12.5 | Α    |
|                     | Overcurrent                                      | IB11 D5-4 = 01                                    | 6.7  | 8      | 9.3  | Α    |
| l <sub>op</sub>     | protection <sup>(2)</sup>                        | IB11 D5-4 = 10                                    | 5    | 6      | 7    | Α    |
|                     |                                                  | IB11 D5-4 = 11                                    | 3    | 4      | 5    | Α    |
| I <sub>AVDD</sub>   | Analog current                                   | Device on (MUTE state)                            | -    | 9      | 20   | mA   |
| I <sub>DVDD</sub>   | Digital current                                  | Device on (MUTE state)                            | -    | 13     | 20   | mA   |
| -                   | Overvoltage shutdown                             | Attenuation = 0.5 dB <sup>(3)</sup>               | 18.5 | 19.5   | 20.5 | V    |
| N/                  | cc low supply mute                               | Attenuation <0.5 dB<br>Low voltage mode (IB0D0=1) | 2.7  | 2.9    | 3.3  | V    |
| V <sub>lowM</sub>   | threshold                                        | Attenuation <0.5 dB<br>Standard mode (IB0D0=0)    | 4.5  | 4.7    | 5    | V    |
| V <sub>highM</sub>  | V <sub>cc</sub> high voltage mute <sup>(3)</sup> | -                                                 | 18   | 18.9   | 20.3 | V    |
| LIVIO               | V <sub>cc</sub> supply UVLO                      | Standard mode (IB0D0=0)                           | 4.4  | 4.6    | 4.8  | V    |
| UVLO <sub>VCC</sub> | threshold                                        | Low voltage mode (IB0D0=1)                        | 2.55 | 2.7    | 2.85 | V    |
| T <sub>sh</sub>     | Thermal shutdown                                 | -                                                 | 170  | 180    | 190  | °C   |
| T <sub>pl</sub>     | Thermal protection junction temperature          | Attenuation = 0.5 dB                              | 150  | 160    | 170  | °C   |
| T <sub>w1</sub>     |                                                  | -                                                 | -    | Tpl-5  | -    | °C   |
| T <sub>w2</sub>     | Thermal warning                                  | -                                                 | -    | Tpl-15 | -    | °C   |
| T <sub>w3</sub>     | junction temperature <sup>(4)</sup>              | -                                                 | -    | Tpl-35 | -    | °C   |
| T <sub>w4</sub>     |                                                  | -                                                 | -    | Tpl-50 | -    | °C   |



**Table 5. Electrical characteristics (continued)** 

| Symbol                          | Parameter                                                                 | Test condition                                                               | Min  | Тур   | Max  | Unit |
|---------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------|------|-------|------|------|
| Audio per                       | formances                                                                 |                                                                              |      |       |      |      |
|                                 |                                                                           | THD = 10 %                                                                   | 28   | 30    | -    | W    |
| P <sub>o</sub>                  |                                                                           | THD = 1 %                                                                    | 22   | 25    | -    | W    |
|                                 | (5)                                                                       | Max power; $V_{cc} = 15.2 V^{(6)}$                                           | 45   | 50    | -    | W    |
|                                 | Output power <sup>(5)</sup>                                               | $R_L = 2 \Omega \text{ THD} = 10\%^{(6)}$                                    | 50   | 55    | -    | W    |
|                                 |                                                                           | R <sub>L</sub> = 2 Ω THD = 1% <sup>(6)</sup>                                 | 40   | 45    | -    | W    |
|                                 |                                                                           | $R_L$ = 2 Ω, max power                                                       | 76   | 85    | -    | W    |
|                                 | (5)                                                                       | THD = 10% V <sub>cc</sub> = 5 V                                              | 3.8  | -     | -    | W    |
| P <sub>o</sub>                  | Output power <sup>(5)</sup>                                               | THD = 10% V <sub>cc</sub> = 3.3 V                                            | 1.6  | -     | -    | W    |
| PSRR                            | Power supply rejection ratio                                              | f = 1 kHz; Vr = 1Vpk;                                                        |      | 80    | -    | -    |
| THD                             | Total harmonic distortion                                                 | P <sub>O</sub> = 1 W, f = 1 kHz                                              | -    | 0.01  | 0.05 | %    |
| Gain                            | Standard gain                                                             | 14 A 17 II 1 40 IDE                                                          |      | 5.9   | 6.3  | Vp   |
| Gairi                           | Low gain <sup>(7)</sup>                                                   | at Amplitude = -10 dBFs                                                      | 3.3  | 3.6   | 3.9  | Vp   |
| DR                              | Dynamic range                                                             | A-wtd and brickwall 20 kHz filter                                            | 102  | 107.5 | -    | dB   |
| SNR                             | Signal to noise ratio                                                     | A-wtd and brickwall 20 kHz filter                                            |      | 112   | -    | dB   |
| Eout1                           | Output noise                                                              | A-wtd and brickwall 20 kHz filter used, no output signal;                    |      | 35    | 55   | μV   |
| Eout2                           | Output noise                                                              | CCIR 468 filtered                                                            | -    | 84    | 130  | μV   |
| ΔV <sub>OITU</sub>              | ITU Pop filter output voltage                                             | Standby to Mute and Mute to Standby transition                               | -7.5 | -     | +7.5 | mV   |
| Mute                            |                                                                           |                                                                              | •    |       |      |      |
| V <sub>Mth</sub> <sup>(8)</sup> | Mute pin voltage                                                          | Attenuation <0.5 dB, and digital mute disabled                               | 2.3  | -     | -    | V    |
| V Mth                           | threshold                                                                 | Attenuation ≥60 dB, and digital mute disabled                                | -    | _     | 1    | V    |
| $I_{M}$                         | Mute pin source current                                                   | -                                                                            | 9    | 11    | 13   | μΑ   |
| $V_{Mcl}$                       | Mute pin internal clamp voltage                                           | -                                                                            | 5.5  | 6     | 6.5  | V    |
| I <sub>feed</sub>               | Peak current flowing in the feedback pins                                 | Standby condition, all feedbacks forced to $V_{\text{cc}}$ , output floating | -    | 110   | 130  | μΑ   |
| I <sup>2</sup> C bus in         | terface                                                                   |                                                                              |      |       |      |      |
| $f_{SCL}$                       | Clock frequency                                                           | -                                                                            | -    | -     | 400  | kHz  |
| V <sub>IL</sub>                 | I2C pins low voltage                                                      | -                                                                            | -    | -     | 0.8  | V    |
| V <sub>IH</sub>                 | I2C pins high voltage                                                     | -                                                                            | 1.3  | -     | -    | V    |
| V <sub>OLMAX</sub>              | Maximum I2C data pin low voltage when current I <sub>sink</sub> is sinked | I <sub>sink</sub> = 4 mA                                                     | -    | 0.12  | 0.5  | V    |
| I <sub>LIMAX</sub>              | Maximum input leakage current                                             | V = 3.6 V                                                                    | -    | -     | 1    | μА   |

Table 5. Electrical characteristics (continued)

| Symbol                         | Parameter                                            | Test condition                                                                     | Min  | Тур   | Max  | Unit |  |  |
|--------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------|------|-------|------|------|--|--|
| I <sup>2</sup> S bus interface |                                                      |                                                                                    |      |       |      |      |  |  |
| V <sub>IL-I2S</sub>            | I2S pins low voltage                                 | -                                                                                  | -    | -     | 0.8  | V    |  |  |
| ΙL                             | Input logic current, low                             | V <sub>I</sub> = 0 V                                                               | -    | -     | 500  | nA   |  |  |
| V <sub>IH-I2S</sub>            | I2S pins high voltage                                | -                                                                                  | 1.3  | -     | -    | V    |  |  |
| I <sub>H</sub>                 | Input logic current, high                            | V <sub>I</sub> = 3.6 V                                                             | -    | -     | 500  | nA   |  |  |
| -                              | High level output voltage                            | @ I <sub>out</sub> = 1 mA                                                          | 1.6  | 1.75  | -    | ٧    |  |  |
| -                              | Low level output voltage                             | @ I <sub>out</sub> = 1 mA                                                          | -    | 0.075 | 0.2  | V    |  |  |
| Control pins characteristics   |                                                      |                                                                                    |      |       |      |      |  |  |
| V <sub>ENL</sub>               | Enable pins low voltage                              | -                                                                                  | -    | -     | 0.9  | V    |  |  |
| V <sub>ENH</sub>               | Enable pins high voltage                             | -                                                                                  | 2.4  | -     | -    | V    |  |  |
| Clipping a                     | Clipping and offset detector                         |                                                                                    |      |       |      |      |  |  |
| CD <sub>THD</sub>              | Clip det THD <sup>(9)</sup>                          | THD @ 100 Hz with average V <sub>clipdet</sub> = 2 V - V <sub>pullup</sub> = 3.3 V | 5    | 7     | 9    | %    |  |  |
| CDsat                          | Clip det sat. voltage                                | CD on; I <sub>CD</sub> = 1 mA                                                      | -    | 150   | 300  | mV   |  |  |
| CD <sub>LK</sub>               | Clip det leakage current                             | CD pin at 3.6 V                                                                    | -    | -     | 15   | μA   |  |  |
| V <sub>offlin</sub>            | Input DC offset detection threshold                  | The shold at which an offset present at inputs is detected                         | -    | -18   | -    | dB   |  |  |
| V <sub>offout</sub>            | Output DC offset detection threshold <sup>(10)</sup> | Input high pass filter disable                                                     | ±1.4 | ±2    | ±2.6 | ٧    |  |  |

- 1. Value measured using output coil with following characteristics: core saturation current higher than 10 A,  $R_S$  at 400 kHz = 145 m $\Omega$ .
- 2. Measured at bench during product validation (values before LC filter). Guaranteed by correlation factor.
- 3. Parameter values based on bench measurements (guaranteed by correlation with overvoltage shutdown).
- 4. The thermal warnings are always in tracking.
- Test correlated to the R<sub>dsON</sub> measurement (ATE test).
- 6. If outphase modulation selected (IB1,D0), slow slope configuration must be used (IB11,D3).
- 7. When selecting the low gain, also the thresholds for "DC diagnostic" function and "Open load in play detector" function scale of the same factor with respect to standard gain configuration.
- 8. See Chapter 7: Muting function architecture for more details.
- 9. Guaranteed by correlation.
- 10. Measured at bench during product validation.



DS12497 Rev 2 15/76

#### 4.4 Typical curves of the main electrical parameters





Figure 6. Efficiency and power dissipation  $(V_s = 14.4 \text{ V}, R_L = 1 \text{ x } 2 \Omega, f = 1 \text{ kHz sine wave})$ 100% 9.0 90% 8.0 80% 7.0 6.0 5.0 50% 4.0 3.0 30% V<sub>S</sub> = 14.4 V 2.0 20%  $R_L = 1 \times 2 \Omega$ 1.0 f = 1 kHz Sine Wave 10% 0.0 0% 0 10 30 40 50 60 Po - 1CH [W]







577

16/76

DS12497 Rev 2

Figure 10. Efficiency and power dissipation  $(V_s = 18 \text{ V}, R_L = 1 \text{ x } 4 \Omega, f = 1 \text{ kHz sine wave})$ 5.0 100% 90% 4.0 80% 70% 3.0 50% 2.0 40% 30%  $V_{S} = 18 V$ 1.0 20%  $R_L = 1 \times 4 \Omega$ f = 1 kHz Sine Wave 0% 0.0 0 5 10 20 25 35 40 45 15 P<sub>O - 1CH</sub> [W]



Figure 12. Efficiency and power dissipation  $(V_s = 16 \text{ V}, R_L = 1 \text{ x } 2 \Omega, f = 1 \text{ kHz sine wave})$ P<sub>DISS</sub> [W] η [%] 100% 9.0 90% 8.0 80% 7.0 70% 6.0 60% 5.0 PDISS 50% 4.0 40% 3.0 30% V<sub>S</sub> = 16 V 2.0 20%  $R_L = 1 \times 2 \Omega$ 1.0 10% f = 1 kHz Sine Wave 0.0 0% 0 20 30 60 70 10 40 50 Po - 1CH [W]







Figure 16. Efficiency and power dissipation  $(V_s = 3.3 \text{ V}, R_L = 1 \text{ x } 4 \Omega, f = 1 \text{ kHz sine wave})$ 3.0 100% 90% 80% 70% 2.0 60%  $V_S = 3.3 V$  $R_L = 1 \times 4 \Omega$ 50% f = 1 kHz Sine Wave 1.0 30% 20% **PDISS** 10% 0.0 0% 0.5 2.0 0.0 1.0 1.5 2.5  $P_{O-1CH}[W]$ GADG2211171234PS

Figure 17. Efficiency and power dissipation  $(V_s = 3.3 \text{ V}, R_L = 1 \text{ x 4 } \Omega, \text{ pink noise})$ 3.0 100% 90% η 80% 70% 2.0 60%  $V_{S} = 3.3 V$ 50%  $R_L = 1 \times 4 \Omega$ Pink Noise 1.0 30% 20% **PDISS** 10% 0.0 0% 0.0 0.5 1.0 1.5 2.0 2.5 Po - 1CH [W] GADG2211171233PS

Figure 18. Efficiency and power dissipation  $(V_s = 3.3 \text{ V}, R_L = 1 \text{ x } 2 \Omega, f = 1 \text{ kHz sine wave})$ P<sub>DISS</sub> [W] 100% 3.0 90% 80% 70% 2.0 60%  $V_S = 3.3 \text{ V}$  $R_L = 1 \times 2 \Omega$ 50% f = 1 kHz Sine Wave 1.0 30% **PDISS** 20% 10% 0.0 0% 0.5 1.0 2.0 2.5 4.5 1.5 3.0 3.5 4.0 Po - 1CH [W]



Figure 21. Efficiency and power dissipation





Figure 22. Output power vs. supply voltage  $(R_L = 4 \Omega, sine wave)$ P<sub>O</sub> [W] 80 RL = 4 Ω 70 sinus wave @ 1 kHz 60 50 40 30 20 10 6 8 10 11 12 13 14 15 16 17 18 Vs[V]

Figure 23. Output power vs. supply voltage  $(R_L = 2 \Omega, sine wave)$ P<sub>O</sub> [W] 110 100  $R_L = 2 \Omega$ 90 sinus wave @ 1kHz 80 70 60 50 40 30 20 10 4 5 6 10 11 12 13 Vs [V] GADG2311171519PS

Figure 24. Output power vs. supply voltage
(R<sub>L</sub> = 8 Ω, sine wave)

P<sub>O</sub> [W]

40

R<sub>L</sub> = 8 Ω
sinus wave @ 1 kHz

30

30

10

3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
V<sub>S</sub> [V]

GADG2211171306PS





















Figure 35. Quiescent current vs. supply voltage Iq [mA] 40 35 30 25 20 15 10 5 0 9 11 V<sub>S</sub> [V] 5 3 15 17 GADG0612171128PS

Figure 36. Dynamic range dBr 0  $R_L = 4 \Omega$ -20 -40 -60 -80 -100 -120 -120 -100 -80 -60 -40 -20 0 Amplitude [dBFs] GADG0612171136PS



General information FDA803U

#### 5 General information

#### 5.1 LC filter design

The audio performance of a Class D amplifier is heavily influenced by the characteristics of the output LC filter. The choice of its components is quite critical because a lot of constraints have to be fulfilled at the same time: size, cost, filter for EMI suppression, efficiency. In particular, both the inductor and the capacitor exhibit a non linear behavior: the value of the inductance is a function of the instantaneous current in it and similarly the value of the capacitor is a function of the voltage across it.

In the classical approach, where the feedback loop is closed right at the output of the power stage, the LC filter is placed outside the loop and these nonlinearities cause the Total Harmonic Distortion (THD) to increase. The only way to avoid this phenomenon would be to use components which are highly linear, but this means they are also bigger and/or more expensive.

Furthermore, when the LC filter is outside the loop, its frequency response heavily depends on the impedance of the loudspeaker; this is one of the most critical aspects of Class-D amplifiers. In standard class D this can be mitigated, but not solved, by means of additional damping networks, increasing cost, space and power dissipation. FDA803U, instead, provides a very flat frequency response over audio-band which cannot be achieved by standard class D without feedback after LC filter.

Since the demodulator group is now in the feedback path, some constraints regarding the inductor and capacitor choice are still present but of course less stringent than in the case of a typical switching application.

#### 5.2 Load possibilities

FDA803U supports several load possibilities, driving 2  $\Omega$ , 4  $\Omega$  and higher ohmic loads.

Possible channel configurations are:

- 1 x 4 ohm (or higher) (up to 18 V)
- 1 x 2 ohm (up to 16 V)

FDA803U Finite state machine

#### 6 Finite state machine

FDA803U has a finite state machine which manages amplifier functionality, reacting to user and system inputs



Figure 38. Finite state machine diagram

Finite state machine FDA803U

#### 6.1 Device state and address selection

Through Enable pins configuration it is possible to select different I<sup>2</sup>C addresses (up to 8) or to configure the device in 4 different legacy ('no I<sup>2</sup>C' modes) according to table 6.

Table 6. Operation mode

|                                              | Enable 1 | Enable 2 | Enable 3 | Enable 4 |
|----------------------------------------------|----------|----------|----------|----------|
| Stand By                                     | 0        | 0        | 0        | 0        |
| Amplifier ON address 1 = '1110000'           | 0        | 1        | 0        | 0        |
| Amplifier ON address 2 = '1110001'           | 1        | 1        | 0        | 0        |
| Amplifier ON address 3 = '1110010'           | 0        | 0        | 1        | 0        |
| Amplifier ON address 4 = '1110011'           | 0        | 1        | 1        | 0        |
| Amplifier ON address 5 = '1110100'           | 0        | 1        | 0        | 1        |
| Amplifier ON address 6 = '1110101'           | 1        | 1        | 0        | 1        |
| Amplifier ON address 7 = '1110110'           | 0        | 0        | 1        | 1        |
| Amplifier ON address 8 = '1110111'           | 0        | 1        | 1        | 1        |
| Legacy mode: low voltage mode; in-phase      | 1        | 1        | 1        | 0        |
| Reserved                                     | 1        | 1        | 1        | 1        |
| Legacy mode: standard voltage mode; in-phase | 1        | 0        | 0        | 0        |
| Reserved                                     | 1        | 0        | 0        | 1        |

In this way, up to 8 devices can be easily used in the same application with a single I<sup>2</sup>C bus.

Moreover it is possible to work without I<sup>2</sup>C configuring the voltage range and switching mode to be used.

When a valid combination of Enable 1/2/3/4 is recognized the device turns on all the internal supply voltages and outputs are biased to Vcc/2.

The internal  $I^2C$  registers are pre-settled in "default condition", waiting for the  $I^2C$  next instruction.

The return in the Standby condition, (all enable pins at 0), will cause the reset of the amplifier. As defined in the finite state machine, The same event will happen if PLL is not locked, I<sup>2</sup>S is missing or not correct, Vcc for system reset.

FDA803U can work only in I<sup>2</sup>C slave mode.

FDA803U Finite state machine

#### 6.2 Standby state

ENABLE1, ENABLE2, ENABLE3, ENABLE4 pins have a double function: set of I<sup>2</sup>C addresses and start-up of the system.

If ENABLE1/2/3/4 are all low, ("000"), then the FDA803U is off, the outputs remain biased to ground and the current consumption is limited to Isb. In this case the FSM is in "Standby" state.

#### 6.3 Diagnostic Vcc-Gnd state

After exiting from Stand-By state the device passes through Diagnostic Vcc/Gnd state.

In this state the amplifier checks the presence of the following faults:

- Shorts to ground or to Vcc;
- Under-voltage (UVLO<sub>VCC</sub>);
- Thermal shutdown

FDA803U will then move to the next state (Eco-mode) only if there isn't any of these faults for at least 90ms, thus avoiding any danger for the amplifier and the user system.

Meanwhile, if a stable fault is present, it will be communicated to the user via I<sup>2</sup>C after 90 ms, in order to provide always only stable information about the system. In this case the device will not move to Eco-mode, waiting the fault cause is removed.

While the amplifier is in Diagnostic Vcc-Gnd state it can receive all the I<sup>2</sup>C commands, but it will turn-on the PWM only when it enters in the next state: ECO-mode. This procedure prevents wrong or unwanted I<sup>2</sup>C communication to bring the amplifier into dangerous situation (if a short to Vcc or Gnd is present).

The following conditions will move the amplifier in Diagnostic Vcc-Gnd state from any other functional state:

- Over current protection trigger
- UVLO<sub>VCC</sub>
- Over voltage (through DUMP condition)
- Thermal shutdown

#### 6.4 ECO-mode state

In ECO-mode state the amplifier is fully operative from a communication point of view and can receive and actuate all the commands given by the user.

In ECO-mode the output switching is disabled, thus allowing low quiescent current consumption and therefore low power dissipation. The device is also able to move from ECO-mode state to MUTE state, turning on the output switching, within about 1 ms - without experiencing POP-noise.

This allows a very fast transition from ECO-mode to PLAY.

577

DS12497 Rev 2 25/76

Finite state machine FDA803U

#### 6.5 MUTE-PLAY and diagnostic states

The amplifier can move from ECO-mode state to MUTE state selecting "PWM-ON" via I<sup>2</sup>C. This operation turns-on the output PWM.

FDA803U can move to PLAY state (from MUTE state) via "PLAY" I<sup>2</sup>C command and returns to MUTE state from PLAY state acting on the same bit.

Transition time between mute and play states could be selected via I<sup>2</sup>C.

Some external conditions could lead the amplifier in mute state automatically:

- Low battery mute
- High battery mute
- Thermal mute
- Hardware pin mute

Once mute condition is no more present the FDA803U will return automatically in PLAY state, following I<sup>2</sup>C register program set.

Of course the user can decide to change the amplifier programming in the meanwhile, thus avoiding the automatic return in PLAY.

From MUTE state the user can also select to enter DC diagnostic state.

FDA803U Finite state machine

## 6.6 Operation compatibility vs battery

The FDA803U operation compatibility vs the battery value is reported in the figure below.



Figure 39. Operation vs. battery charge

Note:

When Overvoltage Shutdown is reached,  $I^2S$  interface is switched off and relative I/O are maintained in HighZ.

#### 7 Muting function architecture

FDA803U uses a mixed signal approach for muting function.

Muting function is activated by different "mute command signal":

- "High voltage mute": active when Vcc enters in a voltage window over the max voltage; the window is specified in the electrical parameters table.
- "Low Battery mute": active when Vcc enters in a voltage window under the min voltage; the window is specified in the electrical parameters table.
- "Hardware mute": active when HWMute pin enters in the voltage window specified in the electrical parameters table.
- Thermal mute": active when temperature enters in the temperature window over the max temperature; the window is specified in the electrical parameters table.
- "I<sup>2</sup>C Mute": active user select mute/play I<sup>2</sup>C bits.

The mute is achieved by the combination of two separated actuators, "Analog-mute" and "Digital-mute".

#### 7.1 Command dependence

Analog and digital mute actuators activation could be different based on the mute command signal. This is described in the following table:

| Command signal        | When?                                                     | Mute                                                          | Unmute                 |
|-----------------------|-----------------------------------------------------------|---------------------------------------------------------------|------------------------|
| Low Battery mute      | When Vcc enters inside the low battery mute window        | Mixed mute. Analog & Digital, at the same time (1)            | Digital <sup>(1)</sup> |
| High Voltage mute     | When Vcc enters inside<br>the high voltage mute<br>window | Mixed mute. Analog & Digital, at the same time (1)            | Digital <sup>(1)</sup> |
| Thermal Mute          | When temperature enters inside thermal mute window        | Analog                                                        | Analog                 |
| Hardware Mute         | When hardware pin voltage enters inside its mute window   | Mixed mute. Analog & Digital, at the same time <sup>(1)</sup> | Digital <sup>(1)</sup> |
| I <sup>2</sup> C Mute | When I <sup>2</sup> C mute bits are selected              | Digital                                                       | Digital                |

Table 7. Command dependence



<sup>.</sup> User can decide to disable Digital-Mute/Unmute using bit IB13-d6; in this case in all the conditions, (except  $I^2C$  Mute), the Mute/Unmute will be purely Analog.

#### 7.2 Analog-Mute

Analog-Mute senses when the mute command signal transits across the muting window, and attenuates the output signal proportionally to the command signal level inside the muting window.



Figure 40. Analog-Mute diagram

#### 7.3 Digital-Mute

Digital-Mute acts on the digitally elaborated output signal attenuating it gradually to zero with digital steps in a pre-defined time frame ( $t_{mute}$ ). The muting time, ( $t_{mute}$ ), can be selected by  $l^2C$ , (IB6 d7-d6). There are two different actions performed by digital-mute function:

Mute: it starts when any mute command signal, marked as Mixed Mute in *Table 7*, enters in the muting window. This event rises the Start-Analog-Mute signal, communicated on DB6[4]. The muting ends after tmute, selectable through IB6[7-6]. The Start-Analog-Mute signal is ignored until the muting ramp has ended.

Approximately, the corresponding analog mute attenuation at the beginning of the muting window is 0.5dB.

UnMute: it starts when all the mute commands, marked with Mixed Mute in *Table 7*, exit from the muting window. This event resets the Start-Analog-Mute signal, communicated on DB6[4]. The unmuting ends after tmute, selectable through IB6[7-6]. The Start-Analog-Mute signal is ignored until the unmuting ramp has ended.



Figure 41. Digital-Mute diagram

Note:

in case of I<sup>2</sup>C mute the Digital-mute actuation does not follow Analog-mute level but only the I<sup>2</sup>C command.

#### 7.4 Mixed mute advantages

The mixed mute approach is the superposition of the two mute actuators, Analog-Mute and Digital-mute, at the same time.

Here below the example of previous pages with mixed mute:



The Mixed-Mute approach is more robust than Analog-Mute only approach. The effects are visible when the command signal variations inside the muting window last longer than the muting/unmuting time. An example is depicted in the figure below:



Figure 43. Analog-Mute vs. Mixed-Mute

In any moment the user can disable the Digital-mute, acting on  $I^2C$  bit IB13-d6, obtaining the standard Analog-mute function.



DS12497 Rev 2 31/76

Hardware mute pin FDA803U

## 8 Hardware mute pin

The pin "HWMute" (pin 30) acts as mute command for the channel. The device is muted when this pin is low, while it is in play when this pin is high (low/high threshold in *Table 5: Electrical characteristics*).

Inside the device, connected to this pin a pull-up current generator puts the device in play if left floating. An internal clamp limits the Mute pin voltage. If not used, this pin should remain floating.

To drive the Mute pin to get a hardware mute an external pull-down open drain is needed. (See *Figure 44*), RMute must be < 60 k $\Omega$ 



Figure 44. HWMute pin schematic

FDA803U Power limiter function

#### 9 Power limiter function

An adjustable power limiting function has been integrated to protect "small speakers" applications: thanks to this feature, it's possible to limit by configuration the max power delivered to the load.

Taking advantage of digital input architecture, the output power limitation is obtained through the management of the input signal. It's important to underline that the limitation is implemented independently of the supply voltage value.

The intervention thresholds, configurable through I<sup>2</sup>C are listed in the table below.

Output Voltage limit [V] I<sup>2</sup>C IB2[3-0] **Full-Scale Voltage limit** Standard gain Low gain setting setting 0000 100% (Disabled) 19 <sup>(1)</sup> 11.4 80% 1011 15.2 9.12 1010 70% 13.3 7.98 1001 60% 11.4 6.84 50% 9.5 5.7 1000 0111 45% 8.55 5.13 7.6 0110 40% 4.56 0101 35% 6.65 3.99 0100 30% 5.7 3.42 0011 4.75 25% 2.85 0010 3.8 20% 2.28 0001 15% 2.85 1.71

**Table 8. Power limiter function** 

The limitation is gradual in order to have no impact on the acoustic performance. Depending on the signal amplitude and the desired attenuation, different gains are applied to the signal itself.

Here is an example of the response obtained with a limitation corresponding to 80% of the full-scale: the blue line represents the signal when the power limiter is not employed, while the red line is the result of the applied attenuation.

DS12497 Rev 2 33/76

 <sup>19</sup> V is only a reference level, coherently with "standard gain" value in Section 4.3, to deduce the power limiter thresholds. The reference level is unreachable due to the maximum supply voltage range, equal to 18 V.

Power limiter function FDA803U



Figure 45. Response obtained with a limitation corresponding to 80% of the full-scale

#### 9.1 Power limiter control

The function can be controlled with I<sup>2</sup>C bus, properly setting the bits IB2[3-0].

The configuration of the power limiter threshold and the enable/disable are available only in MUTE state.

57

FDA803U Diagnostic

#### 10 Diagnostic

The FDA amplifiers family provides diagnostic function for detecting several possible faults conditions.

Any warning information will be stored in the I<sup>2</sup>C interface and kept until the first I<sup>2</sup>C bus reading operation. Some fault events can be sent to CDDiag pin as trigger for an interrupt process.

Here reported the faults detectable taking advantage of FDA803U's diagnostic features:

- Short to VCC/GND;
- Short or open load (with DC diagnostic);
- Open load during play;
- Under/over voltage events;
- Chip over temperature;
- Digital input offset;
- Output voltage offset;
- Output current offset;
- Output clipping;
- Over current.

The fault events are managed with different actions depending on their severity.

It is important, for a correct diagnostic result collection, to clean diagnosis related I<sup>2</sup>C register and the DB6, to clean eventual Start Analog Mute flag, through a read operation.

#### 10.1 DC diagnostic

The DC diagnostic is a routine performed to detect the load connection status.

FDA amplifiers family provides a highly reliable and noise immune load diagnostic algorithm, in order to prevent false detections induced by supply voltage variations or mechanical stress on the speaker (e.g. car door closing). The algorithm includes the internal generation of a properly calibrated and pop-free test signal.

For an extensive description of the DC diagnostic feature, please refer to the DC Diagnostic user manual.

#### 10.1.1 Diagnostic control

DC diagnostic can be run setting via I<sup>2</sup>C "Start Diag DC".

Diagnostic signal is generated and test is performed only when all the following conditions are true:

- 1. Channel is in MUTE state.
- 2. DC test enable bit is set from '0' to '1'.
- The channel has power stage ON
- 4. Device is NOT kept in mute by means of the dedicated hardware pin



Diagnostic FDA803U

At the end of the diagnostic cycle the "Start Diag DC" instruction bit is reset to '0' by the device itself, and the "open load" or "short load" messages respectively will be displayed on  $I^2C$  data bits.

If "Start Diag DC" bit is set to '1' while the channel is not in "MUTE" state, (for example: "PLAY" state or "Eco-mode" state), the channel will perform the diagnostic as soon as it enters in "MUTE" state.

If the amplifier channel is in "Eco-mode" and I<sup>2</sup>C instructions for PWM ON + DIAG DC + PLAY are given at the same time the channel will perform the following sequence automatically:

- 1. turn on power stage
- 2. perform DC diagnostic
- 3. enter PLAY mode

#### 10.1.2 Relation with short circuit protection activation

After a short circuit protection intervention amplifier is set automatically in a protected status during which "Short to Vcc/Gnd" diagnostic is performed.

At the end of "Short to Vcc/Gnd" diagnostic, if no shorts to Vcc/Gnd are present on the outputs, the amplifier will run DC diagnostic only if the corresponding "Start Diag DC" bit is set to "1". Otherwise the amplifier will go back to the state preceding the short circuit protection intervention without performing diagnostic cycles.

After the diagnostic completion "Start Diag DC" bit is set back to "0" by the amplifier.

#### 10.1.3 Load range

The thresholds for short load detection and open load detection can be configured through IB10[7,6]. Including the tolerance, the impedance values to be considered are reported in *Figure 46*.



Figure 46. Load range detection configured properly setting IB5 d7-d6

The DC diagnostic pulse has a configurable time duration: for detailed timings definition, please refer to the DC Diagnostic user manual.

The DC diagnostic result is provided on I<sup>2</sup>C register DB2.

**47/** 

FDA803U Diagnostic

# 10.2 Short to Vcc / GND diagnostic

The short to Vcc/GND diagnostic performs the detection of:

- "Hard" and "soft" short to Vcc
- "Hard" and "soft" short to Gnd

#### **Timing**

Short to Vcc/Gnd diagnostic cycle duration is 90 ms<sup>(\*)</sup>.

If a short to Vcc/Gnd is not stable during diagnostic cycle the channel will remain in "Diag. Vcc/Gnd" state until a fault or non-fault condition is stable for at least 90 ms<sup>(\*)</sup>.

This special function avoids wrong detections in case of disturbs caused by mechanical stresses applied to the speaker (e.g. car door closing).

The short to Vcc/Gnd diagnostic starts automatically following the logic shown in Figure 38.

#### Results communication and I<sup>2</sup>C control

After performing Short to Vcc/Gnd diagnostic for 90  $ms^{(*)}$  with a stable fault/non-fault condition, there are two different scenarios:

- 1. Fault present: the device is communicating the fault condition setting the I<sup>2</sup>C bit DB2[3] (in case of short to Vcc) or DB2[2] (in case of short to Gnd). The amplifier is remaining in "Diag. Vcc/Gnd" state until the short is removed
- 2. Fault not present: Short to Vcc/Gnd diagnostic ends and the state machine can evolve following the I<sup>2</sup>C commands.

Note:

(\*) Time when default I<sup>2</sup>C parameters settings are used

# 10.3 Diagnostic time-line diagrams



57/

DS12497 Rev 2 37/76

Diagnostic FDA803U



Figure 48. Short to VCC at device turn on





FDA803U Diagnostic



Figure 50. Short circuit protection activation - Short to VCC





Diagnostic FDA803U

### 10.4 Open load in play detector

The open load in play detector aim is to detect the possible speaker detachment during PLAY state.

The innovative internal architecture allows to detect an open load condition taking advantage of the audio signal itself, guaranteeing high detection reliability without requiring a dedicated test signal.

### 10.4.1 Open load in play detector operation overview

The open load in play detection consists in one single shot test, which can be repeated according to the user's need.

The test firstly checks the audio signal characteristics. If the audio signal is judged good enough to provide a reliable result, the test result is valid. Otherwise, if the audio signal doesn't allow to perform a reliable detection, the test result is not valid and the user needs to repeat the test.

During the same evaluation time window, an internal circuit measures the differential current flowing through the pins OUTP and OUTM. The test consequently evaluates both the digital input signal and the output current, monitoring the average load impedance over time.

If the test result is valid and the average load impedance exceeds the chosen impedance threshold, the device communicates that the load is not connected. Otherwise, if the test result is valid and the average load impedance is lower than the chosen threshold, the device communicates that the load is connected.

#### 10.4.2 Processing bandwidth range

The feature requires an accurate measurement of the current flowing through the speaker.

The filter capacitors behave like an undesired load connected in parallel with the speaker, altering the current measurement. However, this undesired contribution is significant only in the high frequency range of the audio bandwidth.

On the other side, the most of the audio signal energy is distributed in the midde-low frequency range of the audio bandwidth.

Due to the mentioned reasons, Open Load in Play Detector processes the audio bandwidth up to 2kHz approximately, in order to guarantee a highly reliable solution without affecting the rate of valid tests.

Please note that the processing bandwidth limitation does not affect the main signal path from digital input signal to output voltage on FBP and FBM pins.

40/76 DS12497 Rev 2

FDA803U Diagnostic

#### 10.4.3 Audio signal evaluation

The audio signal is considered a good test signal if its amplitude allows the internal circuits to perform accurate measurements. In particular, Open Load in Play Detector processes the audio signal only if its amplitude exceeds the values expressed in *Table 9*:

Table 9. Open load in play detector impedance and validity thresholds

| Open load impedance threshold | Digital input signal amplitude threshold |
|-------------------------------|------------------------------------------|
| 25 Ω (IB10[6]='0')            | 67 mFs                                   |
| 15 Ω (IB10[6]='1')            | 40 mFs                                   |

The audio signal is unknown and not stationary, while the speaker has a complex impedance. Open Load in Play Detector evaluates the audio signal for a time window lasting up to 1s in order to properly average the data over time. The detection is considered valid if, during the evaluation time window, the input audio signal exceeds for 300ms the thresholds reported in *Table* 9.

#### 10.4.4 Impedance threshold

Open Load in Play Detector includes two different impedance thresholds which can be configured through IB10[6] and which depend also on gain setting through IB6[4]. Their value has been calibrated in the following conditions:

- ideal sinusoidal signal,
- absence of external disturbances.

The uncertainly on audio signal characteristics and on external disturbances requires to keep proper tolerances. The guaranteed thresholds are reported in *Figure 52* and in *Figure 53*:

Figure 52. Open load in play detector guaranteed thresholds with standard gain setting



Figure 53. Open load in play detector guaranteed thresholds with low gain setting



577

Diagnostic FDA803U

Please note that an exact value of impedance can be defined only in case of an ideal sinusoid at a fixed frequency. In case of a generic audio signal, the overall complex impedance vs frequency characteristic of the speaker is involved.

## 10.4.5 I<sup>2</sup>C control and timing

The user must set IB3[0] in order to start the open load in play detection.

Once the test is started, the internal circuits required for the detection are turned on, requiring a settling time lasting approximately 500 ms.

When the internal circuits are ready to work, both digital input signal and output current measurement start being evaluated, following the impedance threshold set through IB10[6]. Depending on the audio signal characteristics, the evaluation can last from 300 ms to 1 s approximately.

At the end of the evaluation, the device:

- Sets DB0[2]='1' to communicate that the test ended successfully, and resets IB3[0] allowing the user to perform another test afterwards
- Sets DB0[1]='1' to communicate that the test result is valid, otherwise sets DB0[1]='0' to communicate that the test result is not valid.
- Sets DB0[0]='1' to communicate that an open load has been detected, otherwise sets DB0[0]='0' to communicate that an open load has not been detected.

Please note that the value on DB0[0] is significant only if the test result is valid.

If the test ends successfully but the result is not valid, the user must repeat the test. This condition happens when the audio signal is not good enough for a reliable detection.

The detection timings are represented in *Figure 54*:

Figure 54. Open load in play detector timing



If the device FSM moves from PLAY to another state during the open load in play detection routine, the test ends unsuccessfully by keeping the flag DB0[2] clear. The device automatically resets IB3[0] allowing the user to repeat the test.

# 10.5 Input offset detector

The input offset detector aim is to detect an offset coming from the audio signal source through I<sup>2</sup>S/TDM input stream.

For this purpose, the feature evaluates the input offset through a low-pass filter, which is compared with a threshold equal to -18dBFs. If the measured offset exceeds the threshold, Input Offset Detector sets the flag DB0[7] to '1'.

5//

FDA803U Diagnostic

Moreover, if the high-pass filter function is enabled through IB3[2], the input offset is eliminated, guaranteeing a complete robustness in case of any malfunction coming from the audio signal source.

# 10.6 Output voltage offset detector

The output voltage offset detector aim is to detect a voltage offset on the output.

For this purpose, an internal circuit detects when the voltage value on FBP pin or on FBM pin exceeds 1V difference with respect to Vcc/2 value, generating a fault condition. If the fault condition persists for 90ms consecutively, the circuits sets the flag on I<sup>2</sup>C bit DB0[3]. As soon as the fault condition is removed, both the flag DB0[3] and the 90ms counter are reset. The implemented logic avoids false detections in case of very low signal frequency.

The feature operation is showed in *Figure 55*:



Figure 55. Output voltage offset detector operation

When enabled, the feature is active both in MUTE and in PLAY states.

Please note that the Output Voltage Offset Detector must not be enabled when FBP and FBM pins are shorted with OUTP and OUTM pins the full-swing PWM outputs don't allow the fault condition persisting for more than 90ms even in case of offset. A valid and robust alternative is provided by the Output Current Offset Detector.

The offset detector output is provided in two forms:

- Enables the pull down on CDDiag pin, if IB4[7]='1'
- Sets the flag DB0[3]='1'

Diagnostic FDA803U

## 10.7 Output current offset detector

The output current offset detector aim is to detect a current offset on the output.

#### 10.7.1 Output current offset detector operation principle

The device senses the differential DC current flowing through the output pins OUTP and OUTM. In particular, in reference to *Figure 56*, the measured current offset is:

 $I_{OFFSET} = |I_{OUTP} - I_{OUTM}|/2$ .

Figure 56. Current offset measurement



The measured current offset is then compared with a current threshold, which can be set by means of I<sup>2</sup>C bits IB10[4,3]: if it exceeds the chosen threshold, the device communicate that an output current offset has been detected.

# 10.7.2 Result communication and I<sup>2</sup>C control

The output current offset detection consists in one single-shot test. The feature is controlled through I<sup>2</sup>C commands.

In order to start the detection, the user must set IB3[3]='1'.

At the end of the test, the internal control logic performs the following operations:

- Sets DB0[6]='1' to communicate that the test is ended and the result is valid
- Sets DB0[5]='1' if an offset has been detected, or DB0[5]='0' if no offset has been detected
- Sets IB3[3]='0', allowing the user to perform another test afterwards

The detection can be started in MUTE state or in PLAY state. If the user sets IB3[3]='1' while the device FSM state is different, the test starts as soon as the device FSM enters in MUTE or PLAY state.

#### 10.7.3 Hot spot detection

The output current offset detector enables the possibility to detect a soft short to Vcc or to Gnd occurring when the PWM is already turned on, guaranteeing improved robustness against hot spot formation.

The operation principle is shown in Figure 57:

577

FDA803U Diagnostic

Figure 57. Hot spot detection



In standard operative condition, the DC value of IOUTP and IOUTM is zero, therefore the measured output current offset is zero.

When a soft short is connected between one output and Vcc or Gnd, the corresponding output drives an additional current ISHORT. The device interprets half of the mentioned current as offset:  $I_{OFFSET} = |I_{OUTP} - I_{OUTM}|/2 = |I_{SHORT}|/2$ .

In conclusion, if half of the DC current flowing in the short circuit exceeds the threshold selected through IB10[4,3], Output Current Offset Detector communicates an offset detection.

## 10.8 PWM pulse skipping detector

The pulse skipping detector aim is to detect the PWM stage saturation.

The feature detects pulse skipping when, for each output, at least two consecutive PWM commutations have been skipped. The operation is shown in *Figure 58*:

Figure 58. PWM pulse skipping detector operation



In order to enable the PWM pulse skipping detector, the user must set IB5[5,4]='01'.

When detecting pulse skipping, the feature provides the output in two forms:

- Enables the pull down on CDDiag pin
- Sets the flag DB1[0]='1'

As soon as the pulse skipping condition is removed, both the outputs are reset.

The suggested utilization for this function is to connect a low-pass filter to CDDiag pin, therefore comparing the output with a voltage threshold. The lower is the CDDiag pin average voltage, the higher is the distortion.

Diagnostic FDA803U

# 10.9 Thermal protection

The device integrates different protection levels against over-temperature conditions.

The first protection level consists only in communicating if the temperature exceeds four different thresholds, from TW4 to TW1. The result is provided in two ways:

- Setting DB1[7-4];
- Pulling down the CDDiag pin, coherently with the setting of IB4[6-4].

If needed, the user is in charge of taking proper actions to counteract the temperature rising.

The second protection level consists in the output signal attenuation as a function of the temperature, in order to reduce the power dissipation. The thermal attenuation occurs in the temperature range between Tpl and Tph, as shown in *Figure 59*.

The third level protection consists in switching off the power stage when the temperature overpasses the Tsh value. As shown in *Figure 2*, after thermal shutdown triggering, the device FSM enters in "Short to Vcc / Gnd diagnostic state", preventing subsequent power stage turn on in case of shorts to battery or ground.

The temperature values TW4, TW3, TW2, TW1, Tpl, Tph, Tsh are always in tracking, independently of the parameters spread. If the user sets the I<sup>2</sup>C bit IB12[7], all the mentioned thresholds are reduced of 15°C.



Figure 59. Thermal attenuation curve

577

FDA803U Diagnostic

# 10.10 Watch-dog

The user can enable an internal watch-dog, setting I<sup>2</sup>C IB9[4]='1'.

The function is based on a timer which is reset at each Word Select line rising edge, and which reaches the timeout in:

- 2.9 ms if fs = 44.1 kHz:
- 2.7 ms if fs = 48 kHz, 96 kHz, 192 kHz.

When the timer reaches the timeout, the function performs two operations:

- Sends a muting command to the amplifier
- Sets a flag on DB6[2]

In case of timeout, the muting command is released as soon as the timer is reset by a new Word Select line edge.

#### 10.11 Error frame check

The device integrates a function called "Error frame check", which is permanently enabled.

The function counts the number of rising edges received on the Clock line, starting from each rising edge of Word Select line. At the end of the data frame, marked by the subsequent rising edge on Word Select line, the function checks that the reached count is coherent with the I<sup>2</sup>C configuration of the I<sup>2</sup>S protocol.

In case the function detects an error, the device sets a flag on DB6[1].

DS12497 Rev 2 47/76

Additional features FDA803U

#### 11 Additional features

### 11.1 AM operation mode

The device provides special functions in order to avoid EM interferences when the radio is tuned on an AM station.

The first function consists in allowing the user to select a proper PWM switching frequency through I<sup>2</sup>C interface, depending on the AM station selected by the tuner. The PWM switching frequency selection is available only in case the I<sup>2</sup>S frame clock is 44.1 kHz or 48 kHz, as shown in *Figure 60*.



Actually, the PWM spectrum of the output square wave can be controlled in AM band just in case it is possible to fix the switching frequency, in other words without skipping any power stage commutation (typical phenomenon for a class D amplifier close to the clipping). The device provides an additional function called LRF (Low Radiation Function). This I<sup>2</sup>C option assures a minimum duty cycle for the PWM output square wave avoiding any missing pulses.



Figure 61. LRF effect on PWM output

FDA803U Additional features

Please note that, by limiting the PWM duty cycle, a limitation of the output power occurs: the output power in case of usage of LRF function decreases about 10 % @ 1 % THD.

### 11.2 Noise gating

Noise gating is an automatic noise reduction feature that activates when output signal reaches not audible levels.

When input signal levels falls below -109 dBFs, the system activity is automatically optimized in order to exploit very low noise level on the output speakers.

The noise gating process has a 500 ms watching time before turning on, in order to avoid spurious activations.

The feature is enabled by default and can be disabled selecting IB3[1].

#### 11.3 Dither PWM

The device implements a function, Dither PWM, which can be enabled through I<sup>2</sup>C bus by setting IB1[2].

The main target of this feature is to improve the EMC performances in the range [10 - 30 MHz], especially in MUTE condition.

The function consists in modulating the period of the output PWM. The function doesn't affect the average PWM frequency.

The modulation pattern is repeated every 8 PWM clock cycles, in order to avoid introducing significant noise in the audio bandwidth.

A qualitative example of the function operation is depicted in *Figure 62*.



Figure 62. Dither PWM effect on output PWM

I<sup>2</sup>S bus interface FDA803U

# 12 I<sup>2</sup>S bus interface

The device receives the audio signal through I<sup>2</sup>S bus.

The I<sup>2</sup>S bus is composed of three lines:

- Clock line (I2Sclk pin);
- Word Select line (I2Sws pin);
- Serial Data line (I2Sdata pin).

The Word Select line frequency must be always equal to the audio sampling frequency fs. According to the I<sup>2</sup>C setting of IB1[7-5], the device supports the following standards for sampling frequency:

- 44.1 kHz;
- 48 kHz;
- 96 kHz;
- 192 kHz.

According to the I<sup>2</sup>C setting of IB0[6-5], the user can send the audio signal with the following data formats:

- I<sup>2</sup>S standard (max fs = 192 kHz);
- TDM 4CHs (max fs = 192 kHz);
- TDM 8CHs (max fs = 96 kHz);
- TDM 16CHs (max fs = 48 kHz).

For all the mentioned data formats, the user must provide the data word following two's complement representation, starting from the MSB. The data word is composed of 32 bits: the device processes only the first 24 most significant bits, while it does not care the least significant 8 bits.

The internal PLL locks on the Clock line signal: when the I<sup>2</sup>S clock is missing or corrupted, the PLL consequently unlocks and the device forces the finite state machine in standby state. Furthermore, since the Clock line frequency is dependent on I<sup>2</sup>S bus configuration, it is strictly necessary to configure the I<sup>2</sup>C bits IB0[6-5] and IB1[7-5] accordingly.



FDA803U I<sup>2</sup>S bus interface

# 12.1 I<sup>2</sup>S standard mode description

The I<sup>2</sup>S standard format is shown in *Figure 63*.

The Clock line frequency is equal to 64 fs.

With a proper I2C configuration, the user can select the channel containing the data to be processed:

- Right channel IB0[4-1]='0000'
- Left channel IB0[4-1]='0001'

Figure 63. I<sup>2</sup>S standard mode



# 12.2 TDM 4CH mode description

The TDM4 format is shown in Figure 64.

The clock line frequency is equal to 128 fs.

With a proper I<sup>2</sup>C configuration, the user can select the slot containing the data to be processed:

- Slot 0 IB0[4-1]='0000"
- Slot 1 IB0[4-1]='0001"
- Slot 2 IB0[4-1]='0010"
- Slot 3 IB0[4-1]='0011'.

Figure 64. TDM4 mode



I<sup>2</sup>S bus interface FDA803U

# 12.3 TDM 8CH mode description

The TDM8 format is shown in Figure 65.

The clock line frequency is equal to 256 fs.

With a proper I<sup>2</sup>C configuration, the user can select the slot containing the data to be processed:

- Slot 0 IB0[4-1]='0000',
- Slot 1 IB0[4-1]='0001',
- Slot 2 IB0[4-1]='0010',
- Slot 3 IB0[4-1]='0011',
- Slot 4 IB0[4-1]='0100',
- Slot 5 IB0[4-1]='0101',
- Slot 6 IB0[4-1]='0110',
- Slot 7 IB0[4-1]='0111'.

Figure 65. TDM8 mode



FDA803U I<sup>2</sup>S bus interface

# 12.4 TDM 16CH mode description

The TDM8 format is shown in Figure 66.

The clock line frequency is equal to 512 fs.

With a proper I<sup>2</sup>C configuration, the user can select the slot containing the data to be processed:

- Slot 0 IB0[4-1]='0000',
- Slot 1 IB0[4-1]='0001',
- Slot 2 IB0[4-1]='0010',
- Slot 3 IB0[4-1]='0011',
- Slot 4 IB0[4-1]='0100',
- Slot 5 IB0[4-1]='0101',
- Slot 6 IB0[4-1]='0110',
- Slot 7 IB0[4-1]='0111',
- Slot 8 IB0[4-1]='1000',
- Slot 9 IB0[4-1]='1001',
- Slot 10 IB0[4-1]='1010,'
- Slot 11 IB0[4-1]='1011',
- Slot 12 IB0[4-1]='1100',
- Slot 13 IB0[4-1]='1101',
- Slot 14 IB0[4-1]='1110',
- Slot 15 IB0[4-1]='1111'.

Figure 66. TDM16 mode



I<sup>2</sup>S bus interface FDA803U

# 12.5 Timing requirements

Figure 67. I<sup>2</sup>S Interface timings



Figure 68. I<sup>2</sup>S clock transition timings



Table 10. I<sup>2</sup>S Interface timings

|                   |                                                                            |              | <b>J</b>               |                        |      |
|-------------------|----------------------------------------------------------------------------|--------------|------------------------|------------------------|------|
| Symbol            | Parameter                                                                  | Note         | Min                    | Max                    | Unit |
|                   | I2S clock period                                                           |              | 40.69                  |                        | ns   |
| $T_{SCK}$         | I2S clock period tolerance                                                 |              | 0.9 x T <sub>SCK</sub> | 1.1 x T <sub>SCK</sub> |      |
|                   | I2S clock duty cycle                                                       |              | 40                     | 60                     | %    |
| T <sub>SCKH</sub> | I2S clock high time                                                        |              | 15                     |                        | ns   |
| T <sub>SCKL</sub> | I2S clock low time                                                         |              | 15                     |                        | ns   |
| T <sub>SCKT</sub> | I2S clock transition time                                                  |              |                        | 6                      | ns   |
| T <sub>DS</sub>   | I2S data (and word select)<br>setup time (before I2S clock<br>rising edge) |              | 8                      |                        | ns   |
| T <sub>DH</sub>   | I2S data (and word select)<br>hold time (after I2S clock rising<br>edge)   |              | 8                      |                        | ns   |
|                   |                                                                            | I2S standard | 32 x                   | T <sub>SCK</sub>       |      |
| T <sub>WSH</sub>  |                                                                            | TDM4 format  | 1 x T <sub>SCK</sub>   | 127 x T <sub>SCK</sub> |      |
|                   | I2S word select high time                                                  | TDM8 format  | 1 x T <sub>SCK</sub>   | 255 x T <sub>SCK</sub> |      |
|                   |                                                                            | TDM16 format | 1 x T <sub>SCK</sub>   | 511 x T <sub>SCK</sub> |      |

54/76 DS12497 Rev 2

FDA803U I<sup>2</sup>S bus interface

# 12.6 Group delay

The group delay depends on the sampling frequency fs, properly configured with I2C bits IB1[7-5]. The typical value for all the configurations is reported in *Table 11*:

Table 11. Group delay dependency from input sampling frequency

| Input sampling frequency fs | Group delay |
|-----------------------------|-------------|
| 44.1 kHz                    | 465 µs      |
| 48 kHz                      | 430 µs      |
| 96 kHz                      | 50 µs       |
| 192 kHz                     | 30 µs       |

I<sup>2</sup>C bus interface FDA803U

# 13 I<sup>2</sup>C bus interface

Data transmission from microprocessor to the FDA803U and viceversa takes place through the 2 wires I<sup>2</sup>C bus interface, consisting of the two lines SDA and SCL (pull-up resistors to positive supply voltage must be connected).

When I<sup>2</sup>C bus is active any operating mode of the IC may be modified and the diagnostic may be controlled and results read back.

The protocol used for the bus is depicted in *Figure 69* and comprises:

- a start condition (S)
- a chip address byte (the LSB bit determines read/write transmission)
- a subaddress byte
- a sequence of data (N-bytes + acknowledge)
- a stop condition (P)

Figure 69. I<sup>2</sup>C bus protocol description



1. The I<sup>2</sup>C addresses are:

Address 1 = 1110000 Address 2 = 1110001

Address 3 = 1110010

Address 4 = 1110011

Address 5 = 1110100

Address 6 = 1110101

Address 7 = 1110110 Address 8 = 1110111

Description:

- S = Start
- R/W = '0' => Receive-Mode (Chip could be programmed by μP)
- I = Auto increment; when 1, the address is automatically incremented for each byte transferred
- X: not used
- A = Acknowledge
- P = Stop
- MAX CLOCK SPEED 400kbit/sec

FDA803U I<sup>2</sup>C bus interface

### 13.1 Writing procedure

There are two possible procedures:

1. without increment: the I bit is set to 0 and the register is addressed by the subaddress. Only this register is written by the data following the subaddress byte.

2. with increment: the I bit is set to 1 and the first register write is the one addressed by subaddress. The registers are written from this address up to stop bit or the reaching of last register.

## 13.2 Reading procedure

The reading procedure is made up only by the device address (sent by master) and the data (sent by slave) as reported in *Figure 70* (a). In particular when a reading procedure is performed the first register read is the last addressed in a previous access to I<sup>2</sup>C peripheral.

Hence, to read a particular register also a sort of write action (a write interrupted after the sub-address is sent) is needed to specify which register has to be read. *Figure 70* (b) shows the complete procedure to read a specific register where:

- the master performs a write action by sending just the device address and the subaddress; the transmission must be interrupted with the stop condition when the subaddress is sent.
- now, the read procedure can be performed: the master starts a new communication and sends the device address; then the slave (FDA803U) will respond by sending the data bits.
- the read communication is ended by the master which sends a stop condition preceded by a not-acknowledge.

Instead, performing a start immediately after the stop condition could be possible for generating the repeated start condition (Sr) which also keeps busy the I<sup>2</sup>C bus until the stop is reached (*Figure 70* (c)).

S Address Α Data Ā Ρ a) Address Subaddress Ρ S Address Data Ā Address Subaddress Sr Address Data ĀP c) GAPGPS00401

Figure 70. Reading procedure

There are two possible reading procedures:

- without auto-increment (Figure 71 (a)) if the "I" bit of the last I<sup>2</sup>C writing procedure has been set to 0: in this case only the register addressed by the sub-address sent in the previous writing procedure is read;
- 2. with auto-increment (*Figure 71* (b)) if the "I" bit of the last I<sup>2</sup>C write procedure has been set to 1: in this case the first register read is the one addressed by sub-address sent in the previous writing procedure. Only the registers from this address up to the stop bit are read.



I<sup>2</sup>C bus interface FDA803U

Figure 71. Without/with auto-increment reading procedure



If a microcontroller tries to read an undefined register, FDA803U will return a "0xFF" data; for more details refer directly to I<sup>2</sup>C specification.

#### 13.3 Data validity

The data on the SDA line must be stable during the high period of the clock. The HIGH and LOW state of the data line can only change when the clock signal on the SCL line is LOW.

#### 13.4 Start and stop conditions

A start condition is a HIGH to LOW transition of the SDA line while SCL is HIGH. The stop condition is a LOW to HIGH transition of the SDA line while SCL is HIGH.

#### **Byte format** 13.5

Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an acknowledge bit. The MSB is transferred first.

#### 13.6 **Acknowledge**

The transmitter\* puts a resistive HIGH level on the SDA line during the acknowledge clock pulse. The receiver\*\* has to pull-down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during this clock pulse.

- \* Transmitter

  - = master ( $\mu$ P) when it writes an address to the FDA803U = slave (FDA803U) when the  $\mu$ P reads a data byte from FDA803U
- - = slave (FDA803U) when the  $\mu P$  writes an address to the FDA803U
  - = master (μP) when it reads a data byte from FDA803U

FDA803U I<sup>2</sup>C bus interface

# 13.7 I<sup>2</sup>C timing

This paragraph describes more in detail the I<sup>2</sup>C bus protocol used and its timings.

Please refer to Table 12 and Figure 72 below.





Table 12. I<sup>2</sup>C bus interface timing

| Symbol  | Parameter                                          | Min              | Max | Unit |
|---------|----------------------------------------------------|------------------|-----|------|
| Fscl    | SCL (clock line) frequency                         | -                | 400 | kHz  |
| Tscl    | SCL period                                         | 2500             | -   | ns   |
| Tsclh   | SCL high time                                      | 0.6              | -   | μs   |
| Tscll   | SCL low time                                       | 1.3              | -   | μs   |
| Tsstart | Setup time for start condition                     | 0.6              | -   | μs   |
| Thstart | Hold time for start condition                      | 0.6              | -   | μs   |
| Tsstop  | Setup time for stop condition                      | 0.6              | -   | μs   |
| Tbuf    | Bus free time between a stop and a start condition | 1.3              | -   | μs   |
| Tssda   | Setup time for data line                           | 100              | -   | ns   |
| Thsda   | Hold time for data line                            | 0 <sup>(1)</sup> | -   | ns   |
| Tf      | Fall time for SCL and SDA                          | -                | 300 | ns   |

Device must internally provide a hold time of at least 300 ns for the SDA signal to bridge the undefined region of the falling edge of SCL.

I<sup>2</sup>C bus interface FDA803U

# 13.8 I<sup>2</sup>S, I<sup>2</sup>C and Enable relationship

FDA803U provides both I<sup>2</sup>C and I<sup>2</sup>S communication by means of two different digital interfaces but connected to each other interfaces and clock domains.

To program the  $I^2C$  interface the  $I^2S$  clock must be present, and at least 10 ms should have passed from the Enable pins setting event.

In FDA803U the digital part has different clock domains:

- The I<sup>2</sup>C programming block clock is the I<sup>2</sup>C clock
- The I<sup>2</sup>S receiver clock which is the I<sup>2</sup>S clock
- The system clock which is generated by an internal PLL.

The I<sup>2</sup>C commands are not effective if I<sup>2</sup>S clock is not present. However they will remain memorized inside I<sup>2</sup>C registers.

If I<sup>2</sup>S clock is lost the digital machine goes in standby.

I<sup>2</sup>S clock (SCK) should be given to device before enabling it (Enable pins set to 'out of standby').



FDA803U I<sup>2</sup>C register

# 14 I<sup>2</sup>C register

# 14.1 Instruction bytes- "I00xxxxx"

Table 13. IB0-ADDR: "I0000000"

| Data bit | Default value | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| D7       | 0             | Lock bit: 0 - Write on <b>IBs</b> is enable 1 - Write on <b>IBs</b> is disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| D6       | 00            | Digital input settings:  D6-D5 Input setting  00 I <sup>2</sup> S standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| D5       | •             | 01 TDM – 4 CHs<br>10 TDM – 8 CHs<br>11 TDM – 16 CHs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| D4-D1    | 0000          | 4 bits for channel position selection for I <sup>2</sup> S standard, TDM4, 8 and 16:  D4-D1 Position selection  0000 slot 0 (TDM mode) - right ch. (I2S mode  0001 slot 1 (TDM mode) - left ch. (I2S mode)  0010 slot 2 (TDM mode)  0011 slot 3 (TDM mode)  0100 slot 4 (TDM 8 and 16 mode)  0101 slot 5 (TDM 8 and 16 mode)  0110 slot 6 (TDM 8 and 16 mode)  0111 slot 7 (TDM 8 and 16 mode)  1000 slot 8 (TDM 16 mode)  1001 slot 9 (TDM 16 mode)  1010 slot 10 (TDM 16 mode)  1011 slot 11 (TDM 16 mode)  1100 slot 12 (TDM 16 mode)  1101 slot 13 (TDM 16 only)  1110 slot 14 (TDM 16 only)  1111 slot 15 (TDM 16 only) |  |  |
| D0       | 0             | 0 - Standard voltage mode 1 - Low voltage mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |

I<sup>2</sup>C register FDA803U

Table 14. IB1-ADDR: "I0000001"

| Data bit | Default value | Definition                                                            |                                                  |                                                                       |                                                              |                                            |
|----------|---------------|-----------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------|
| D7 - D6  | 00            | Digital i D7-D6 00 01 10 11                                           |                                                  | rnc frequency<br>c (WS) freque                                        |                                                              |                                            |
| D5       | 0             | Reserve                                                               | ed                                               |                                                                       |                                                              |                                            |
| D4 - D3  | 00            | Switchii <b>D4-D3</b> 00  01  10  11                                  |                                                  | expressed in I<br>ync frequenc<br>48<br>336<br>384<br>432<br>Reserved | kHz.<br>ies (WS) [kHz<br>96<br>384<br>384<br>384<br>Reserved | .]<br>192<br>384<br>384<br>384<br>Reserved |
| D2       | 0             | 0 - PWM amplifier clock not dithered 1 - PWM amplifier clock dithered |                                                  |                                                                       |                                                              |                                            |
| D1       | 0             | Reserved                                                              |                                                  |                                                                       |                                                              |                                            |
| D0       | 0             | 1 - PWI                                                               | M in phase (B<br>M out of phas<br>v slope config | e (AD mode)                                                           | e used (IB11,I                                               | D3)                                        |

62/76

FDA803U I<sup>2</sup>C register

Table 15. IB2-ADDR: "I0000010"

| Data bit | Default value | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|----------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| D7-D6    | 00            | "DiagShort2Supply" timing selection:  D7-D6 Timing  00 90 ms  01 70 ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|          |               | 10 45 ms<br>11 20 ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| D5       | 0             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| D4       | 0             | 0 - Low radiation function OFF<br>1 - Low radiation function ON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| D3 - D0  | 0000          | Power limiting Function configuration  D3-D0 Power limiting Config  0000 Power limiter disabled  0001 Power limited with maximum voltage scale at 15%  0010 Power limited with maximum voltage scale at 20%  0011 Power limited with maximum voltage scale at 25%  0100 Power limited with maximum voltage scale at 30%  0101 Power limited with maximum voltage scale at 35%  0110 Power limited with maximum voltage scale at 40%  0111 Power limited with maximum voltage scale at 45%  1000 Power limited with maximum voltage scale at 50%  1001 Power limited with maximum voltage scale at 60%  1001 Power limited with maximum voltage scale at 70%  1011 Power limited with maximum voltage scale at 80%  1001 Reserved  1101 Reserved  1111 Reserved |  |  |

I<sup>2</sup>C register FDA803U

Table 16. IB3-ADDR: "I0000011"

| Data bit | Default value | Definition                                                                                                 |
|----------|---------------|------------------------------------------------------------------------------------------------------------|
| D7 - D6  | 0             | Reserved                                                                                                   |
| D5       | 0             | 0 - Output Voltage offset detector disable 1 - Output Voltage offset detector enable                       |
| D4       | 0             | 0 - Input offset detector disable 1 - Input offset detector enable                                         |
| D3       | 0             | 0 - Output Current offset / hot spot detector disable 1 - Output Current offset / hot spot detector enable |
| D2       | 0             | 0 - No Highpass in the DAC<br>1 - Highpass in the DAC                                                      |
| D1       | 0             | 0 - Noise gating enable<br>1 - Noise gating disable                                                        |
| D0       | 0             | 0 - Open Load detection in play disable<br>1 - Open Load detection in play enable                          |

Table 17. IB4-ADDR: "I0000100" - CDDiag pin configuration

| Data bit | Default value | Definition                                                                                                                                                                        |  |  |
|----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| D7       | 0             | 0 - No Output Voltage offset information on CDDiag pin 1 - Output Voltage offset information on CDDiag pin                                                                        |  |  |
| D6-D4    | 00            | Temperature warning information on CD/DIAG pin:  D6-D4 CDDiag configuration  000 No thermal warning  001 TW1  010 TW2  011 TW3  100 TW4  101 Reserved  110 Reserved  111 Reserved |  |  |
| D3       | 0             | 0 - No Overcurrent information on CD/DIAG pin 1 - Overcurrent information on CD/DIAG pin                                                                                          |  |  |
| D2       | 0             | 0 - No Input Offset information on CD/DIAG pin 1 - Input Offset information on CD/DIAG pin                                                                                        |  |  |
| D1       | 0             | 0 - No Short to Vcc / Short to GND information on CD/DIAG pin 1 - Short to Vcc / Short to GND information on CD/DIAG pin                                                          |  |  |
| D0       | 0             | 0 - No High Voltage Mute information on CD/Diag pin 1 - High Voltage Mute information on CD/Diag pin                                                                              |  |  |

FDA803U I<sup>2</sup>C register

Table 18. IB5-ADDR: "I0000101" - CDDiag pin configuration

| Data bit | Default value | Definition                                                                                                                                            |  |  |
|----------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| D7       | 0             | 0 - No UVLOVCC information on CDDiag pin 1 - UVLOVCC information on CDDiag pin                                                                        |  |  |
| D6       | 0             | 0 - No Thermal shutdown information on CDDiag pin 1 - Thermal shutdown information on CDDiag pin                                                      |  |  |
| D5-D4    | 00            | Clipping information on CDDiag pin:  D5-D4 CDDiag configuration  00 No clipping information  01 PWM Pulse Skipping detector  10 Reserved  11 Reserved |  |  |
| D3-D0    | 0000          | Reserved                                                                                                                                              |  |  |

#### Table 19. IB6-ADDR: "I0000110"

| Data bit | Default value | Definition                      |                                                      |           |      |  |
|----------|---------------|---------------------------------|------------------------------------------------------|-----------|------|--|
|          |               | Mute tir                        | Mute timing setup, (values with fsample = 44.1 kHz): |           |      |  |
|          |               | D7-D6                           | Type of mute                                         | Mute time | Unit |  |
| D7-D6    | 00            | 00                              | Very Fast                                            | 3         | ms   |  |
| סט-זע    | 00            | 01                              | Fast                                                 | 45        | ms   |  |
|          | 10<br>11      | 10                              | Slow                                                 | 90        | ms   |  |
|          |               | 11                              | Very Slow                                            | 185       | ms   |  |
|          | 0             | Audio signal gain control:      |                                                      |           |      |  |
| D5       |               | 0 - standard digital audio gain |                                                      |           |      |  |
|          |               | 1 - +6 d                        | lb digital audio ga                                  | in        |      |  |
| D4       | 0             | 0 - standard gain               |                                                      |           |      |  |
| 54       |               | 1 - low                         | gain                                                 |           |      |  |
| D3-D0    | 0000          | Reserved                        |                                                      |           |      |  |

# Table 20. IB7-ADDR: "I0000111"

| Data bit | Default value | Definition                      |
|----------|---------------|---------------------------------|
|          |               | Diagnostic ramp time selection: |
|          |               | D7-D6 Timing                    |
| D7 D6    | 00            | 00 Normal                       |
| D7-D6    | 00            | 01 x2                           |
|          |               | 10 x4                           |
|          |               | 11 /2                           |
|          | 00            | Diagnostic Hold Time selection: |
|          |               | D5-D4 Timing                    |
| D5 D4    |               | 00 Normal                       |
| D5-D4    |               | 01 x2                           |
|          |               | 10 x4                           |
|          |               | 11 /2                           |
| D3-D0    | 0000          | Reserved                        |

I<sup>2</sup>C register FDA803U

Table 21. IB8-ADDR: "I0001000" - CHANNEL CONTROLS

| Data bit | Default value | Definition                                                                                                                                                                                               |  |  |
|----------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| D7-D6    | 11            | Reserved                                                                                                                                                                                                 |  |  |
| D5       | 0             | 0 - Channel in TRISTATE (PWM OFF) 1 - Channel with PWM ON                                                                                                                                                |  |  |
| D4       | 0             | 0 - Channel DC Diag disable<br>1 - Channel DC Diag start                                                                                                                                                 |  |  |
| D3-D1    | 000           | I2Stest pin configuration:  D3-D1 Function  000 High impedance configuration  001 Reserved  010 Reserved  101 Reserved  100 Reserved  101 Output: PWM synchronization signal  110 Reserved  111 Reserved |  |  |
| D0       | 0             | 0 - Channel in MUTE<br>1 - Channel in PLAY                                                                                                                                                               |  |  |

# Table 22. IB9-ADDR: "I0001001"

| Data bit | Default value | Definition                                                                       |  |
|----------|---------------|----------------------------------------------------------------------------------|--|
| D7-D5    | 000           | Reserved                                                                         |  |
| D4       | 0             | 0 - watch-dog for word select managing 1 - no watch-dog for word select managing |  |
| D3-D0    | 1000          | Reserved <sup>(1)</sup>                                                          |  |

<sup>1.</sup> In case this register is written, [D3] must be set to 1 to preserve its default value.

# Table 23. IB10-ADDR: "I0001010"

| Data bit | Default value | Definition                                                                                                       |  |  |
|----------|---------------|------------------------------------------------------------------------------------------------------------------|--|--|
| D7       | 0             | Short load impedance threshold (DC Diagnostic): 0 - 0.75 $\Omega$ 1 - 0.5 $\Omega$                               |  |  |
| D6       | 0             | Open load impedance threshold (DC Diagnostic & Open load in play detector): $0 - 25 \ \Omega \\ 1 - 15 \ \Omega$ |  |  |
| D5       | 0             | Reserved                                                                                                         |  |  |

66/76 DS12497 Rev 2

FDA803U I<sup>2</sup>C register

# Table 23. IB10-ADDR: "I0001010" (continued)

| Data bit | Default value | Definition   |                                             |  |
|----------|---------------|--------------|---------------------------------------------|--|
|          |               | Output Curre | ent Offset Detector threshold configuration |  |
|          | 10            | D3-D2        | Offset Detector threshold                   |  |
| D4 D2    |               | 00           | Reserved                                    |  |
| D4-D3    |               | 01           | 0.25 A (i.e. 2 V with 8 Ω load)             |  |
|          |               | 10           | 0.5 A (i.e. 2 V with 4 Ω load)              |  |
|          |               | 11           | 1.0 A (i.e. 2 V with 2 Ω load)              |  |
| D2-D0    | 000           | Reserved     |                                             |  |

### Table 24. IB11-ADDR: "I0001011"

| Data bit | Default value | Definition                                                                                        |                      |                                                    |          |
|----------|---------------|---------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------|----------|
| D7-D6    | 00            | Reser                                                                                             | Reserved             |                                                    |          |
|          | 0             | Over o                                                                                            | current<br><b>D4</b> | protection level selection:<br>Iprot VDD>5.4VIprot | VDD<5.4V |
| D5-D4    |               | 0                                                                                                 | 0                    | 11A                                                | 6A       |
| 55-54    |               | 0                                                                                                 | 1                    | 8A                                                 | 6A       |
|          |               | 1                                                                                                 | 0                    | 6A                                                 | 4A       |
|          |               | 1                                                                                                 | 1                    | 4A                                                 | 4A       |
| D3       | 0             | 0 - Deafult<br>1 - PWM Slow Slope; Must be used when Out Of Phase modulation selected<br>(IB1,D0) |                      |                                                    |          |
| D2-D0    | 000           | Reserved                                                                                          |                      |                                                    |          |

### Table 25. IB12-ADDR: "I0001100"

| Data bit | Default value | Definition                                                       |  |
|----------|---------------|------------------------------------------------------------------|--|
| D7       | 0             | 0 - Standard thermal warning<br>1 - Thermal warning shift -15 °C |  |
| D6-D0    | 0001000       | Reserved                                                         |  |

I<sup>2</sup>C register FDA803U

#### Table 26. IB13-ADDR: "I0001101"

| Data bit | Default value | Definition                                                                                                                                                                         |  |
|----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| D7       | 0             | Reserved                                                                                                                                                                           |  |
| D6       | 0             | O - Digital mute enabled in PLAY when StartAnalogMute without Thermal Warning 1 occurs     1 - Digital mute disabled in PLAY when StartAnalogMute without Thermal Warning 1 occurs |  |
| D5-D0    | 100000        | Reserved                                                                                                                                                                           |  |

Table 27. IB14-ADDR: "I0001110"

| Data bit | Default value | Definition        |                    |                     |
|----------|---------------|-------------------|--------------------|---------------------|
| D7-D4    | 0000          | Reserved          |                    |                     |
| D3       |               | LC filter setup:( | 1) (2)             |                     |
| D2       |               | d3-d2-d1          | LC filter          |                     |
|          |               | 000               | Reserved           |                     |
|          | 100           | 001               | 10 μH + 2.2 μF     | Out Phase           |
|          |               | 010               | 10 μH + 2.2 μF     | In Phase            |
|          |               | 011               | 10 μH + 3.3 μF     | Out Phase           |
| D1       |               | 100               | 10 μH + 3.3 μF     | In Phase            |
|          |               | 101               | 10 μH + 4.7 μF     | Out Phase           |
|          |               | 110               | 10 μH + 4.7 μF     | In Phase            |
|          |               | 111               | Reserved           |                     |
| D0       | 0             | 0 – FIRST setu    | p not programmed v | ia I <sup>2</sup> C |
|          | 0             | 1 – FIRST setu    | p programmed – rea | dy to work          |

The optional configurations - different from 100 setting - can lead to electrical characteristics different than those declared in spec.

<sup>2.</sup> The listed configurations can be varied keeping the same LC product. However some limits on C and L have to be kept in account (the min value of L that can be used is  $4.7\,\mu\text{H}$  and the max C that can be used is  $4.7\,\mu\text{H}$ )

FDA803U I<sup>2</sup>C register

# 14.2 Data bytes - "I01xxxxx"

### Legend:

• Type "S/C": the hardware can only set the flag. An I<sup>2</sup>C reading operation clears the flag.

- Type "SR/C": the hardware can set or reset the flag. An I<sup>2</sup>C reading operation clears the flag.
- Type "SR": the hardware can set or reset the flag. An I<sup>2</sup>C reading operation doesn't affect the flag.

Table 28. DB0-ADDR: "I0100000"

| Data bit | Туре | Definition                                                                                         |  |
|----------|------|----------------------------------------------------------------------------------------------------|--|
| D7       | S/C  | 0 – Offset at input not present<br>1 – Offset at input present                                     |  |
| D6       | SR/C | 0 – Output Current offset not valid<br>1 – Output Current offset valid                             |  |
| D5       | SR/C | 0 – Output Current offset not present 1 – Output Current offset present                            |  |
| D4       | S/C  | Reserved                                                                                           |  |
| D3       | S/C  | 0 – Output Voltage offset not present 1 – Output Voltage offset present                            |  |
| D2       | SR/C | 0 – Open Load in Play test not ended<br>1 – Open Load in Play test ended                           |  |
| D1       | SR/C | 0 – Open Load in Play test input signal not valid<br>1 – Open Load in Play test input signal valid |  |
| D0       | SR/C | 0 – Open Load in Play not detected<br>1 – Open Load in Play detected                               |  |

I<sup>2</sup>C register FDA803U

Table 29. DB1-ADDR: "I0100001"

| Data bit | Туре | Definition                                                                                                           |
|----------|------|----------------------------------------------------------------------------------------------------------------------|
| D7       | SR/C | 0 – Thermal warning 1 not active<br>1 – Thermal warning 1 active                                                     |
| D6       | SR/C | 0 – Thermal warning 2 not active 1 – Thermal warning 2 active                                                        |
| D5       | SR/C | 0 – Thermal warning 3 not active 1 – Thermal warning 3 active                                                        |
| D4       | SR/C | 0 – Thermal warning 4 not active 1 – Thermal warning 4 active                                                        |
| D3       | SR/C | 0 - PLL not locked<br>1 - PLL locked                                                                                 |
| D2       | S/C  | 0 - UVLOALL not detected 1 - UVLOALL detected (NOTE: after turn-on, the first reading of this flag will be always 1) |
| D1       | S/C  | 0 - No Overvoltage Shutdown detected 1 - Overvoltage Shutdown detected                                               |
| D0       | S/C  | 0 - PWM pulse skipping not detected 1 - PWM pulse skipping detected                                                  |

### Table 30. DB2-ADDR:"I0100010"

| Data bit | Туре | Definition                                                                              |
|----------|------|-----------------------------------------------------------------------------------------|
| D7       | SR/C | 0 – Channel DC diagnostic pulse not ended 1 – Channel DC diagnostic pulse ended         |
| D6       | SR/C | O – Channel DC diagnostic data not valid     The channel DC diagnostic data valid       |
| D5       | S/C  | O – Channel Over current not detected     1 – Channel Over current protection triggered |
| D4       | SR/C | 0 – No Short Load on Channel<br>1 – Short Load on Channel                               |
| D3       | SR   | 0 – No Short to Vcc on Channel 1 – Short to Vcc on Channel                              |
| D2       | SR   | 0 – No short to Gnd on Channel<br>1 – Short to Gnd on Channel                           |
| D1       | SR/C | 0 – No Open Load on Channel<br>1 – Open Load on Channel                                 |
| D0       | SR/C | 0 – Channel in mute<br>1 – Channel in play                                              |

70/76 DS12497 Rev 2

FDA803U I<sup>2</sup>C register

Table 31. DB3-ADDR: "I0100011" DC Diagnostic Error code

| Data bit | Туре | Definition               |
|----------|------|--------------------------|
| D7       |      |                          |
| D6       |      |                          |
| D5       |      |                          |
| D4       | SR/C | DC Diagnostic Error code |
| D3       | 3R/C | De Diagnostic Error code |
| D2       |      |                          |
| D1       |      |                          |
| D0       |      |                          |

#### Table 32. DB6-ADDR:"I0100110"

| Data bit | Туре | Definition                                                                        |  |
|----------|------|-----------------------------------------------------------------------------------|--|
| D7       | S/C  | 0 – High Voltage Mute not Started<br>1 – High Voltage Mute Started                |  |
| D6       | S/C  | 0 – UVLO <sub>VCC</sub> not detected<br>1 – UVLO <sub>VCC</sub> detected          |  |
| D5       | S/C  | 0 – Thermal shutdown not detected 1 – Thermal shutdown detected                   |  |
| D4       | S/C  | 0 – No analog mute started<br>1 – Start analog mute (-0.5 dB attenuation reached) |  |
| D3       | S/C  | S/C Reserved                                                                      |  |
| D2       | SR/C | 0 – watch-dog for word select not occured 1 – watch-dog for word select occurred  |  |
| D1       | S/C  | 0 – no error frame checked<br>1 – error frame checked                             |  |
| D0       | S/C  | Reserved                                                                          |  |

FDA803U **Package information** 

#### 15 **Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### PowerSSO-36 (slug-up) package information 15.1



Figure 73. PowerSSO-36 (slug-up) package outline

DS12497 Rev 2 72/76

Table 33. PowerSSO-36 (slug-up) package mechanical data

|                  | Dimensions (mm) |                |       |  |  |
|------------------|-----------------|----------------|-------|--|--|
| Ref              | Min.            | Тур.           | Max.  |  |  |
| Α                | 2.15            | -              | 2.45  |  |  |
| A2               | 2.15            | -              | 2.35  |  |  |
| a1               | 0               | -              | 0.10  |  |  |
| b                | 0.18            | -              | 0.36  |  |  |
| С                | 0.23            | -              | 0.32  |  |  |
| D <sup>(1)</sup> | 10.10           | -              | 10.50 |  |  |
| E <sup>(1)</sup> | 7.4             | -              | 7.6   |  |  |
| е                | -               | 0.5            | -     |  |  |
| e3               | -               | 8.5            | -     |  |  |
| F                | -               | 2.3            | -     |  |  |
| G                | -               | -              | 0.10  |  |  |
| Н                | 10.10           | -              | 10.50 |  |  |
| h                | -               | -              | 0.40  |  |  |
| k                | 0°              | -              | 8°    |  |  |
| L                | 0.55            | -              | 0.85  |  |  |
| М                | -               | 4.3            | -     |  |  |
| N                | -               | -              | 10°   |  |  |
| 0                | -               | 1.2            | -     |  |  |
| Q                | -               | 0.8            | -     |  |  |
| S                | -               | 2.9            | -     |  |  |
| Т                | -               | 3.65           | -     |  |  |
| U                | -               | 1.0            | -     |  |  |
| Х                | See VARIATIONS  |                |       |  |  |
| Y                |                 | See VARIATIONS |       |  |  |
| VARIATIONS       |                 |                |       |  |  |
| Option A         |                 |                |       |  |  |
| Х                | 4.1             | -              | 4.7   |  |  |
| Υ                | 6.5             | -              | 7.1   |  |  |
| Option B         |                 |                |       |  |  |
| Х                | 4.1             | -              | 4.7   |  |  |
| Υ                | 4.9             | -              | 5.5   |  |  |



Package information FDA803U

Table 33. PowerSSO-36 (slug-up) package mechanical data (continued)

| Ref      | Dimensions (mm) |      |      |  |
|----------|-----------------|------|------|--|
| Kei      | Min.            | Тур. | Max. |  |
| Option C |                 |      |      |  |
| Х        | 4.3             | -    | 5.2  |  |
| Υ        | 6.9             | -    | 7.5  |  |

 <sup>&</sup>quot;D" and "E" do not include mold flash or protrusions Mold flash or protrusions shall not exceed 0.15 mm per side (0.006")

## 15.2 PowerSSO-36 (slug up) marking information

Figure 74. PowerSSO-36 (slug up) marking information



Parts marked as 'ES' are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

FDA803U Revision history

# 16 Revision history

**Table 34. Document revision history** 

| Date        | Revision | Changes                               |
|-------------|----------|---------------------------------------|
| 15-Jan-2019 | 1        | Initial release.                      |
| 04-Jul-2019 | 2        | Removed watermark, no content change. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics – All rights reserved

76/76 DS12497 Rev 2