# SP8782A & B



## 1GHz 16/17, 32/33 Multi-Modulus Divider

March 2006

#### **Features**

- Advanced Resynchronisation techniques to negate loop delay effects
- · CMOS compatible output capability
- · Multi-Modulus division
- Available as DESC SMD 5962-9208901MPA

#### **Ordering Information**

 SP8782/B/MP
 8 Pin SOP/SOIC
 Tubes

 SP8782/A/DG
 8 Pin CERDIP
 Tubes

 SP8782/B/MPTC
 8 Pin SOP/SOIC
 Tape & Reel

 SP8782/B/MP2Q
 8 Pin SOP/SOIC\*\*
 Tape & Reel

\*\*Pb Free Tin/Silver/Copper

## **Description**

The SP8782 is a multi-modulus divider which divides by 16/17 when the Ratio Select input is low and by 32/33 when the Ratio Select input is high. When high, the modulus Control input selects the lower division ratio (16 or 32) and the higher ratio (17 or 33) when it is low.

The device uses resynchronisation techniques to reduce the effects of propagation delays in frequency synthesis.

The SP8782A (ceramic DIL package) is characterised over the full military temperature range of -55 C to +125 C, the SP8782B (miniature plastic DIL package) over the industrial range of -40 C to+85 C.

## **Absolute Maximum Ratings**

Supply Voltage 6V
Clock input level 2.5V p-p
Junction temperature +175 C
Storage temperature range:
SP8782A -55 C to +150 C

SP8782B -55 C to +125 C



Figure 1 Functional Diagram



**Figure 2 Typical Pin Connections** 

#### **Electrical Characteristics**

Unless otherwise stated, the Electrical Characteristics are guaranteed over the specified supply, frequency and temperature range.

Supply Voltage,  $V_{CC} = +4V$  to +5.5V,  $V_{EE} = 0V$ 

Temperature T<sub>amb</sub>= -55°C to +125°C, (SP8782A), -40°C to +85° C (SP8782B)

| Characteristic                            | Characteristic Pin Value |                      |                    |       | Conditions                                  |
|-------------------------------------------|--------------------------|----------------------|--------------------|-------|---------------------------------------------|
|                                           |                          | Min                  | Max                | Units |                                             |
| Maximum frequency                         | 2, 3                     | 1                    |                    | GHz   | Input = 200-1200mVp-p                       |
| (sinewave input)                          |                          |                      |                    |       |                                             |
| Minimum frequency                         | 2, 3                     |                      | 50                 | MHz   | Input = 400-1200mVp-p                       |
| Min Slew rate for low frequency operation | 2, 3                     |                      | 100                | V/μs  |                                             |
| Power Supply current, I <sub>cc</sub>     | 8                        |                      | 60                 | mA    | Output unloaded, V <sub>cc</sub> =5.5V      |
| Output low voltage                        | 7                        | 0                    | 1.7                | V     |                                             |
| Output high voltage                       | 7                        | V <sub>cc</sub> -1.4 | V <sub>cc</sub>    | V     |                                             |
| Modulus control input high voltage        | 5                        | 0.7V <sub>cc</sub>   | V <sub>cc</sub>    | V     | At driver end of $3k\Omega$ resistor        |
| Modulus control input low voltage         | 5                        | 0                    | 0.3V <sub>cc</sub> | V     | At driver end of $3k\Omega$ resistor        |
| Modulus control input high current        | 5                        | 0.6                  | 1.2                | mA    | Via 3k $\Omega$ resistor to V $_{cc}$       |
| Modulus control input low current         | 5                        | -0.6                 | -1.2               | mΑ    | Via 3k $\Omega$ resistor to V <sub>cc</sub> |
| Ratio select input high voltage           | 1                        | 0.6V <sub>cc</sub>   | V <sub>cc</sub>    | V     |                                             |
| Ratio selected input low voltage          | 1                        | 0                    | 0.4V <sub>cc</sub> | V     |                                             |
| Ratio select input current                | 1                        | -10                  | 10                 | μΑ    |                                             |
| Clock to output propagation Delay         | 2,3,7                    |                      | 3                  | ns    |                                             |
| Set-up time, t <sub>s</sub>               | 5,7                      | 3                    |                    | ns    | See note 1 and Fig. 3a                      |
| Release time,t,                           | 5,7                      | 3                    |                    | ns    | See note 2 and Fig. 3b                      |
|                                           |                          |                      |                    |       |                                             |
|                                           |                          |                      |                    |       |                                             |

Notes: 1. The set-up time  $t_s$  is defined as the minimum time that can elapse between L $\rightarrow$ H transition of the modulus control input and the next L $\rightarrow$ H output transition to ensure that the  $\div$  16 (32) mode is obtained.

2. The release time  $t_r$  is defined as the minimum time that can elapse between  $H \rightarrow L$  transition of the modulus control input and the next  $L \rightarrow H$  output transition to ensure that the  $\div$  17 (33) mode is obtained.

| Modulus control | Ratio select input |     |  |  |
|-----------------|--------------------|-----|--|--|
| input           | 0                  | 1   |  |  |
| 0               | ÷17                | ÷33 |  |  |
| 1               | ÷16                | ÷32 |  |  |

Table 1 Truth table for control inputs



Figure 3 Timing diagrams



Figure 4 Typical input characteristics



Figure 5 Typical application showing interfacing



Figure 6 Typical input impedance. Test conditions: supply voltage =5V, ambient temperature =25°C, frequencies in MHz, impedances normalised to 50 $\Omega$ 



|                                   | Min          | Max  | Min       | Max   |  |  |
|-----------------------------------|--------------|------|-----------|-------|--|--|
|                                   | mm           | mm   | inch      | inch  |  |  |
| Α                                 | 1.35         | 1.75 | 0.053     | 0.069 |  |  |
| A1                                | 0.10         | 0.25 | 0.004     | 0.010 |  |  |
| D                                 | 4.80         | 5.00 | 0.189     | 0.197 |  |  |
| Н                                 | 5.80         | 6.20 | 0.228     | 0.244 |  |  |
| E                                 | 3.80         | 4.00 | 0.150     | 0.157 |  |  |
| L                                 | 0.40         | 1.27 | 0.016     | 0.050 |  |  |
| е                                 | 1.27         | BSC  | 0.050 BSC |       |  |  |
| b                                 | 0.33         | 0.51 | 0.013     | 0.020 |  |  |
| С                                 | 0.19 0.25    |      | 0.008     | 0.010 |  |  |
| 0                                 | 0°           | 8°   | 0°        | 8°    |  |  |
| h                                 | 0.25         | 0.50 | 0.010     | 0.020 |  |  |
|                                   | Pin Features |      |           |       |  |  |
| N                                 | 8 8          |      |           |       |  |  |
| Conforms to JEDEC MS-012AA Iss. C |              |      |           |       |  |  |

## Notes:

- 1. The chamfer on the body is optional. If not present, a visual index feature, e.g. a dot, must be located within the cross—hatched area.
- 2. Controlling dimensions are in inches.
- 3. Dimension D do not include mould flash, protusion or gate burrs. These shall not exceed 0.006" per side.
- 4. Dimension E1 do not include inter-lead flash or protusion. These shall not exceed 0.010" per side.
- 5. Dimension b does not include dambar protusion / intrusion. Allowable dambar protusion shall be 0.004" total in excess of b dimension.

| © Zarlink Semiconductor 2002 All rights reserved. |        |         |         |        |         |  |         | Package Code           |                                    |
|---------------------------------------------------|--------|---------|---------|--------|---------|--|---------|------------------------|------------------------------------|
| ISSUE                                             | 1      | 2       | 3       | 4      | 5       |  |         | Previous package codes | Package Outline for                |
| ACN                                               | 6745   | 201936  | 202595  | 203705 | 212424  |  | ZARLINK | MP / S                 | 8 lead SOIC<br>(0.150" Body width) |
| DATE                                              | 5Apr95 | 27Feb97 | 12Jun97 | 9Dec97 | 22Mar02 |  |         | ,                      | ,                                  |
| APPRD.                                            |        |         |         |        |         |  |         |                        | GPD00010                           |



|         | Altorr       | n. Dimen | cione   |  | Contr              | ol Dimor | cione |  |
|---------|--------------|----------|---------|--|--------------------|----------|-------|--|
| Carabal | AILEII       |          | 1510115 |  | Control Dimensions |          |       |  |
| Symbol  | in           | millimet |         |  | in inches          |          |       |  |
|         |              | Nominal  |         |  |                    | Nominal  | MAX   |  |
| L       | 3.18         |          | 4.06    |  | 0.125              |          | 0.160 |  |
| Α       |              |          | 5.08    |  |                    |          | 0.200 |  |
| Q       | 0.51         |          |         |  | 0.020              |          |       |  |
| E       | 5.59         |          | 7.87    |  | 0.220              |          | 0.310 |  |
| eА      |              | 7.62     |         |  |                    | 0.300    |       |  |
| С       | 0.20         |          | 0.36    |  | 0.008              |          | 0.014 |  |
| D       |              |          | 10.29   |  |                    |          | 0.405 |  |
| е       | 2.:          | 54 BS    | SC.     |  | 0.1                | 00 BS    | SC.   |  |
| b2      | 1.14         |          | 1.65    |  | 0.045              |          | 0.065 |  |
| Ь       | 0.36         |          | 0.58    |  | 0.014              |          | 0.023 |  |
| 0       |              |          | 15      |  |                    |          | 15    |  |
|         |              |          |         |  |                    |          |       |  |
|         | Pin features |          |         |  |                    |          |       |  |
| N       | 8            |          |         |  |                    |          |       |  |
| ND      | 4            |          |         |  |                    |          |       |  |
| NE      | 0            |          |         |  |                    |          |       |  |
| NOTE    | RECTANGULAR  |          |         |  |                    |          |       |  |

This drawing supersedes 418/ED/39501/001 (Swindon)

| © Zarlink Semiconductor 2002 All rights reserved. |         |         |  |                          |                        | Package Code                   |
|---------------------------------------------------|---------|---------|--|--------------------------|------------------------|--------------------------------|
| ISSUE                                             | 1       | 2       |  |                          | Previous package codes | Package Outline for 8 lead DIL |
| ACN                                               | 201728  | 212450  |  | ZARLINK<br>SEMICONDUCTOR |                        | (Glass Seal Ceramic)           |
| DATE                                              | 20Nov96 | 26Mar02 |  |                          |                        | 0000070                        |
| APPRD.                                            |         |         |  |                          |                        | GPD00270                       |



# For more information about all Zarlink products visit our Web Site at www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE