

## <span id="page-0-0"></span>**FEATURES**

**Low noise: 11 μV rms independent of fixed output voltage PSRR of 88 dB at 10 kHz, 68 dB at 100 kHz, 50 dB at 1 MHz, VOUT = 5 V, VIN = 7 V Input voltage range: 2.7 V to 20 V Maximum output current: 200 mA Initial accuracy: ±0.8% Accuracy over line, load, and temperature ±1.8%, TJ = −40°C to +125°C Low dropout voltage: 200 mV (typical) at a 200 mA load,**   $V_{\text{OUT}} = 5 V$ **User-programmable soft start Low quiescent current, I<sub>GND</sub> = 50 μA (typical) with no load Low shutdown current 1.8 μA at V<sub>IN</sub> = 5 V 3.0 μA at VIN = 20 V Stable with a small 2.2 μF ceramic output capacitor Fixed output voltage options: 1.8 V, 2.5 V, 3.3 V, and 5.0 V 15 standard voltages between 1.2 V and 5.0 V are available**  Adjustable output from 1.2 V to V<sub>IN</sub> – V<sub>DO</sub>, output can be **adjusted above initial set point Precision enable 1 mm × 1.2 mm, 6-ball WLCSP** 

## <span id="page-0-1"></span>**APPLICATIONS**

**Regulation to noise sensitive applications ADC and DAC circuits, precision amplifiers, power for VCO VTUNE control Communications and infrastructure Medical and healthcare Industrial and instrumentation** 

### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

Th[e ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) is a CMOS, low dropout (LDO) linear regulator that operates from 2.7 V to 20 V and provides up to 200 mA of output current. This high input voltage LDO is ideal for the regulation of high performance analog and mixed-signal circuits operating from 19 V down to 1.2 V rails. Using an advanced proprietary architecture, the device provides high power supply rejection, low noise, and achieves excellent line and load transient response with a small 2.2 μF ceramic output capacitor. The [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) regulator output noise is 11 μV rms, independent of the output voltage for the fixed options of 5 V or less.

# 20 V, 200 mA, Low Noise, CMOS LDO Linear Regulator

# Data Sheet **[ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf)**

### **TYPICAL APPLICATION CIRCUITS**

<span id="page-0-2"></span>

Figure 1[. ADP7112 w](http://www.analog.com/ADP7112?doc=ADP7112.pdf)ith Fixed Output Voltage, 5 V



<span id="page-0-4"></span>Figure 2[. ADP7112 w](http://www.analog.com/ADP7112?doc=ADP7112.pdf)ith 5 V Output Adjusted to 6 V

The [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) is available in 15 fixed output voltage options. The following voltages are available from stock: 1.2 V (adjustable), 1.8 V, 2.5 V, 3.3 V, and 5.0 V. Additional voltages available by special order are 1.5 V, 1.85 V, 2.0 V, 2.2 V, 2.75 V, 2.8 V, 2.85 V, 3.8 V, 4.2 V, and 4.6 V.

Each fixed output voltage can be adjusted above the initial set point with an external feedback divider. This allows the [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) to provide an output voltage from 1.2 V to  $V_{\text{IN}} - V_{\text{DO}}$  with high PSRR and low noise.

A user-programmable soft start with an external capacitor is available in th[e ADP7112.](http://www.analog.com/ADP7112?doc=ADP7112.pdf) The [ADP7112 i](http://www.analog.com/ADP7112?doc=ADP7112.pdf)s available in a 6-ball 1 mm × 1.2 mm WLCSP, making it a very compact solution.

**Rev. D [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADP7112.pdf&product=ADP7112&rev=D)** 

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

# TABLE OF CONTENTS



## <span id="page-1-0"></span>**REVISION HISTORY**



## **7/2016—Rev. B to Rev. C**





## **12/2014—Rev. A to Rev. B**





**9/2014—Revision 0: Initial Version** 

## <span id="page-2-0"></span>**SPECIFICATIONS**

 $V_{IN} = V_{OUT} + 1 V$  or 2.7 V, whichever is greater,  $V_{OUT} = 5 V$ ,  $EN = V_{IN}$ ,  $I_{OUT} = 10$  mA,  $C_{IN} = C_{OUT} = 2.2 \mu F$ ,  $C_{SS} = 0$  pF,  $T_A = 25^{\circ}C$  for typical specifications, T<sub>J</sub> = −40°C to +125°C for minimum/maximum specifications, unless otherwise noted.



1 Based on an endpoint calculation using 100 μA and 200 mA loads. Se[e Figure 5 f](#page-6-1)or typical load regulation performance for loads less than 1 mA.

2 Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. Dropout applies only for output voltages greater than 2.7 V.

3 Start-up time is defined as the time between the rising edge of EN to VOUT being at 90% of its nominal value.

4 Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 5.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 5.0 V or 4.5 V.

## <span id="page-3-0"></span>**INPUT AND OUTPUT CAPACITANCE, RECOMMENDED SPECIFICATIONS**

### **Table 2.**



1 The minimum input and output capacitance must be greater than 1.5 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, whereas Y5V and Z5U capacitors are not recommended for use with any LDO.

## <span id="page-4-0"></span>ABSOLUTE MAXIMUM RATINGS

**Table 3.** 



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## <span id="page-4-1"></span>**THERMAL DATA**

Absolute maximum ratings apply individually only, not in combination. Th[e ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that  $T_J$  is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature can have to be derated.

In applications with moderate power dissipation and low printed circuit board (PCB) thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The junction temperature of the device is dependent on the ambient temperature, the power dissipation  $(P_D)$  of the device, and the junction-to-ambient thermal resistance of the package  $(\theta_{JA})$ .

Maximum  $T_J$  is calculated from the  $T_A$  and  $P_D$  using the formula

$$
T_J = T_A + (P_D \times \theta_{JA})
$$
 (1)

 $\theta$ <sub>JA</sub> of the package is based on modeling and calculation using a 4-layer board. The  $\theta_{IA}$  is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board design is required. The value of  $\theta_{JA}$  can vary, depending on PCB material, layout, and environmental conditions. The specified values of  $\theta_{JA}$ are based on a 4-layer, 4 in. × 3 in. circuit board. See JESD51-7 and JESD51-9 for detailed information on the board construction.

 $\Psi_{IB}$  is the junction-to-board thermal characterization parameter with units of °C/W. The  $\Psi_{JB}$  of the package is based on modeling and calculation using a 4-layer board. The JESD51-12, Guidelines for Reporting and Using Electronic Package Thermal Information, states that thermal characterization parameters are not the same as thermal resistances.  $\Psi_{\text{IB}}$  measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance ( $\theta_{\text{JB}}$ ). Therefore,  $\Psi_{\text{JB}}$  thermal paths include convection from the top of the package as well as radiation from the package, factors that make  $\Psi_{\text{JB}}$  more useful in real-world app-lications. Maximum  $T_I$  is calculated from the board temperature  $(T_B)$  and  $P_D$  using the formula

$$
T_J = T_B + (P_D \times \Psi_{JB})
$$
 (2)

See JESD51-8 and JESD51-12 for more detailed information about Ψ<sub>JB</sub>.

## <span id="page-4-2"></span>**THERMAL RESISTANCE**

 $\theta_{IA}$ ,  $\theta_{IC}$ , and  $\Psi_{IB}$  are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

## **Table 4. Thermal Resistance**



## <span id="page-4-3"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-5-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



### **Table 5. Pin Function Descriptions**



## <span id="page-6-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = V_{OUT} + 1 V$  or 2.7 V, whichever is greater,  $V_{OUT} = 5 V$ ,  $I_{LOAD} = 10$  mA,  $C_{IN} = C_{OUT} = 2.2 \mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.



Figure 4. Output Voltage ( $V<sub>OUT</sub>$ ) vs. Junction Temperature



Figure 5. Output Voltage (Vout) vs. Load Current (ILOAD)

<span id="page-6-1"></span>

Figure 6. Output Voltage (Vout) vs. Input Voltage (VIN)



Figure 7. Ground Current vs. Junction Temperature







Figure 9. Ground Current vs. Input Voltage (VIN)



Figure 10. Shutdown Current vs. Temperature at Various Input Voltages



Figure 12. Output Voltage (V<sub>OUT</sub>) vs. Input Voltage (V<sub>IN</sub>) in Dropout, V<sub>OUT</sub> = 5 V



Figure 13. Ground Current vs. Input Voltage (V<sub>IN</sub>) in Dropout, V<sub>OUT</sub> = 5 V





Figure 15. Output Voltage (V<sub>OUT</sub>) vs. Load Current (I<sub>LOAD</sub>), V<sub>OUT</sub> = 3.3 V

## Data Sheet **ADP7112**



Figure 16. Output Voltage (V<sub>OUT</sub>) vs. Input Voltage (V<sub>IN</sub>), V<sub>OUT</sub> = 3.3 V



Figure 17. Ground Current vs. Junction Temperature,  $V_{OUT} = 3.3 V$ 



Figure 18. Ground Current vs. Load Current ( $I_{\text{LOAD}}$ ), V<sub>OUT</sub> = 3.3 V



Figure 19. Ground Current vs. Input Voltage (VIN),  $V_{OUT} = 3.3 V$ 







Figure 21. Output Voltage ( $V<sub>OUT</sub>$ ) vs. Input Voltage ( $V<sub>IN</sub>$ ) in Dropout,  $V_{OUT} = 3.3 V$ 



Figure 22. Ground Current vs. Input Voltage (V<sub>IN</sub>) in Dropout, V<sub>OUT</sub> = 3.3 V



Figure 23. Soft Start (SS) Current vs. Temperature, Multiple Input Voltages,  $V_{OUT} = 5 V$ 



Figure 24. Power Supply Rejection Ratio (PSRR) vs. Frequency,  $V_{OUT} = 1.8 V$ , for Various Headroom Voltages



Figure 25. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage,  $V<sub>OUT</sub> = 1.8 V, for Different Frequencies$ 



Figure 26. Power Supply Rejection Ratio (PSRR) vs. Frequency,  $V_{OUT} = 3.3$  V, for Various Headroom Voltages



Figure 27. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage,  $V<sub>OUT</sub> = 3.3 V, for Different Frequencies$ 



Figure 28. Power Supply Rejection Ratio (PSRR) vs. Frequency, Vout = 5 V, for Various Headroom Voltages



Figure 29. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage,  $V<sub>OUT</sub> = 5 V$ , for Different Frequencies



Figure 30. RMS Output Noise vs. Load Current



Figure 31. Output Noise Spectral Density vs. Frequency, ILOAD = 10 mA



Figure 32. Output Noise Spectral Density vs. Frequency, for Different Loads





## <span id="page-12-0"></span>THEORY OF OPERATION

Th[e ADP7112 i](http://www.analog.com/ADP7112?doc=ADP7112.pdf)s a low quiescent current, LDO linear regulator that operates from 2.7 V to 20 V and provides up to 200 mA of output current. Drawing a low 180 μA of quiescent current (typical) at full load makes the [ADP7112 id](http://www.analog.com/ADP7112?doc=ADP7112.pdf)eal for portable equipment. Typical shutdown current consumption is around 3.0 μA at room temperature.

Optimized for use with small 2.2 μF ceramic capacitors, the [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) provides excellent transient performance.



Figure 40. Internal Block Diagram

Internally, th[e ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) consists of a reference, an error amplifier, and a PMOS pass transistor. Output current is delivered via the PMOS pass device, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, allowing less current to pass and decreasing the output voltage.

The [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) is available in 15 fixed output voltage options, ranging from 1.2 V to 5.0 V. Th[e ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) architecture allows any fixed output voltage to be set to a higher voltage with an external voltage divider. For example, a fixed 5 V output can be set to a 6 V output according to the following equation:

$$
V_{OUT} = 5 \text{ V} (1 + R1/R2) \tag{3}
$$

where R1 and R2 are the resistors in the output voltage divider shown in [Figure 41.](#page-12-1)



<span id="page-12-1"></span>Figure 41. Typical Adjustable Output Voltage Application Schematic

It is recommended that the R2 value be less than 200 kΩ to minimize errors in the output voltage caused by the SENSE/ ADJ pin input current. For example, when R1 and R2 each equal 200 kΩ and the default output voltage is 1.2 V, the adjusted output voltage is 2.4 V. The output voltage error introduced by the SENSE/ADJ pin input current is 1 mV or 0.04%, assuming a typical SENSE/ADJ pin input current of 10 nA at 25°C.

The [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) uses the EN pin to enable and disable the VOUT pin under normal operating conditions. When EN is high, VOUT turns on, and when EN is low, VOUT turns off. For automatic startup, tie EN to VIN.

## <span id="page-13-0"></span>APPLICATIONS INFORMATION **CAPACITOR SELECTION**

### <span id="page-13-1"></span>**Output Capacitor**

Th[e ADP7112 i](http://www.analog.com/ADP7112?doc=ADP7112.pdf)s designed for operation with small, space-saving ceramic capacitors, but functions with general-purpose capacitors as long as care is taken with regard to the effective series resistance (ESR) value. The ESR of the output capacitor affects the stability of the LDO control loop. A 2.2 μF capacitance with an ESR of 0.3  $\Omega$  or less is recommended to ensure the stability of the [ADP7112.](http://www.analog.com/ADP7112?doc=ADP7112.pdf) Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of th[e ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) to large changes in load current. [Figure 42 s](#page-13-2)hows the transient responses for an output capacitance value of 2.2 μF.



<span id="page-13-2"></span>Figure 42. Output Transient Response,  $V_{OUT} = 5 V$ ,  $C_{OUT} = 2.2 \mu F$ , CH1 Load Current, CH2 Vout

## **Input Bypass Capacitor**

Connecting a 2.2 μF capacitor from VIN to GND reduces the circuit sensitivity to the PCB layout, especially when long input traces or high source impedance is encountered. If greater than 2.2 μF of output capacitance is required, increase the input capacitor to match it.

### **Input and Output Capacitor Properties**

Any good quality ceramic capacitors can be used with the [ADP7112,](http://www.analog.com/ADP7112?doc=ADP7112.pdf) as long as they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V to 100 V are recommended. Y5V and Z5U dielectrics are not recommended, due to their poor temperature and dc bias characteristics.

[Figure 43 d](#page-13-3)epicts the capacitance vs. voltage bias characteristic of a 0805, 2.2 μF, 10 V, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is ~±15% over the −40°C to +85°C temperature range and is not a function of package or voltage rating.



<span id="page-13-3"></span>Use Equation 1 to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage.

$$
C_{EFF} = C_{BIAS} \times (1 - TEMPCO) \times (1 - TOL)
$$
 (4)

where:

C<sub>BIAS</sub> is the effective capacitance at the operating voltage. TEMPCO is the worst-case capacitor temperature coefficient. TOL is the worst-case component tolerance.

In this example, the worst-case temperature coefficient (TEMPCO) over −40°C to +85°C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and  $C_{\text{BIAS}}$  is 2.09  $\mu$ F at 5 V, as shown in Figure 43.

These values in Equation 1 yield

$$
C_{EFF} = 2.09 \, \mu \text{F} \times (1 - 0.15) \times (1 - 0.1) = 1.59 \, \mu \text{F} \tag{5}
$$

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage.

To guarantee the performance of the [ADP7112,](http://www.analog.com/ADP7112?doc=ADP7112.pdf) it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.

## <span id="page-14-0"></span>**PROGRAMABLE PRECISION ENABLE**

The [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) uses the EN pin to enable and disable the VOUT pin under normal operating conditions. As shown i[n Figure 44,](#page-14-2) when a rising voltage on EN crosses the upper threshold, nominally 1.2 V, VOUT turns on. When a falling voltage on EN crosses the lower threshold, nominally 1.1 V, VOUT turns off. The hysteresis of the EN threshold is typically 100 mV.



Figure 44. Typical  $V_{OUT}$  Response to EN Pin Operation

<span id="page-14-2"></span>The upper and lower thresholds are user programmable and can be set higher than the nominal 1.2 V threshold by using two resistors. The resistance values,  $R_{EN1}$  and  $R_{EN2}$ , can be determined from

 $R_{EN2}$  = nominally 10 kΩ to 100 kΩ (6)

$$
R_{EN1} = R_{EN2} \times (V_{IN} - 1.2 \text{ V})/1.2 \text{ V}
$$
 (7)

where  $V_{IN}$  is the desired turn-on voltage.

The hysteresis voltage increases by the factor  $(R_{EN1} + R_{EN2})/R_{EN2}$ . For the example shown i[n Figure 45,](#page-14-3) the enable threshold is 3.6 V with a hysteresis of 300 mV.



Figure 45. Typical EN Pin Voltage Divider

<span id="page-14-3"></span>[Figure 44](#page-14-2) shows the typical hysteresis of the EN pin. This prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points.

## <span id="page-14-1"></span>**SOFT START**

The [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) uses an internal soft start (SS pin open) to limit the inrush current when the output is enabled. The start-up time for the 3.3 V option is approximately 380 μs from the time the EN active threshold is crossed to when the output reaches 90% of the final value. As shown i[n Figure 46,](#page-14-4) the start-up time is dependent on the output voltage setting.



<span id="page-14-4"></span>An external capacitor connected to the SS pin determines the soft start time. This SS pin can be left open for a typical 380 μs start-up time. Do not ground this pin. When an external soft start capacitor  $(C_{ss})$  is used, the soft start time is determined by the following equation:

$$
SSTIME \text{ (sec)} = t_{START-UP \text{ at } 0 \text{ } pF} + (0.6 \times C_{SS})/I_{ss} \tag{8}
$$

where:

 $t_{START-UP\ at 0\ pF}$  is the start-up time at  $C_{SS} = 0$  pF (typically 380 μs).  $C_{SS}$  is the soft start capacitor  $(F)$ .

 $I_{ss}$  is the soft start current (typically 1.15  $\mu$ A).



Figure 47. Typical Soft Start Behavior, Different Css

## <span id="page-15-0"></span>**NOISE REDUCTION OF THE [ADP7112](http://www.analog.com/ADP7118?doc=ADP7118.pdf) IN ADJUSTABLE MODE**

The ultralow output noise of th[e ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) is achieved by keeping the LDO error amplifier in unity gain and setting the reference voltage equal to the output voltage. This architecture does not work for an adjustable output voltage LDO in the conventional sense. However, th[e ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) architecture allows any fixed output voltage to be set to a higher voltage with an external voltage divider. For example, a fixed 5 V output can be set to a 6 V output according to Equation 3 (see [Figure 2\).](#page-0-4)

 $V_{OUT} = 5 V(1 + R1/R2)$ 

The disadvantage in using th[e ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) in this manner is that the output voltage noise is proportional to the output voltage. Therefore, it is best to choose a fixed output voltage that is close to the target voltage to minimize the increase in output noise.

The adjustable LDO circuit can be modified to reduce the output voltage noise to levels close to that of the fixed output [ADP7112.](http://www.analog.com/ADP7112?doc=ADP7112.pdf) The circuit shown i[n Figure 48](#page-15-3) adds two additional components to the output voltage setting resistor divider.  $C_{NR}$ and R<sub>NR</sub> are added in parallel with R1 to reduce the ac gain of the error amplifier. R<sub>NR</sub> is chosen to be small with respect to R2. If  $R_{NR}$  is 1% to 10% of the value of R2, the minimum ac gain of the error amplifier is approximately 0.1 dB to 0.8 dB. The actual gain is determined by the parallel combination of  $R_{NR}$  and R1. This gain ensures that the error amplifier always operates at slightly greater than unity gain.

 $C_{NR}$  is chosen by setting the reactance of  $C_{NR}$  equal to R1 –  $R_{NR}$ at a frequency between 1 Hz and 50 Hz. This setting places the frequency where the ac gain of the error amplifier is 3 dB down from the dc gain.



<span id="page-15-3"></span>The noise of the adjustable LDO is found by using the following formula, assuming the noise of a fixed output LDO is approximately 11 μV.

 $Noise = 11 \mu V \times (R_{PAR} + R2)/R2$  (9)

where  $R_{PAR}$  is a parallel combination of R1 and  $R_{NR}$ .

Based on the component values shown i[n Figure 48,](#page-15-3) the [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) has the following characteristics:

- $\bullet$  DC gain of 2 (6 dB)
- 3 dB roll-off frequency of 1.59 Hz
- High frequency ac gain of 1.09 (0.75 dB)
- Noise reduction factor of 1.83 (5.25 dB)
- RMS noise of the adjustable LDO without noise reduction of 22 μV rms
- RMS noise of the adjustable LDO with noise reduction (assuming 11  $\mu$ V rms for fixed voltage option) of 12  $\mu$ V rms

## <span id="page-15-1"></span>**CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION**

The [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) is protected against damage due to excessive power dissipation by current and thermal overload protection circuits. Th[e ADP7112 i](http://www.analog.com/ADP7112?doc=ADP7112.pdf)s designed to current limit when the output load reaches 360 mA (typical). When the output load exceeds 360 mA, the output voltage is reduced to maintain a constant current limit.

Thermal overload protection is included, which limits the junction temperature to a maximum of 150°C (typical). Under extreme conditions (that is, high ambient temperature and/or high power dissipation) when the junction temperature starts to rise above 150°C, the output is turned off, reducing the output current to zero. When the junction temperature drops below 135°C, the output is turned on again, and output current is restored to the operating value.

Consider the case where a hard short from VOUT to ground occurs. At first, th[e ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) current limits, so that only 360 mA is conducted into the short. If self heating of the junction is great enough to cause the temperature to rise above 150°C, thermal shutdown activates, turning off the output and reducing the output current to zero. As the junction temperature cools and drops below 135°C, the output turns on and conducts 360 mA into the short, again causing the junction temperature to rise above 150°C. This thermal oscillation between 135°C and 150°C causes a current oscillation between 360 mA and 0 mA that continues as long as the short remains at the output.

Current-limit and thermal limit protections protect the device against accidental overload conditions. For reliable operation, device power dissipation must be externally limited so that the junction temperature does not exceed 125°C.

## <span id="page-15-2"></span>**EFFECT OF NOISE REDUCTION ON START-UP TIME**

The start-up time of the [ADP7112 i](http://www.analog.com/adp7112?doc=adp7112.pdf)s affected by the noise reduction network and must be considered in applications where power supply sequencing is critical.

The noise reduction circuit adds a pole in the feedback loop, slowing down the start-up time. The start-up time for an adjustable model with a noise reduction network can be approximated using the following equation:

 $SSNR_{TIME}$  (sec) = 5.5  $\times$  C<sub>NR</sub>  $\times$  (R<sub>NR</sub> + R<sub>1</sub>)

For a C<sub>NR</sub>, R<sub>NR</sub>, and R<sub>1</sub> combination of 1  $\mu$ F, 10 kΩ, and 100 kΩ as shown in [Figure 48, t](#page-15-3)he start-up time is approximately 0.6 sec. When SSNR<sub>TIME</sub> is greater than SS<sub>TIME</sub>, SSNR<sub>TIME</sub> dictates the length of the start-up time instead of the soft start capacitor.

## <span id="page-16-0"></span>**THERMAL CONSIDERATIONS**

In applications with a low input-to-output voltage differential, the [ADP7112](http://www.analog.com/ADP7112?doc=ADP7112.pdf) does not dissipate much heat. However, in applications with high ambient temperature and/or high input voltage, the heat dissipated in the package can become large enough to cause the junction temperature of the die to exceed the maximum junction temperature of 125°C.

When the junction temperature exceeds 150°C, the converter enters thermal shutdown. It recovers only after the junction temperature has decreased below 135°C to prevent any permanent damage. Therefore, thermal analysis for the chosen application is very important to guarantee reliable performance over all conditions. The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to the power dissipation, as shown in Equation 1.

To guarantee reliable operation, the junction temperature of the [ADP7112 m](http://www.analog.com/ADP7112?doc=ADP7112.pdf)ust not exceed 125°C. To ensure that the junction temperature stays below this maximum value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air ( $\theta_{JA}$ ). The  $\theta_{JA}$ number is dependent on the package assembly compounds that are used and the amount of copper solders the package GND pin to the PCB.

[Table 6](#page-16-1) shows typical  $\theta_{JA}$  values of the 6-ball WLCSP package for various PCB copper sizes. The typical  $\Psi_{JB}$  value for the 6-ball WLCSP package is 58°C/W.

### <span id="page-16-1"></span>**Table 6. Typical θJA Values**



1 Device soldered to minimum size pin traces.

To calculate the junction temperature of the [ADP7112,](http://www.analog.com/ADP7112?doc=ADP7112.pdf) use Equation 1.

 $T_J = T_A + (P_D \times \theta_{JA})$ 

where:

 $T_A$  is the ambient temperature.

 $P<sub>D</sub>$  is the power dissipation in the die, given by

$$
P_D = ((V_{IN} - V_{OUT}) \times I_{LOAD}) + (V_{IN} \times I_{GND}) \tag{10}
$$

where:

 $V_{IN}$  and  $V_{OUT}$  are input and output voltages, respectively. ILOAD is the load current.

I<sub>GND</sub> is the ground current.

Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to the following:

$$
T_J = T_A + (((V_{IN} - V_{OUT}) \times I_{LOAD}) \times \theta_{JA})
$$
\n(11)

As shown in Equation 4, for a given ambient temperature, inputto-output voltage differential, and continuous load current, there exists a minimum copper size requirement for the PCB to ensure that the junction temperature does not rise above 125°C. [Figure 49 t](#page-16-2)[o Figure 51](#page-17-0) show junction temperature calculations for different ambient temperatures, power dissipation, and areas of PCB copper.

In the case where the board temperature is known, use the thermal characterization parameter,  $\Psi_{JB}$ , to estimate the junction temperature rise (se[e Figure 52\)](#page-17-1). Calculate the maximum junction temperature by using Equation 2.

$$
T_J=T_B+(P_D\times\Psi_{JB})
$$

The typical value of  $\Psi_{\text{IB}}$  is 58°C/W for the 6-ball WLCSP package.

<span id="page-16-2"></span>

# ADP7112 Data Sheet

<span id="page-17-0"></span>



<span id="page-17-1"></span>Figure 52. WLCSP Junction Temperature Rise, Different Board Temperatures

## <span id="page-18-0"></span>PCB LAYOUT CONSIDERATIONS

Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of th[e ADP7112.](http://www.analog.com/ADP7112?doc=ADP7112.pdf) However, as listed in [Table 6,](#page-16-1) a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits.

Place the input capacitor as close as possible to the VIN and GND pins. Place the output capacitor as close as possible to the VOUT and GND pins. Use of 0805 or 1206 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited.



Figure 53. Example WLCSP PCB Layout

# ADP7112 Data Sheet

## **Table 7. Recommended LDOs for Super Low Noise Operation**



## **Table 8. Related Devices**



## <span id="page-20-0"></span>OUTLINE DIMENSIONS



Figure 54. 6-Ball Wafer Level Chip Scale Package [WLCSP] 1.00 mm  $\times$  1.20 mm Body (CB-6-15) Dimensions shown in millimeters

## <span id="page-20-1"></span>**ORDERING GUIDE**



1 Z = RoHS Compliant Part.

<sup>2</sup>For additional voltage options, contact a local Analog Devices, Inc., sales or distribution representative.

<sup>3</sup> The evaluation boards are preconfigured with an adjustable ADP7112.

**©2014–2020 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D12508-3/20(D)** 



Rev. D | Page 21 of 21