

# CY62157CV30/33

#### Features

- Temperature Ranges
  - Automotive-A: –40°C to 85°C
- Automotive-E: –40°C to 125°C
- Voltage range:
  - CY62157CV30: 2.7V-3.3V
  - CY62157CV33: 3.0V–3.6V
- Ultra-low active power
  - Typical active current: 1.5 mA @ f = 1 MHz
  - Typical active current: 5.5 mA @ f = f<sub>max</sub>
- Low standby power
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$  and  $\overline{OE}$  features
- · Automatic power-down when deselected
- CMOS for optimum speed/power
- Available in Pb-free and non Pb-free 48-ball FBGA package

#### Functional Description<sup>[1]</sup>

The CY62157CV30/33 are high-performance CMOS static RAMs organized as 512K words by 16 bits. These devices feature advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>™</sup>) in portable applications such as cellular telephones. The devices also have an automatic power-down feature that

# 512K x 16 Static RAM

significantly reduces power consumption by 80% when addresses are not toggling. The device can also be put into standby mode reducing power consumption by more than 99% when deselected ( $CE_1$  HIGH or  $CE_2$  LOW or both BLE and BHE are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected ( $CE_1$ HIGH or  $CE_2$  LOW), outputs are disabled ( $\overline{OE}$  HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation ( $\overline{CE}_1$  LOW and  $CE_2$ HIGH and WE LOW).

<u>Writing to the device is accomplished by taking Chip Enable 1</u> ( $\overline{CE}_1$ ) and Write Enable (WE) inp<u>uts L</u>OW and Chip Enable 2 ( $\overline{CE}_2$ ) HIGH. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified<u>on</u> the address pins (A<sub>0</sub> through A<sub>18</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>).

Reading from the device is accomplished by taking Chip Enable 1 ( $\overline{CE}_1$ ) and Output Enable ( $\overline{OE}$ ) LOW and Chip Enable 2 ( $\overline{CE}_2$ ) HIGH while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes.

The CY62157CV30/33 are available in a 48-ball FBGA package.



#### Note:

1. For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.

Cypress Semiconductor Corporation Document #: 38-05014 Rev. \*F

Revised August 31, 2006

408-943-2600



#### **Product Portfolio**

|             |              |      |                            |      | Power Dissipation                         |      |                            |            |                            |      |
|-------------|--------------|------|----------------------------|------|-------------------------------------------|------|----------------------------|------------|----------------------------|------|
|             |              |      |                            |      | Operating (I <sub>CC</sub> ) mA Standby ( |      | ov (lepa)                  |            |                            |      |
|             |              | ,    | V <sub>CC</sub> Range      | •    | f = 1 MHz f = f <sub>max</sub>            |      |                            | μ <b>A</b> |                            |      |
| Product     | Range        | Min. | <b>Typ.</b> <sup>[2]</sup> | Max. | <b>Typ.</b> <sup>[2]</sup>                | Max. | <b>Typ.</b> <sup>[2]</sup> | Max.       | <b>Typ.</b> <sup>[2]</sup> | Max. |
| CY62157CV30 | Automotive-E | 2.7V | 3.0V                       | 3.3V | 1.5                                       | 3    | 7                          | 15         | 8                          | 70   |
| CY62157CV33 | Automotive-A | 3.0V | 3.3V                       | 3.6V | 1.5                                       | 3    | 5.5                        | 12         | 10                         | 30   |
|             | Automotive-E | Ī    |                            |      | 1.5                                       | 3    | 7                          | 15         | 10                         | 80   |

# Pin Configurations<sup>[2, 3, 4]</sup>



#### **Pin Definitions**

| Name          | Definition                                                                                                                                                                                           |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input         | A <sub>0</sub> -A <sub>18</sub> . Address Inputs                                                                                                                                                     |
| Input/Output  | I/O <sub>0</sub> -I/O <sub>15</sub> . Data lines. Used as input or output lines depending on operation                                                                                               |
| Input/Control | WE. Write Enable, Active LOW. When selected LOW, a WRITE is conducted. When selected HIGH, a READ is conducted.                                                                                      |
| Input/Control | CE <sub>1</sub> . Chip Enable 1, Active LOW.                                                                                                                                                         |
| Input/Control | CE <sub>2</sub> . Chip Enable 2, Active HIGH.                                                                                                                                                        |
| Input/Control | <b>OE</b> . Output Enable, Active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins |
| Ground        | Vss. Ground for the device                                                                                                                                                                           |
| Power Supply  | Vcc. Power supply for the device                                                                                                                                                                     |

#### Notes:

<sup>2.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ.)}$ ,  $T_A = 25^{\circ}C$ . 3. NC pins are not connected on the die.

<sup>4.</sup> E3 (DNU) can be left as NC or V<sub>SS</sub> to ensure proper application.



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guide-lines, not tested.)  $% \label{eq:constraint}$ 

| Storage Temperature                                             | –65°C to +150°C                    |
|-----------------------------------------------------------------|------------------------------------|
| Ambient Temperature with<br>Power Applied                       | –55°C to +125°C                    |
| Supply Voltage to Ground Potential                              | -0.5V to V <sub>ccmax</sub> + 0.5V |
| DC Voltage Applied to Outputs<br>in High-Z State <sup>[5]</sup> | –0.5V to V <sub>CC</sub> + 0.3V    |
| DC Input Voltage <sup>[5]</sup>                                 |                                    |
| Output Current into Outputs (LOW)                               | 20 mA                              |

#### Electrical Characteristics Over the Operating Range

| Static Discharge Voltage       | > 2001 | V |
|--------------------------------|--------|---|
| (per MIL-STD-883, Method 3015) |        |   |
|                                |        |   |

Latch-up Current ...... > 200 mA

#### **Operating Range**

| Device      | Range        | Ambient<br>Temperature<br>[T <sub>A</sub> ] <sup>[6]</sup> | v <sub>cc</sub> |
|-------------|--------------|------------------------------------------------------------|-----------------|
| CY62157CV30 | Automotive-E | -40°C to +125°C                                            | 2.7V-3.3V       |
| CY62157CV33 | Automotive-A | -40°C to +85°C                                             | 3.0V-3.6V       |
|             | Automotive-E | -40°C to +125°C                                            |                 |

|                  |                                                       |                                                                                                                                                                                                                                  |                                        | CY62157CV30-70 |                            | 30-70           |      |
|------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------|----------------------------|-----------------|------|
| Parameter        | Description                                           | Test Conditions                                                                                                                                                                                                                  |                                        | Min.           | <b>Typ.</b> <sup>[2]</sup> | Max.            | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                                   | $I_{OH} = -1.0 \text{ mA}$                                                                                                                                                                                                       | $V_{CC} = 2.7V$                        | 2.4            |                            |                 | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                    | I <sub>OL</sub> = 2.1 mA                                                                                                                                                                                                         | $V_{CC} = 2.7V$                        |                |                            | 0.4             | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                    |                                                                                                                                                                                                                                  |                                        | 2.2            |                            | $V_{CC} + 0.3V$ | V    |
| V <sub>IL</sub>  | Input LOW Voltage                                     |                                                                                                                                                                                                                                  |                                        | -0.3           |                            | 0.8             | V    |
| I <sub>IX</sub>  | Input Leakage<br>Current                              | $GND \le V_1 \le V_{CC}$                                                                                                                                                                                                         |                                        | -10            |                            | +10             | μA   |
| I <sub>OZ</sub>  | Output Leakage<br>Current                             | $GND \leq V_O \leq V_{CC}$ , Output Disabled                                                                                                                                                                                     |                                        | -10            |                            | +10             | μA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating                             | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                                                         | $V_{\rm CC} = 3.3 V$                   |                | 7                          | 15              | mA   |
|                  | Supply<br>Current                                     | f = 1 MHz                                                                                                                                                                                                                        | I <sub>OUT</sub> = 0 mA<br>CMOS Levels |                | 1.5                        | 3               |      |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down<br>Current— CMOS<br>Inputs | $ \begin{array}{l} \overline{CE}_1 \geq V_{CC} - 0.2V \text{ or } CE_2 \leq 0.2V \\ V_{IN} \geq V_{CC} - 0.2V \text{ or } V_{IN} \leq 0.2V, \\ f = f_{max} (Address and Data Only), \\ f = 0 (OE, WE, BHE and BLE) \end{array} $ |                                        |                | 8                          | 70              | μA   |
| I <sub>SB2</sub> | Automatic CE<br>Power-Down<br>Current—CMOS<br>Inputs  | $\label{eq:cell} \begin{array}{l} \overline{CE}_1 \geq V_{CC} - 0.2V \text{ or } CE_2 \leq 0.2V \\ V_{IN} \geq V_{CC} - 0.2V \text{ or } V_{IN} \leq 0.2V, \\ f = 0, \ V_{CC} = 3.3V \end{array}$                                |                                        |                | 8                          | 70              | μA   |

Notes: 5.  $V_{IL(min.)} = -2.0V$  for pulse durations less than 20 ns. 6.  $T_A$  is the "Instant-On" case temperature.



# Electrical Characteristics Over the Operating Range

|                  |                                      |                                                                                                                                                                                                |                                                       |                   | C    | 62157CV                    | 33-70           |      |
|------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------|------|----------------------------|-----------------|------|
| Parameter        | Description                          | Test Cond                                                                                                                                                                                      | ditions                                               |                   | Min. | <b>Typ.</b> <sup>[2]</sup> | Max.            | Unit |
| V <sub>OH</sub>  | Output HIGH<br>Voltage               | $I_{OH} = -1.0 \text{ mA}$<br>$V_{CC} = 3.0 \text{V}$                                                                                                                                          | $V_{OH} = -1.0 \text{ mA}$<br>$V_{CC} = 3.0 \text{V}$ |                   | 2.4  |                            |                 | V    |
| V <sub>OL</sub>  | Output LOW<br>Voltage                | I <sub>OL</sub> = 2.1 mA<br>V <sub>CC</sub> = 3.0V                                                                                                                                             |                                                       |                   |      |                            | 0.4             | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                   |                                                                                                                                                                                                |                                                       |                   | 2.2  |                            | $V_{CC} + 0.3V$ | V    |
| V <sub>IL</sub>  | Input LOW Voltage                    |                                                                                                                                                                                                |                                                       |                   | -0.3 |                            | 0.8             | V    |
| I <sub>IX</sub>  | Input Leakage                        | $GND \le V_I \le V_{CC}$                                                                                                                                                                       |                                                       | Auto-A            | -1   |                            | +1              | μA   |
|                  | Current                              |                                                                                                                                                                                                |                                                       | Auto-E            | -10  |                            | +10             | μA   |
| I <sub>OZ</sub>  | Output Leakage                       | $GND \leq V_O \leq V_{CC}$ , Output Dis                                                                                                                                                        | sabled                                                | Auto-A            | -1   |                            | +1              | μA   |
|                  | Current                              |                                                                                                                                                                                                |                                                       | Auto-E            | -10  |                            | +10             | μA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating            | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                       | $V_{\rm CC} = 3.6V$                                   | Auto-A            |      | 5.5                        | 12              | mA   |
|                  | Supply<br>Current                    |                                                                                                                                                                                                | I <sub>OUT</sub> = 0 mA<br>CMOS Levels                | Auto-E            |      | 7                          | 15              | I    |
|                  |                                      | f = 1 MHz                                                                                                                                                                                      |                                                       | Auto-A/<br>Auto-E |      | 1.5                        | 3               |      |
| I <sub>SB1</sub> | Automatic CE                         | $\overline{CE}_1 \ge V_{CC} - 0.2V$ or                                                                                                                                                         |                                                       | Auto-A            |      | 10                         | 30              | μA   |
|                  | Power-Down<br>Current—CMOS<br>Inputs | $\begin{array}{l} CE_2 \leq 0.2 \\ V_{IN} \geq V_{CC} - 0.2 \\ V_{IN} \leq 0.2 \\ f = f_{max} \text{ (Address and Data Only),} \\ f = 0 \text{ (OE,WE,BHE,and BLE)} \end{array}$               |                                                       | Auto-E            |      | 10                         | 80              | μA   |
| I <sub>SB2</sub> | Automatic CE                         | $\overline{CE}_1 \ge V_{CC} - 0.2V$ or                                                                                                                                                         |                                                       | Auto-A            |      | 10                         | 30              | μA   |
|                  | Power-Down<br>Current—CMOS<br>Inputs | $\begin{array}{l} {\sf CE}_2 \leq 0.2 \\ {\sf V}_{\sf IN} \geq {\sf V}_{\sf CC} - 0.2 \\ {\sf V}_{\sf IN} \leq 0.2 \\ {\sf V}, \\ {\sf f} = 0,  {\sf V}_{\sf CC} = 3.6 \\ {\sf V} \end{array}$ |                                                       | Auto-E            |      | 10                         | 80              | μA   |

#### Thermal Resistance<sup>[7]</sup>

| Parameter       | Description                                 | Test Conditions                                                        | FBGA | Unit |
|-----------------|---------------------------------------------|------------------------------------------------------------------------|------|------|
| Θ <sub>JA</sub> | Thermal Resistance<br>(Junction to Ambient) | Still Air, soldered on a 3 x 4.5 inch, two-layer printed circuit board | 55   | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance<br>(Junction to Case)    |                                                                        | 16   | °C/W |

Note: 7. Tested initially and after any design or process changes that may affect these parameters.



#### Capacitance<sup>[7]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ.)}$                 | 8    | pF   |

#### **AC Test Loads and Waveforms**



| Parameters      | 3.0V  | 3.3V  | Unit |
|-----------------|-------|-------|------|
| R1              | 1.105 | 1.216 | ΚΩ   |
| R2              | 1.550 | 1.374 | ΚΩ   |
| R <sub>TH</sub> | 0.645 | 0.645 | KΩ   |
| V <sub>TH</sub> | 1.75  | 1.75  | V    |

#### Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Description                             | Conditions                                                           |        | Min.            | <b>Typ.</b> <sup>[2]</sup> | Max. | Unit |
|---------------------------------|-----------------------------------------|----------------------------------------------------------------------|--------|-----------------|----------------------------|------|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention      |                                                                      |        | 1.5             |                            |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current                  | $V_{CC} = 1.5V, \overline{CE}_1 \ge V_{CC} - 0.2V$ or                | Auto-A |                 | 4                          | 20   | μA   |
|                                 |                                         | $CE_2 \le 0.2V$ ,<br>$V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ | Auto-E |                 | 4                          | 60   | μA   |
| t <sub>CDR</sub> <sup>[8]</sup> | Chip Deselect to Data<br>Retention Time |                                                                      |        | 0               |                            |      | ns   |
| t <sub>R</sub> <sup>[8]</sup>   | Operation Recovery Time                 |                                                                      |        | t <sub>RC</sub> |                            |      | ns   |

## Data Retention Waveform<sup>[9]</sup>



#### Notes:

8. <u>Full Device</u> AC operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> > 100 μs or stable at V<sub>CC(min.)</sub> > 100 μs.
 9. BHE.BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE.



#### Switching Characteristics Over the Operating Range <sup>[10]</sup>

|                                   |                                                                           | 70   |      |      |  |
|-----------------------------------|---------------------------------------------------------------------------|------|------|------|--|
| Parameter                         | Description                                                               | Min. | Max. | Unit |  |
| Read Cycle                        |                                                                           | •    | •    |      |  |
| t <sub>RC</sub>                   | Read Cycle Time                                                           | 70   |      | ns   |  |
| t <sub>AA</sub>                   | Address to Data Valid                                                     |      | 70   | ns   |  |
| t <sub>oha</sub>                  | Data Hold from Address Change                                             | 10   |      | ns   |  |
| t <sub>ACE</sub>                  | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid                |      | 70   | ns   |  |
| t <sub>DOE</sub>                  | OE LOW to Data Valid                                                      |      | 35   | ns   |  |
| t <sub>LZOE</sub>                 | OE LOW to Low-Z <sup>[11]</sup>                                           | 5    |      | ns   |  |
| t <sub>HZOE</sub>                 | OE HIGH to High-Z <sup>[11, 12]</sup>                                     |      | 25   | ns   |  |
| t <sub>LZCE</sub>                 | $\overline{CE}_1$ LOW and $CE_2$ HIGH to Low-Z <sup>[11]</sup>            | 10   |      | ns   |  |
| t <sub>HZCE</sub>                 | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to High-Z <sup>[11, 12]</sup> |      | 25   | ns   |  |
| t <sub>PU</sub>                   | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power-up                  | 0    |      | ns   |  |
| t <sub>PD</sub>                   | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to Power-down                 |      | 70   | ns   |  |
| t <sub>DBE</sub>                  | BHE/BLE LOW to Data Valid                                                 |      | 70   | ns   |  |
| t <sub>LZBE</sub> <sup>[11]</sup> | BHE/BLE LOW to Low-Z <sup>[13]</sup>                                      | 5    |      | ns   |  |
| t <sub>HZBE</sub>                 | BHE/BLE HIGH to High-Z <sup>[11, 12]</sup>                                |      | 25   | ns   |  |
| Write Cycle <sup>[14]</sup>       |                                                                           | •    |      |      |  |
| t <sub>wc</sub>                   | Write Cycle Time                                                          | 70   |      | ns   |  |
| t <sub>SCE</sub>                  | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End                 | 60   |      | ns   |  |
| t <sub>AW</sub>                   | Address Set-up to Write End                                               | 60   |      | ns   |  |
| t <sub>HA</sub>                   | Address Hold from Write End                                               | 0    |      | ns   |  |
| t <sub>SA</sub>                   | Address Set-up to Write Start                                             | 0    |      | ns   |  |
| t <sub>PWE</sub>                  | WE Pulse Width                                                            | 50   |      | ns   |  |
| t <sub>BW</sub>                   | BHE/BLE Pulse Width                                                       | 60   |      | ns   |  |
| t <sub>SD</sub>                   | Data Set-up to Write End                                                  | 30   |      | ns   |  |
| t <sub>HD</sub>                   | Data Hold from Write End                                                  | 0    |      | ns   |  |
| t <sub>HZWE</sub>                 | WE LOW to High-Z <sup>[11, 12]</sup>                                      |      | 25   | ns   |  |
| t <sub>LZWE</sub>                 | WE HIGH to Low-Z <sup>[11]</sup>                                          | 5    |      | ns   |  |

Notes:

10. Test conditions assume signal transition time of 5 ns or less, timing reference levels of V<sub>CC(typ.)</sub>/2, input pulse levels of 0 to V<sub>CC(typ.)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.
11. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.

12. t<sub>HZOE</sub>, t<sub>HZE</sub>, t<sub>HZE</sub>, tables are toggled together this value is 10 ns.
13. When both byte enables are toggled together this value is 10 ns.
14. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>|L</sub>, BHE and/or BLE = V<sub>|L</sub>, CE<sub>2</sub> = V<sub>|H</sub>. All signals must be ACTIVE to initiate a Write and any of these signals can terminate a Write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the Write.



#### **Switching Waveforms**

Read Cycle No. 1 (Address Transition Controlled)<sup>[15, 16]</sup>



# Read Cycle No. 2 (OE Controlled)<sup>[16, 17]</sup>



#### Notes:

15. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IL}$ ,  $CE_2 = V_{IH}$ . 16.  $\overline{WE}$  is HIGH for Read cycle. 17. Address valid prior to or coincident with  $\overline{CE}_1$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW and  $CE_2$  transition HIGH.



Switching Waveforms (continued)

Write Cycle No. 1 (WE Controlled)<sup>[14, 18, 19]</sup>



#### Notes:

18. Data I/O is high-impedance if  $\overline{\text{OE}} = \text{V}_{\text{IH}}$ . 19. If  $\overline{\text{CE}}_1$  goes HIGH or  $\text{CE}_2$  goes LOW simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in a high-impedance state. 20. During this period, the I/Os are in output state and input signals should not be applied.



Switching Waveforms (continued)

Write Cycle No. 2 ( $\overline{CE}_1$  or  $CE_2$  Controlled) <sup>[14, 18, 19]</sup>



Write Cycle No. 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)<sup>[19]</sup>





Switching Waveforms (continued) Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)<sup>[19]</sup>



#### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs                                                                                   | Mode                | Power                      |
|-----------------|-----------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power-Down | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power-Down | Standby (I <sub>SB</sub> ) |
| Х               | Х               | Х  | Х  | Н   | Н   | High Z                                                                                           | Deselect/Power-Down | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н  | L  | L   | L   | Data Out (I/O <sub>O</sub> -I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | Н   | L   | Data Out (I/O <sub>O</sub> -I/O <sub>7</sub> );<br>I/O <sub>8</sub> -I/O <sub>15</sub> in High Z | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | Н   | Data Out $(I/O_8-I/O_{15})$ ;<br>$I/O_0-I/O_7$ in High Z                                         | Read                | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | L   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | Н   | L   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | Н   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | L   | Data In (I/O <sub>O</sub> -I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Н   | L   | Data In (I/O <sub>O</sub> -I/O <sub>7</sub> );<br>I/O <sub>8</sub> -I/O <sub>15</sub> in High Z  | Write               | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | Н   | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z  | Write               | Active (I <sub>CC</sub> )  |



# Typical DC and AC Characteristics<sup>[2]</sup>





#### **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                         | Operating<br>Range |
|---------------|----------------------|--------------------|--------------------------------------|--------------------|
| 70            | CY62157CV30LL-70BAE  | 51-85128           | 48-Ball (6 mm x 10 mm x 1.2 mm) FBGA | Automotive-E       |
|               | CY62157CV33LL-70BAXA |                    |                                      | Automotive-A       |
|               | CY62157CV33LL-70BAE  |                    |                                      | Automotive-E       |

#### **Package Diagram**





MoBL, MoBL2, and More Battery Life are trademarks of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders.

#### Document #: 38-05014 Rev. \*F

© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



# **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                      |
|------|---------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 106184  | 05/10/01   | HRT/MGN            | New data sheet – Advance Information                                                                                                                                                                       |
| *A   | 107241  | 07/24/01   | MGN                | Made corrections to Advance Information<br>Added 55 ns bin                                                                                                                                                 |
| *B   | 109621  | 03/11/02   | MGN                | Changed from Advance Information to Final                                                                                                                                                                  |
| *C   | 114218  | 05/01/02   | GUG/MGN            | Improved Typical and Max I <sub>CC</sub> values                                                                                                                                                            |
| *D   | 238448  | See ECN    | AJU                | Added Automotive Product Information                                                                                                                                                                       |
| *E   | 269729  | See ECN    | SYT                | Added Automotive Product information for CY62157CV30 – 70 ns<br>Added I <sub>IX</sub> and I <sub>OZ</sub> values for Automotive range of CY62157CV33 – 70 ns                                               |
| *F   | 498575  | See ECN    | NXR                | Removed Industrial Operating Range<br>Removed 55 ns speed bin<br>Removed CY62157CV25 part number from the Product Offering<br>Added Automotive-A operating range<br>Updated the Ordering Information Table |