

# MP6540H, MP6540HA

50V, 5A, Three-Phase Power Stage

## DESCRIPTION

The MP6540H and MP6540HA are three-phase brushless DC motor drivers. These devices integrate three half-bridges consisting of six Nchannel power MOSFETs, pre-drivers, gate drive power supplies, and current-sense amplifiers.

The MP6540H has enable (EN) and PWM inputs for each half-bridge, while the MP6540HA has separate high-side and low-side Otherwise, both parts are identical. References to the MP6540H in this document also apply to the MP6540HA, unless otherwise noted.

The MP6540H can deliver up to 6A of peak current and 5A of continuous output current, based on thermal and PCB conditions. The MP6540H uses an internal charge pump to generate the gate drive supply voltage for the high-side MOSFETs, and a trickle charge circuit that maintains sufficient gate drive voltage to operate at 100% duty cycle.

Internal safety features include thermal shutdown, under-voltage lockout (UVLO), and over-current protection (OCP).

The MP6540H is available in a QFN-26 (5mmx5mm) package.

#### **FEATURES**

- 5.5V to 50V Operating Supply Voltage
- Three Integrated Half-Bridge Drivers
- Maximum 5A Output Current, 6A Peak Current
- MOSFET On Resistance: HS + LS  $45m\Omega$
- MP6540H: PWM and Enable Inputs MP6540HA: HS and LS Inputs
- Internal Charge Pump Supports 100% Duty Cycle Operation
- **Automatic Synchronous Rectification**
- UVLO and Thermal Shutdown Protection
- Over-Current Protection (OCP)
- Integrated Bidirectional Current-Sense **Amplifiers**
- Available in a QFN-26 (5mmx5mm) Package

## APPLICATIONS

- **Brushless DC Motors**
- Permanent Synchronous Magnet Motors

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



## **TYPICAL APPLICATION**





## **ORDERING INFORMATION**

| Part Number   | Package          | Top Marking | MSL Rating |
|---------------|------------------|-------------|------------|
| MP6540HGU*    | QFN-26 (5mmx5mm) | See Below   | 1          |
| MP6540HGU-A** | QFN-26 (5mmx5mm) | See Below   | I          |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP6540HGU–Z).

# TOP MARKING (MP6540HGU)

# **TOP MARKING (MP6540HGU-A)**

**MPSYYWW** MPSYYWW MP6540H MP6540H LLLLLLL LLLLLLL Α

MPS: MPS prefix YY: Year code WW: Week code MP6540H: Part number LLLLLL: Lot number

MPS: MPS prefix YY: Year code WW: Week code MP6540H: Part number LLLLLL: Lot number A: Part number suffix

## **PACKAGE REFERENCE**

|           | TOP VIEW    |             |             |                         |          |                   |            |     | TC    | P VII   | EW                      |          |                     |
|-----------|-------------|-------------|-------------|-------------------------|----------|-------------------|------------|-----|-------|---------|-------------------------|----------|---------------------|
|           | SA<br>26    | VIN         | SB<br>24    | VIN                     | SC<br>22 |                   |            | SA  | VIN   | SB      | VIN                     | SC<br>22 |                     |
|           |             |             |             | 44                      | 1 [      |                   |            | 11  |       | 11      | -                       | 11       |                     |
| NFAULT 1  |             |             |             | 1                       |          | CP2               | NFAULT 1   |     |       | 1 1     | 1 1                     | į        | ( _ <u>21</u>   CP2 |
| NSLEEP 2  |             | 1 !         | 11          | 1 1                     |          | CP1               | NSLEEP  2) | ļį  |       | 11      | 1 1                     | įţ       | ( _ <u>zo</u>   CP1 |
| ENA 3 _ ) |             | 11          | 11          |                         |          | ( _ <u>19</u> VCP | LSA  3)    | i i |       | İ       | 11                      | İ        | ( _ <u>19 </u> VCP  |
| ENB 4     | `_ <i>j</i> | `_ <i>j</i> | `_ <i>j</i> | ال                      | ال يا    | ( _ 18 GND        | LSB 4      |     | ĹĴ    | <u></u> | ال                      |          | ( _ <u>18</u>   GND |
| ENC 5     | (           | (           | (           | $\langle \cdot \rangle$ |          | ( _ <u>17</u> SOC | LSC [5     | (   | (     | (       | $\langle \cdot \rangle$ |          | ( <u>1</u> 1 soc    |
| PWMA 6 )  |             |             |             |                         |          | ( _ <u>16</u> SOB | HSA  6     |     |       |         |                         |          | ( _ <u>16 </u> SOB  |
| PWMB 7)   |             |             |             |                         |          | ( _ <u>15</u> SOA | HSB 17     |     |       |         |                         |          | ( _ <u>15 </u> SOA  |
| PWMC 8    | 1           | 1           | 11          | i i                     | ij       | ( _ <u>14</u> VG  | HSC  8     |     |       |         |                         |          | ( _ <u>14</u> VG    |
|           | <br>        | 10          | 11          | 12                      | 13       |                   |            | 9   | 10    | 11      | 12                      | 13       |                     |
|           | SA          | LSS         | SB          | LSS                     | sc       |                   |            | SA  | LSS   | SB      | LSS                     | sc       |                     |
|           | MP6540H     |             |             |                         |          |                   | P6540      |     |       |         |                         |          |                     |
|           | QI          | FN-26       | (5mr        | nx5m                    | m)       |                   |            | Q   | FN-26 | (5mr    | nx5m                    | m)       |                     |

<sup>\*\*</sup> For Tape & Reel, add suffix –Z (e.g. MP6540HGU-A–Z).



# **PIN FUNCTIONS**

| Pin#   | MP6540H  | MP6540HA                                                                              | Description                                                                                                                                                          |  |  |  |  |
|--------|----------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1      | nFAU     | LT                                                                                    | <b>Fault indication.</b> nFAULT is an open-drain output. nFAULT is in logic low under fault conditions.                                                              |  |  |  |  |
| 2      | 2 nSLEEP |                                                                                       | <b>Sleep mode input.</b> Drive nSLEEP to logic low to enter low-power sleep mode. Drive nSLEEP to logic high for normal operation. nSLEEP is pulled down internally. |  |  |  |  |
| 3      | ENA      | N/A                                                                                   | Enable pin for phase A.                                                                                                                                              |  |  |  |  |
| 3      | N/A      | LSA                                                                                   | Enable low-side MOSFET for phase A.                                                                                                                                  |  |  |  |  |
| 4      | ENB      | N/A                                                                                   | nable pin for phase B.                                                                                                                                               |  |  |  |  |
| 4      | N/A      | LSB                                                                                   | Enable low-side MOSFET for phase B.                                                                                                                                  |  |  |  |  |
| 5      | ENC      | N/A                                                                                   | Enable pin for phase C.                                                                                                                                              |  |  |  |  |
| 5      | N/A      | LSC                                                                                   | Enable low-side MOSFET for phase C.                                                                                                                                  |  |  |  |  |
| 6      | PWMA     | N/A                                                                                   | PWM input pin for phase A.                                                                                                                                           |  |  |  |  |
| O      | N/A      | HSA                                                                                   | Enable high-side MOSFET for phase A.                                                                                                                                 |  |  |  |  |
| 7      | PWMB     | N/A                                                                                   | PWM input pin for phase B.                                                                                                                                           |  |  |  |  |
| ' [    | N/A      | HSB                                                                                   | Enable high-side MOSFET for phase B.                                                                                                                                 |  |  |  |  |
| 8      | PWMC     | N/A                                                                                   | PWM input pin for phase C.                                                                                                                                           |  |  |  |  |
| 0      | N/A      | HSC                                                                                   | Enable high-side MOSFET for phase C.                                                                                                                                 |  |  |  |  |
| 9, 26  | SA       | 1                                                                                     | Phase A output.                                                                                                                                                      |  |  |  |  |
| 10, 12 | LSS      | 6                                                                                     | <b>Low-side MOSFET source connection for Phases A, B, and C.</b> LSS must be connected directly to ground.                                                           |  |  |  |  |
| 11, 24 | SB       |                                                                                       | Phase B output.                                                                                                                                                      |  |  |  |  |
| 13, 22 | SC       | ;                                                                                     | Phase C output.                                                                                                                                                      |  |  |  |  |
| 14     | VG       | i                                                                                     | <b>Low-side gate drive voltage bypass.</b> Connect a 4.7µF, 10V, X7R ceramic capacitor from VG to ground.                                                            |  |  |  |  |
| 15     | SO       | 4                                                                                     | Current-sense output for phase A.                                                                                                                                    |  |  |  |  |
| 16     | SOI      | 3                                                                                     | Current-sense output for phase B.                                                                                                                                    |  |  |  |  |
| 17     | SO       | 3                                                                                     | Current-sense output for phase C.                                                                                                                                    |  |  |  |  |
| 18     | GNI      | D                                                                                     | Ground.                                                                                                                                                              |  |  |  |  |
| 19     | VCI      | <b>D</b>                                                                              | Charge pump output. Connect a 1 $\mu$ F, 16V, X7R ceramic capacitor from VCP to VIN.                                                                                 |  |  |  |  |
| 20     | CP.      | 1                                                                                     | Charge pump capacitor pins. Connect a 100nF, X7R ceramic capacitor                                                                                                   |  |  |  |  |
| 21     | CP       | CP2 (with a voltage rating that at minimum meets the VIN voltage) be these terminals. |                                                                                                                                                                      |  |  |  |  |
| 23, 25 | VIN      | 1                                                                                     | Input supply voltage.                                                                                                                                                |  |  |  |  |



# **ABSOLUTE MAXIMUM RATINGS (1)** Input supply voltage (V<sub>IN</sub>).....-0.3V to +60V VCP, CP2......V<sub>IN</sub> to V<sub>IN</sub> + 6.5V SA/B/C, CP1 .....-0.3V to +60V All other pins to GND .....-0.3V to +6.5V Continuous power dissipation (T<sub>A</sub> = 25°C) (2) ..... 5.58W Storage temperature .....-55°C to +150°C Junction temperature ...... 150°C Lead temperature (solder) ...... 260°C ESD Rating Human body model (HBM) ..... ±2kV Charged device model (CDM).....±2kV Recommended Operating Conditions (3) Input supply voltage (V<sub>IN</sub>)...... 5.5V to 50V Operating junction temp (T<sub>J</sub>).....-40°C to +125°C

| Thermal Resistance | ce (4) 6 | JA ( | <b>Ө</b> ЈС |     |
|--------------------|----------|------|-------------|-----|
| QFN-26 (5mmx5mm)   | 2        | 2.41 | 8.4°        | C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-toambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the device will go into thermal shutdown.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 24V,  $T_A$  = 25°C, LSS = GND = 0V, unless otherwise noted.

| Parameter                       | Symbol                  | Condition                                                                                     | Min     | Тур      | Max    | Units |
|---------------------------------|-------------------------|-----------------------------------------------------------------------------------------------|---------|----------|--------|-------|
| Power Supply                    |                         |                                                                                               | •       |          |        |       |
| Input supply voltage            | V <sub>IN</sub>         |                                                                                               | 5.5     |          | 50     | V     |
| 0 :                             | Ι <sub>Q</sub>          | nSLEEP = 1, ENx = 0                                                                           |         | 0.8      | 1.3    | mA    |
| Quiescent current               | I <sub>SLEEP</sub>      | nSLEEP = 0                                                                                    |         | 0.75     | 3.5    | μA    |
|                                 |                         | nSLEEP = 1, ENx = 1,<br>PWMx = 20kHz                                                          |         | 4        | 5.5    | mA    |
|                                 |                         | nSLEEP = 1, ENx = 1,<br>PWMx = 50kHz                                                          |         | 8        | 9.5    | mA    |
| Operation current               |                         | nSLEEP = 1, ENx = 1,<br>PWMx = 100kHz                                                         |         | 14       | 16.5   | mA    |
|                                 |                         | nSLEEP = 1, ENx = 1,<br>PWMx = 200kHz                                                         |         | 25       | 29.5   | mA    |
| Control Logic                   |                         |                                                                                               |         |          |        |       |
| Input logic low threshold       | V <sub>IL</sub>         |                                                                                               | 0.8     |          | 1.45   | V     |
| Input logic high threshold      | VIH                     |                                                                                               | 1.1     |          | 2      | V     |
| Logic input current             | I <sub>IN(H)</sub>      | V = 5V                                                                                        |         | 4.7      | 6      | μΑ    |
| Logic input current             | I <sub>IN(L)</sub>      | V = 0V                                                                                        | -1      |          | +1     | μΑ    |
| Start-up delay                  | <b>t</b> PUD            | At V <sub>IN</sub> rising or nSLEEP rising                                                    | 3       |          | 10     | ms    |
| Internal pull-down resistance   | R <sub>PD</sub>         | All logic inputs                                                                              |         | 1        |        | МΩ    |
| nFAULT pull-down Ron            | R <sub>ON(NFAULT)</sub> |                                                                                               |         | 27       |        | Ω     |
| Protection Circuits             |                         |                                                                                               | 1       |          |        |       |
| UVLO threshold                  | $V_{UVLO}$              | V <sub>IN</sub> rising                                                                        | 4       |          | 5.5    | V     |
| UVLO hysteresis                 | $\Delta V_{UVLO}$       |                                                                                               |         | 250      |        | mV    |
| HS OCP threshold (5)            | I <sub>OCP(HS)</sub>    |                                                                                               | 10      | 13       | 17     | Α     |
| LS OCP threshold (5)            | I <sub>OCP(LS)</sub>    |                                                                                               | 10      | 13       | 17     | Α     |
| OCP deglitch time (5)           | tocd                    |                                                                                               |         | 0.4      |        | μs    |
| OCP retry time (5)              | tocr                    |                                                                                               |         | 10       |        | ms    |
| Thermal shutdown (5)            | T <sub>TSD</sub>        |                                                                                               |         | 150      |        | °C    |
| Thermal shutdown hysteresis (5) | $\DeltaT_TSD$           |                                                                                               |         | 25       |        | °C    |
| Current Sense                   |                         |                                                                                               |         |          |        |       |
| Current-sense ratio             |                         | LS-FET current = ±3A                                                                          | 1/10500 | 1/9200   | 1/7800 | A/A   |
| Current-sense output            |                         | LS-FET current = 1A                                                                           | 103     | 114      | 125    | μA    |
| current                         |                         | LS-FET current = -1A                                                                          | 103     | 114      | 125    | μA    |
| Current-sense output            |                         | Sink or source 0.25A into Sx                                                                  | 0       |          | 5.5    | V     |
| voltage swing                   |                         | pin                                                                                           | U       |          | 5.5    | V     |
| Output                          |                         |                                                                                               |         |          |        |       |
| HS-FET on resistance            | Ron(HS)                 | I <sub>OUT</sub> = 1A, T <sub>J</sub> = 25°C<br>I <sub>OUT</sub> = 1A, T <sub>J</sub> = 125°C |         | 25<br>32 | 29     | mO    |
| LS-FET on resistance            | R <sub>ON(LS)</sub>     | I <sub>OUT</sub> = 1A, T <sub>J</sub> = 25°C<br>I <sub>OUT</sub> = 1A, T <sub>J</sub> = 125°C |         | 20<br>26 | 23.5   | mΩ    |
| Output rise time                |                         | I <sub>OUT</sub> = 1A                                                                         |         | 0.33     |        | V/ns  |
| Output fall time                |                         | I <sub>OUT</sub> = 1A                                                                         |         | 0.32     |        | V/ns  |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 24V,  $T_A$  = 25°C, LSS = GND = 0V, unless otherwise noted.

| Parameter                           | Symbol          | Condition | Min | Тур                   | Max | Units |
|-------------------------------------|-----------------|-----------|-----|-----------------------|-----|-------|
| Charge Pump                         |                 |           |     |                       |     |       |
| Charge pump output voltage          | V <sub>CP</sub> |           |     | V <sub>IN</sub> + 5.5 |     | V     |
| V <sub>CP</sub> switching frequency | f <sub>CP</sub> |           |     | 196                   |     | kHz   |

#### Note:

5) Guaranteed by design.



## TYPICAL CHARACTERISTICS

 $V_{IN}$  = 24V,  $T_A$  = 25°C, LSS = GND = 0V, unless otherwise noted

## **UVLO** Rising Threshold vs. **Temperature**



# **Temperature** $V_{IN} = 24V$ , $I_{OUT} = 1A$

Phase A Current-Sense Ratio vs.



## Phase B Current-Sense Ratio vs. **Temperature**



Phase C Current-Sense Ratio vs. **Temperature** 



## **HS On Resistance vs. Temperature**



## LS On Resistance vs. Temperature





# TYPICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 24V,  $T_A$  = 25°C, LSS = GND = 0V, unless otherwise noted

# **Operation Current vs. PWM**

**Frequency**Three half-bridges use one 50% duty input PWM signal, no load





## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 24V,  $V_{REF}$  = 5V, phase A switching with 20kHz frequency, phase B LS on, phase C disabled, current-sense resistor divider = 5k $\Omega$ , resistor and inductor load: R = 5 $\Omega$ , L = 1mH/phase with star connection,  $T_A$  = 25°C, unless otherwise noted.





## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 24V,  $V_{REF}$  = 5V, phase A switching with 20kHz frequency, phase BLS on, phase C disabled, current-sense resistor divider = 5k $\Omega$ , resistor and inductor load: R = 5 $\Omega$ , L = 1mH/phase with star connection,  $T_A$  = 25°C, unless otherwise noted.





# **FUNCTIONAL BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



#### **OPERATION**

#### **Input Logic**

The MP6540H has three logic input pins (ENA, ENB, and ENC) that enable corresponding outputs (SA, SB, and SC). When ENx is low, the corresponding output is disabled (output is at high impedance), and the PWM input on that phase is ignored. When ENx is high, the output is enabled, and the PWM input controls the state of the output (see Table 1).

**Table 1: PWM Input Logic Truth Table** 

| ENx | PWMx | Sx             |
|-----|------|----------------|
| Н   | Н    | VIN            |
| Н   | L    | GND            |
| L   | Х    | High impedance |

The MP6540HA has separate inputs that enable the high-side MOSFET (HS-FET) and low-side MOSFET (LS-FET) of each phase independently (see Table 2).

Table 2: HS-FET and LS-FET Input Logic Truth **Table** 

| HSx | LSx              | Sx             |  |  |  |
|-----|------------------|----------------|--|--|--|
| L   | L                | High impedance |  |  |  |
| L   | Н                | GND            |  |  |  |
| Н   | L                | VIN            |  |  |  |
| Н   | H High impedance |                |  |  |  |

Note that the logic inputs have weak internal pulldown resistors.

## **nSLEEP Operation**

Driving nSLEEP low puts the device in a lowpower sleep state. In this state, all internal circuits are disabled. All inputs are ignored when nSLEEP is active low. When the device wakes up from sleep mode, there is a delay (about 1ms) before the device responds to the inputs. The nSLEEP input has a weak pull-down resistor.

#### **Current-Sense Amplifiers**

The current flowing in each of the three outputs is sensed by the internal current-sensing circuits. An output pin for each phase sources or sinks a current proportional to the current flowing in each phase. Only the current flowing in the LS-FET is sensed, and this current is sensed in both forward and reverse directions.

To convert this current into a voltage (to input to an A/D converter), a termination resistor (R<sub>TERM</sub>) is pulled up to the reference voltage. When there

is no current flowing, the resulting output is equal to the reference voltage. When current is flowing, the voltage can be calculated with Equation (1):

$$V_{SOUT} = V_{REF} + (R_{TERM} \times I_{LOAD}) / 9200$$
 (1)

To terminate the outputs when using an A/D converter with inputs that are ratiometric to its supply voltage, connect two equal-value resistors to the ADC supply and ground. The resulting ADC code is half-scale at zero current.

Figure 2 shows a simplified drawing of the current measurement circuit.



**Figure 2: Current Measurement Circuit** 

#### **Automatic Synchronous Rectification**

If the output MOSFETs are both turned off when a current is driven through an inductive load, the recirculation current must continue flowing. This current is typically passed through the MOSFET prevent excess power diodes. To dissipation in the body diodes, the MP6540H implements an automatic synchronous rectification feature.

When both the HS-FET and LS-FET are turned off and the voltage on an Sx output pin is driven below ground, the LS-FET turns on until the current flowing through it reaches near zero, or the HS-FET is commanded to turn on. If Sx rises above V<sub>IN</sub>, the HS-FET turns on until the current reaches near zero, or the LS-FET turns on.

#### nFAULT Output

The MP6540H provides an nFAULT output pin, which is driven to active low during fault conditions, such as over-current protection (OCP) or over-temperature protection (OTP). nFAULT is an open-drain output and must be pulled up by an external pull-up resistor.



## Input Under-Voltage Lockout (UVLO) **Protection**

If the input voltage (V<sub>IN</sub>) falls below the undervoltage lockout (UVLO) threshold, all circuitry in the device is disabled, and the internal logic is reset. Operation resumes when V<sub>IN</sub> rises above the UVLO threshold.

#### Thermal Shutdown

If the die temperature exceeds the thermal shutdown threshold of 150°C (T<sub>TSD</sub>), all output MOSFETs are disabled and the nFAULT pin is driven low. Once the die temperature falls to a safe level (about 25°C), operation resumes automatically.

## **Over-Current Protection (OCP)**

The over-current protection (OCP) circuit limits the current through each MOSFET by disabling its gate driver. If the over-current limit threshold is reached and lasts for longer than the overcurrent dealitch time, all six output MOSFETs are disabled (outputs have high impedance), and nFAULT is driven low. During this time, synchronous rectification decays the current. The outputs are disabled for about 10ms, and are reenabled automatically.

Over-current conditions on both high- and lowside devices (e.g. a short to ground, supply, or across the motor winding) result in an overcurrent shutdown.

For special applications, pull nSLEEP up to VIN with a  $50k\Omega$  to  $100k\Omega$  resistor to disable overcurrent protection.

Figure 3 shows a simplified diagram of the OCP circuit for an output.



Figure 3: OCP Measurement Circuit

## Charge Pump and VG Regulator

An internal LDO regulator generates a low-side gate drive voltage of about 5.5V. A bypass capacitor between 4.7µF and 10µF is required from VG to ground.

A charge pump generates the gate drive for the HS-FETs. The charge pump requires two external capacitors: a 0.1µF ceramic capacitor with a minimum voltage rating that meets the VIN voltage between CP1 and CP2, and a 1µF ceramic capacitor with a minimum 10V voltage rating between VCP and VIN.



## APPLICATIONS INFORMATION

### **Charge Pump External Capacitors**

Table 3 shows how to select appropriate external charge pump capacitors.

**Table 3: External Charge Pump Capacitor Selector** 

| Capacitor<br>Parameters                             | Min             | Nom | Max | Unit |
|-----------------------------------------------------|-----------------|-----|-----|------|
| CP1 - CP2 capacitance                               |                 | 0.1 |     | μF   |
| CP1 - CP2 capacitor voltage                         | V <sub>IN</sub> |     |     | ٧    |
| V <sub>CP</sub> - V <sub>IN</sub> capacitance       |                 | 1   |     | μF   |
| V <sub>CP</sub> - V <sub>IN</sub> capacitor voltage | 10              |     |     | ٧    |
| V <sub>G</sub> capacitance                          | 4.7             |     | 10  | μF   |
| V <sub>G</sub> capacitor voltage                    | 10              |     |     | V    |

#### **PCB Layout Guidelines**

PCB layout is critical for stable operation. For the best results, follow Figure 4, Figure 5, and the guidelines below:

- 1. Place supply bypass and charge pump capacitors as close as possible to the IC (ideally, place them adjacent to the IC pins on the same PCB layer).
- Supply bypass and charge pump capacitors can also be placed on the opposite side of the PCB directly under the IC, using vias to make connections.
- 3. Place as much copper as possible on the long pads.
- 4. Place large copper areas on the pads and on the same outer copper layer as the device.
- 5. Thermal vias can be placed inside the pad area to move heat to the copper layers.
- 6. Place vias just outside the pad area if via-in-pad construction is not allowed.



Figure 4: Recommended PCB Layout



Figure 5: Thermal Vias Outside Pads



# TYPICAL APPLICATION CIRCUIT





## **PACKAGE INFORMATION**

## QFN-26 (5mmx5mm)





#### **TOP VIEW**

**BOTTOM VIEW** 



#### **SIDE VIEW**



RECOMMENDED LAND PATTERN

## **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT **INCLUDE MOLD FLASH.**
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
- 4) REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.

© 2020 MPS. All Rights Reserved.



## **CARRIER INFORMATION**



| Part Number   | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Reel<br>Diameter | Carrier<br>Tape Width | Carrier<br>Tape Pitch |
|---------------|------------------------|-------------------|-------------------|------------------|-----------------------|-----------------------|
| MP6540HGU-Z   | QFN (5mmx5mm)          | 5000              | N/A               | 13in             | 12mm                  | 8mm                   |
| MP6540HGU-A-Z | QEN (SIIIIIXSIIIIII)   | 5000              | IN/A              | 13111            | 1211111               | OHIIII                |

**Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.