

# *103-dB, 192-kHz, Stereo Audio ADC with 6:1 Input Mux*

# **ADC Features**

- Multi-bit Delta–Sigma Modulator
- 103 dB Dynamic Range
- $-95$  dB THD $+N$
- Stereo 6:1 Input Multiplexer
- Programmable Gain Amplifier (PGA)
- ± 12 dB Gain, 0.5-dB Step Size
	- Zero-crossing, Click-free Transitions
- Stereo Microphone Inputs
	- +32 dB Gain Stage
	- Low-noise Bias Supply
- Up to 192 kHz Sampling Rates
- Selectable 24-bit, Left-justified or I²S Serial Audio Interface Formats

# **System Features**

- Power-down Mode
- ◆ +5 V Analog Power Supply, Nominal
- +3.3 V Digital Power Supply, Nominal
- Direct Interface with 3.3 V to 5 V Logic Levels
- Pin Compatible with CS5345 (\*See Section 2 for details.)

# **General Description**

The CS5346 integrates an analog multiplexer, programmable gain amplifier, and stereo audio analog-to-digital converter. The CS5346 performs stereo analog-to-digital (A/D) conversion of 24-bit serial values at sample rates up to 192 kHz.

A 6:1 stereo input multiplexer is included for selecting between line-level and microphone-level inputs. The microphone input path includes a +32 dB gain stage and a low-noise bias voltage supply. The PGA is available for line or microphone inputs and provides gain/attenuation of ±12 dB in 0.5 dB steps.

The output of the PGA is followed by an advanced 5thorder, multi-bit delta-sigma modulator and digital filtering/decimation. Sampled data is transmitted by the serial audio interface at rates from 8 kHz to 192 kHz in either Slave or Master Mode.

Integrated level translators allow easy interfacing between the CS5346 and other devices operating over a wide range of logic levels.

The CS5346 is available in a 48-pin LQFP package in Commercial (-40° to +85° C) grade. The CDB5346 Customer Demonstration board is also available for device evaluation and implementation suggestions. Please refer to "Ordering Information" on page 38 for complete details.



*Preliminary Product Information*  $\int_{\text{Circuit}}^{\text{This document contains information for a product under development.}}$ Cirrus Logic reserves the right to modify this product without notice.



*Copyright Cirrus Logic, Inc. 2012-2021 (All Rights Reserved)*

# **TABLE OF CONTENTS**

Ė



# CIRRUS LOGIC<sup>\*</sup>



# **LIST OF FIGURES**



# **LIST OF TABLES**

ċ





# **1. PIN DESCRIPTIONS - CS5346**









# **2. PIN COMPATIBILITY - CS5345/CS5346 DIFFERENCES**

The CS5346 is pin compatible with the CS5345 and is a drop in replacement for CS5345 applications where VA = 5 V, VD = 3.3 V, VLS  $\ge$  3.3 V, and VLC  $\ge$  3.3 V. The pinout diagram and table below show the requirements for the remaining pins when replacing the CS5345 in these designs with a CS5346.





# **3. CHARACTERISTICS AND SPECIFICATIONS**

# **RECOMMENDED OPERATING CONDITIONS**

AGND = DGND = 0 V; All voltages with respect to ground.



# **ABSOLUTE MAXIMUM RATINGS**

 $AGND = DGND = 0$  V All voltages with respect to ground. (Note 1)



**Notes:** 1. Operation beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

2. Any pin except supplies. Transient currents of up to ±100 mA on the analog input pins will not cause SCR latch-up.



# **ANALOG CHARACTERISTICS**

Test conditions (unless otherwise specified):  $VA = 5 V$ ;  $VD = VLS = VLC = 3.3 V$ ;  $AGND = DGND = 0 V$ ;  $T_A$  = +25° C; Input test signal: 1 kHz sine wave; measurement bandwidth is 10 Hz to 20 kHz; Fs = 48/96/192 kHz; PGA gain = 0 dB; All connections as shown in Figure 7 on page 18.



3. Valid for Double- and Quad-Speed Modes only.

4. Referred to the typical A/D full-scale input voltage

5. Valid when the microphone-level inputs are selected.

# **ANALOG CHARACTERISTICS CONT.**



6. Referred to the typical A/D Full-Scale Input Voltage.



# **DIGITAL FILTER CHARACTERISTICS**



7. Response is clock-dependent and will scale with Fs. Note that the response plots (Figures 17 to 28) are normalized to Fs and can be de-normalized by multiplying the X-axis scale by Fs.

8. Response shown is for Fs = 48 kHz.

# **DC ELECTRICAL CHARACTERISTICS**

AGND = DGND = 0 V, all voltages with respect to ground. MCLK=12.288 MHz; Fs=48 kHz; Master Mode.



9. Power-Down Mode is defines as  $\overline{\text{RST}}$  = Low with all clock and data lines held static and no analog input.

10. Valid with the recommended capacitor values on FILT+ and VQ as shown in the Typical Connection Diagram.



# **DIGITAL INTERFACE CHARACTERISTICS**

Test conditions (unless otherwise specified): AGND = DGND = 0 V; VLS = VLC = 3.3 V.



11. Serial Port signals include: MCLK, SCLK, LRCK, SDOUT. Control Port signals include: SCL/CCLK, SDA/CDOUT, AD0/CS, AD1/CDIN, RST, INT, OVFL.

# **SWITCHING CHARACTERISTICS - SERIAL AUDIO PORT**

Logic '0' = DGND = AGND = 0 V; Logic '1' = VLS, C<sub>L</sub> = 20 pF. (<mark>Note 12</mark>)



12. See Figure 1 and Figure 2 on page 15.









**Figure 2. Slave Mode Serial Audio Port Timing**



# **SWITCHING CHARACTERISTICS - CONTROL PORT - I²C FORMAT**

Parameter | Symbol | Min Max | Unit SCL Clock Frequency **f**<sub>scl</sub> t and the set of the f<sub>scl</sub> t and the f<sub>scl</sub> t and the fscl term of the set of the  $\overline{\text{RST}}$  Rising Edge to Start  $\begin{vmatrix} t_{\text{irs}} & | & 500 & - & | \end{vmatrix}$  as Bus Free Time Between Transmissions the state of the t<sub>buf</sub> the 4.7 the state of the plane and the plane of the t Start Condition Hold Time (prior to first clock pulse) the thest the the 4.0 - ps

Clock Low time  $\begin{vmatrix} t_{\text{low}} & 4.7 & - & \end{vmatrix}$  µs Clock High Time thigh thigh thigh 4.0 - 1 us Setup Time for Repeated Start Condition **the setup Time for Repeated Start Condition** the setup of the se SDA Hold Time from SCL Falling (Note 13) t<sub>hdd</sub> 0 - ps SDA Setup time to SCL Rising the state of the state of t<sub>sud</sub> to 250 and the state of the state of the state of t Rise Time of SCL and SDA  $t_{\text{rc}}$ ,  $t_{\text{rd}}$  |  $-$  1 |  $\mu$ s Fall Time SCL and SDA tfc, tfd - 300 ns Setup Time for Stop Condition **the setup Time for Stop Condition** that the setup to the setup of the setu Acknowledge Delay from SCL Falling tack the state of t<sub>ack</sub> tack 300 1000 ns



13. Data must be held for sufficient time to bridge the transition time,  $t_{fc}$ , of SCL.



**Figure 5. Control Port Timing - I²C Format**



# **SWITCHING CHARACTERISTICS - CONTROL PORT - SPI FORMAT**

Inputs: Logic  $0 = DGND = AGND = 0$  V, Logic  $1 = VLC$ ,  $C_L = 30$  pF.



14. Data must be held for sufficient time to bridge the transition time of CCLK.

15. For  $f_{\text{sck}}$  <1 MHz.



**Figure 6. Control Port Timing - SPI Format**



**Figure 7. Typical Connection Diagram**



# **5. APPLICATIONS**

### **5.1 Recommended Power-Up Sequence**

- 1. Hold RST low until the power supply, MCLK, and LRCK are stable. In this state, the Control Port is reset to its default settings.
- 2. Bring RST high. The device will remain in a low power state with the PDN bit set by default. The control port will be accessible.
- 3. The desired register settings can be loaded while the PDN bit remains set.
- 4. Clear the PDN bit to initiate the power-up sequence.

# **5.2 System Clocking**

The CS5346 will operate at sampling frequencies from 8 kHz to 200 kHz. This range is divided into three speed modes as shown in Table 1.



**Table 1. Speed Modes**

# *5.2.1 Master Clock*

MCLK/LRCK must maintain an integer ratio as shown in Table 2. The LRCK frequency is equal to Fs, the frequency at which audio samples for each channel are clocked out of the device. The FM bits (See "Functional Mode (Bits 7:6)" on page 29.) and the MCLK Freq bits (See "MCLK Frequency - Address 05h" on page 30.) configure the device to generate the proper clocks in Master Mode and receive the proper clocks in Slave Mode. Table 2 illustrates several standard audio sample rates and the required MCLK and LRCK frequencies.



**Table 2. Common Clock Frequencies**

# *5.2.2 Master Mode*

As a clock master, LRCK and SCLK will operate as outputs. LRCK and SCLK are internally derived from MCLK with LRCK equal to Fs and SCLK equal to 64 x Fs as shown in Figure 8.



**Figure 8. Master Mode Clocking**

### *5.2.3 Slave Mode*

In Slave Mode, SCLK and LRCK operate as inputs. The Left/Right clock signal must be equal to the sample rate, Fs, and must be synchronously derived from the supplied master clock, MCLK.

The serial bit clock, SCLK, must be synchronously derived from the master clock, MCLK, and be equal to 128x, 64x or 48x Fs, depending on the desired speed mode. Refer to Table 3 for required clock ratios.

|                         | Single-Speed   | Double-Speed | <b>Quad-Speed</b> |
|-------------------------|----------------|--------------|-------------------|
| <b>ISCLK/LRCK Ratio</b> | 48x, 64x, 128x | 48x. 64x     | 48x, 64x          |

**Table 3. Slave Mode Serial Bit Clock Ratios**

# **5.3 High-Pass Filter and DC Offset Calibration**

When using operational amplifiers in the input circuitry driving the CS5346, a small DC offset may be driven into the A/D converter. The CS5346 includes a high-pass filter after the decimator to remove any DC offset which could result in recording a DC level, possibly yielding clicks when switching between devices in a multichannel system.

The high-pass filter continuously subtracts a measure of the DC offset from the output of the decimation filter. If the HPFFreeze bit (See "High-Pass Filter Freeze (Bit 1)" on page 29.) is set during normal operation, the current value of the DC offset for the each channel is frozen and this DC offset will continue to be subtracted from the conversion result. This feature makes it possible to perform a system DC offset calibration by:

- 1. Running the CS5346 with the high-pass filter enabled until the filter settles. See the Digital Filter Characteristics section for filter settling time.
- 2. Disabling the high-pass filter and freezing the stored DC offset.

A system calibration performed in this way will eliminate offsets anywhere in the signal path between the calibration point and the CS5346.

# **5.4 Analog Input Multiplexer, PGA, and Mic Gain**

The CS5346 contains a stereo 6-to-1 analog input multiplexer followed by a programmable gain amplifier (PGA). The input multiplexer can select one of six possible stereo analog input sources and route it to the PGA. Analog inputs 4A and 4B are able to insert a +32 dB (+40x) gain stage before the input multiplexer, allowing them to be used for microphone-level signals without the need for any external gain. The PGA stage provides  $\pm$ 12 dB ( $\pm$ 4x) adjustment in 0.5 dB steps. Figure 9 shows the architecture of the input multiplexer, PGA, and microphone gain stages.



**Figure 9. Analog Input Architecture**

The ""Analog Input Selection (Bits 2:0)" on page 32" outlines the bit settings necessary to control the input multiplexer and mic gain. "Channel B PGA Control - Address 07h" on page 30 and "Channel A PGA Control - Address 08h" on page 31 outline the register settings necessary to control the PGA. By default, linelevel input 1 is selected, and the PGA is set to 0 dB.

# **5.5 Input Connections**

The analog modulator samples the input at 6.144 MHz (MCLK=12.288 MHz). The digital filter will reject signals within the stopband of the filter. However, there is no rejection for input signals which are (n  $\times$  6.144 MHz) the digital passband frequency, where n=0,1,2,... Refer to the Typical Connection Diagram for the recommended analog input circuit that will attenuate noise energy at 6.144 MHz. The use of capacitors which have a large voltage coefficient (such as general-purpose ceramics) must be avoided since these can degrade signal linearity. Any unused analog input pairs should be left unconnected.

# *5.5.1 Analog Input Configuration for 1 VRMS Input Levels*

The CS5346 PGA, excluding the input multiplexer, is shown in Figure 10 with nominal component values. Interfacing to this circuit is a relatively simple matter and several options are available. The simplest option is shown in Figure 11. However, it may be advantageous in some applications to provide a low-pass filter prior to the PGA to prevent radio frequency interference within the amplifier. The circuit shown in Figure 12 demonstrates a simple solution. The 1800 pF capacitors in the low-pass filter should be C0G or equivalent to avoid distortion issues



**Figure 10. CS5346 PGA**



**Figure 11. 1 V<sub>RMS</sub>** Input Circuit



Figure 12. 1 V<sub>RMS</sub> Input Circuit with RF Filtering

# *5.5.2 Analog Input Configuration for 2 VRMS Input Levels*

The CS5346 can also be easily configured to support an external 2  $V<sub>RMS</sub>$  input signal, as shown in Figure 13. In this configuration, the 2  $V_{RMS}$  input signal is attenuated to 1.5  $V_{RMS}$  at the analog input with the external 12 k $\Omega$  resistor and the input impedance to the network is increased to 48 k $\Omega$ . The PGA gain must also be configured to attenuate the 1.5  $V<sub>RMS</sub>$  at the input pin to the 1.0  $V<sub>RMS</sub>$  maximum A/D input level to prevent clipping in the ADC.



**Figure 13. 2 V<sub>RMS</sub> Input Circuit** 

.



# **5.6 PGA Auxiliary Analog Output**

The CS5346 includes an auxiliary analog output through the PGAOUT pins. These pins can be configured to output the analog input to the ADC as selected by the input MUX and gained or attenuated with the PGA, or alternatively, they may be set to high impedance. See the "PGAOut Source Select (Bit 6)" on page 30 for information on configuring the PGA auxiliary analog output.

The PGA auxiliary analog output can source very little current. As current from the PGAOUT pins increases, distortion will increase. For this reason, a high-input impedance buffer must be used on the PGAOUT pins to achieve full performance. An example buffer for PGAOUT is provided on the CDB5346 for reference. Refer to the table in "DC Electrical Characteristics" on page 12 for acceptable loading conditions.

### **5.7 Control Port Description and Timing**

The control port is used to access the registers, allowing the CS5346 to be configured for the desired operational modes and formats. The operation of the control port may be completely asynchronous with respect to the audio sample rates. However, to avoid potential interference problems, the control port pins should remain static if no operation is required.

The control port has two modes: SPI and I<sup>2</sup>C, with the CS5346 acting as a slave device. SPI Mode is selected if there is a high-to-low transition on the AD0/CS pin, after the RST pin has been brought high. I<sup>2</sup>C Mode is selected by connecting the AD0/CS pin through a resistor to VLC or DGND, thereby permanently selecting the desired AD0 bit address state.

### *5.7.1 SPI Mode*

In SPI Mode, CS is the chip-select signal; CCLK is the control port bit clock (input into the CS5346 from the microcontroller); CDIN is the input data line from the microcontroller; CDOUT is the output data line to the microcontroller. Data is clocked in on the rising edge of CCLK and out on the falling edge.

Figure 14 shows the operation of the control port in SPI Mode. To write to a register, bring  $\overline{CS}$  low. The first seven bits on CDIN form the chip address and must be 1001111. The eighth bit is a read/write indicator (R/W), which should be low to write. The next eight bits form the Memory Address Pointer (MAP), which is set to the address of the register that is to be updated. The next eight bits are the data that will be placed into the register designated by the MAP. During writes, the CDOUT output stays in the Hi-Z state. It may be externally pulled high or low with a 47 k $\Omega$  resistor, if desired.

To read a register, the MAP has to be set to the correct address by executing a partial write cycle which finishes (CS high) immediately after the MAP byte. To begin a read, bring CS low, send out the chip address and set the read/write bit (R/W) high. The next falling edge of CCLK will clock out the MSB of the addressed register (CDOUT will leave the high-impedance state).

For both read and write cycles, the memory address pointer will automatically increment following each data byte in order to facilitate block reads and writes of successive registers.



MAP = Memory Address Pointer, 8 bits, MSB first



# *5.7.2 I²C Mode*

In I<sup>2</sup>C Mode, SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL. There is no CS pin. Pins AD0 and AD1 form the two least-significant bits of the chip address and should be connected through a resistor to VLC or DGND as desired. The state of the pins is sensed while the CS5346 is being reset.

The signal timings for a read and write cycle are shown in Figure 15 and Figure 16. A Start condition is defined as a falling transition of SDA while the clock is high. A Stop condition is a rising transition while the clock is high. All other transitions of SDA occur while the clock is low. The first byte sent to the CS5346 after a Start condition consists of a 7-bit chip address field and a R/W bit (high for a read, low for a write). The upper 5 bits of the 7-bit address field are fixed at 10011. To communicate with a CS5346, the chip address field, which is the first byte sent to the CS5346, should match 10011 followed by the settings of the AD1 and AD0. The 8th bit of the address is the R/W bit. If the operation is a write, the next byte is the Memory Address Pointer (MAP) which selects the register to be read or written. If the operation is a read, the contents of the register pointed to by the MAP will be output. Following each data byte, the memory address pointer will automatically increment to facilitate block reads and writes of successive registers. Each byte is separated by an acknowledge bit. The ACK bit is output from the CS5346 after each input byte is read, and is input to the CS5346 from the microcontroller after each transmitted byte.







**Figure 16. Control Port Timing, I²C Read**

Since the read operation cannot set the MAP, an aborted write operation is used as a preamble. As shown in Figure 16, the write operation is aborted after the acknowledge for the MAP byte by sending a stop condition. The following pseudocode illustrates an aborted write operation followed by a read operation.

- Send start condition.
- Send 10011xx0 (chip address & write operation).
- Receive acknowledge bit.
- Send MAP byte.
- Receive acknowledge bit.
- Send stop condition, aborting write.
- Send start condition.
- Send 10011xx1(chip address & read operation).
- Receive acknowledge bit.
- Receive byte, contents of selected register.
- Send acknowledge bit.
- Send stop condition.

# **5.8 Interrupts and Overflow**

The CS5346 has a comprehensive interrupt capability. The INT output pin is intended to drive the interrupt input pin on the host microcontroller. The INT pin may function as either an active high CMOS driver or an active-low, open-drain driver (see "Active High/Low (Bit 0)" on page 35). When configured as active low open-drain, the INT pin has no active pull-up transistor, allowing it to be used for wired-OR hook-ups with multiple peripherals connected to the microcontroller interrupt input pin. In this configuration, an external pull-up resistor must be placed on the INT pin for proper operation.

Many conditions can cause an interrupt, as listed in the interrupt status register descriptions (see "Interrupt Status - Address 0Dh" on page 35). Each source may be masked off through mask register bits. In addition, Each source may be set to rising edge, falling edge, or level-sensitive. Combined with the option of level-sensitive or edge-sensitive modes within the microcontroller, many different configurations are possible, depending on the needs of the equipment designer.

The CS5346 also has a dedicated overflow output. The OVFL pin functions as active low open drain and has no active pull-up transistor, thereby requiring an external pull-up resistor. The OVFL pin outputs an OR of the ADCOverflow and ADCUnderflow conditions available in the Interrupt Status register; however, these conditions do not need to be unmasked for proper operation of the OVFL pin.

### **5.9 Reset**

When RST is low, the CS5346 enters a low-power mode and all internal states are reset, including the control port and registers, the outputs are muted. When RST is high, the control port becomes operational, and the desired settings should be loaded into the control registers. Writing a 0 to the PDN bit in the Power Control register will then cause the part to leave the low-power state and begin operation.

The delta-sigma modulators settle in a matter of microseconds after the analog section is powered, either through the application of power or by setting the RST pin high. However, the voltage reference will take much longer to reach a final value due to the presence of external capacitance on the FILT+ pin. During this voltage reference ramp delay, SDOUT will be automatically muted.

It is recommended that RST be activated if the analog or digital supplies drop below the recommended operating condition to prevent power-glitch-related issues.

### **5.10 Synchronization of Multiple Devices**

In systems where multiple ADCs are required, care must be taken to achieve simultaneous sampling. To ensure synchronous sampling, the master clocks and left/right clocks must be the same for all of the CS5346s in the system. If only one master clock source is needed, one solution is to place one CS5346 in Master Mode, and slave all of the other CS5346s to the one master. If multiple master clock sources are needed, a possible solution would be to supply all clocks from the same external source and time the CS5346 reset with the inactive edge of master clock. This will ensure that all converters begin sampling on the same clock edge.

# **5.11 Grounding and Power Supply Decoupling**

As with any high-resolution converter, the CS5346 requires careful attention to power supply and grounding arrangements if its potential performance is to be realized. Figure 7 shows the recommended power arrangements, with VA connected to a clean supply. VD, which powers the digital filter, may be run from the system logic supplies (VLS or VLC). Power supply decoupling capacitors should be as near to the CS5346 as possible, with the low value ceramic capacitor being the nearest. All signals, especially clocks, should be kept away from the FILT+ and VQ pins in order to avoid unwanted coupling into the modulators. The FILT+ and VQ decoupling capacitors, particularly the 0.1 µF, must be positioned to minimize the electrical path from FILT+ and AGND. The CS5346 evaluation board demonstrates the optimum layout and power supply arrangements. To minimize digital noise, connect the CS5346 digital outputs only to CMOS inputs.



# **6. REGISTER QUICK REFERENCE**

This table shows the register names and their associated default values.



# **7. REGISTER DESCRIPTION**

### **7.1 Chip ID - Register 01h**



Function:

This register is Read-Only. Bits 7 through 4 are the part number ID, which is 1100b, and the remaining bits (3 through 0) indicate the device revision as shown in Table 4 below.



**Table 4. Device Revision**

### **7.2 Power Control - Address 02h**



# *7.2.1 Freeze (Bit 7)*

Function:

This function allows modifications to be made to certain control port bits without the changes taking effect until the Freeze bit is disabled. To make multiple changes to these bits take effect simultaneously, set the Freeze bit, make all changes, then clear the Freeze bit. The bits affected by the Freeze function are listed in Table 5.



**Table 5. Freeze-able Bits**

# *7.2.2 Power-Down MIC (Bit 3)*

Function:

The microphone preamplifier block will enter a low-power state whenever this bit is set.

# *7.2.3 Power-Down ADC (Bit 2)*

Function:

The ADC pair will remain in a reset state whenever this bit is set.

# *7.2.4 Power-Down Device (Bit 0)*

Function:

The device will enter a low-power state whenever this bit is set. The power-down bit is set by default and must be cleared before normal operation can occur. The contents of the control registers are retained when the device is in power-down.



### **7.3 ADC Control - Address 04h**



# *7.3.1 Functional Mode (Bits 7:6)*

Function:

Selects the required range of sample rates.



**Table 6. Functional Mode Selection**

# *7.3.2 Digital Interface Format (Bit 4)*

#### Function:

The required relationship between LRCK, SCLK and SDOUT is defined by the Digital Interface Format bit. The options are detailed in Table 7 and may be seen in Figure 3 and Figure 4.



#### **Table 7. Digital Interface Formats**

# *7.3.3 Mute (Bit 2)*

Function:

When this bit is set, the serial audio output of the both channels is muted.

# *7.3.4 High-Pass Filter Freeze (Bit 1)*

#### Function:

When this bit is set, the internal high-pass filter is disabled. The current DC offset value will be frozen and continue to be subtracted from the conversion result. See "High-Pass Filter and DC Offset Calibration" on page 20.

# *7.3.5 Master / Slave Mode (Bit 0)*

Function:

This bit selects either master or slave operation for the serial audio port. Setting this bit selects Master Mode, while clearing this bit selects Slave Mode.

# **7.4 MCLK Frequency - Address 05h**



# *7.4.1 Master Clock Dividers (Bits 6:4)*

Function:

Sets the frequency of the supplied MCLK signal. See Table 8 for the appropriate settings.



**Table 8. MCLK Frequency**

# **7.5 PGAOut Control - Address 06h**



# *7.5.1 PGAOut Source Select (Bit 6)*

Function:

This bit is used to configure the PGAOut pins to be either high impedance or PGA outputs. Refer to Table 9.



**Table 9. PGAOut Source Selection**

# **7.6 Channel B PGA Control - Address 07h**



# *7.6.1 Channel B PGA Gain (Bits 5:0)*

Function:

See "Channel A PGA Gain (Bits 5:0)" on page 31.





# *7.7.1 Channel A PGA Gain (Bits 5:0)*

#### Function:

Sets the gain or attenuation for the ADC input PGA stage. The gain may be adjusted from -12 dB to +12 dB in 0.5 dB steps. The gain bits are in two's complement with the Gain0 bit set for a 0.5 dB step. Register settings outside of the ±12 dB range are reserved and must not be used. See Table 10 for example settings.



**Table 10. Example Gain and Attenuation Settings**

# **7.8 ADC Input Control - Address 09h**



# *7.8.1 PGA Soft Ramp or Zero Cross Enable (Bits 4:3)*

Function:

#### **Soft Ramp Enable**

Soft Ramp allows level changes, both muting and attenuation, to be implemented by incrementally ramping, in 1/8 dB steps, from the current level to the new level at a rate of 1 dB per 8 left/right clock periods. See Table 11.

#### Zero Cross Enable

Zero Cross Enable dictates that signal-level changes, either by attenuation changes or muting, will occur on a signal zero crossing to minimize audible artifacts. The requested level change will occur after a timeout period between 512 and 1024 sample periods (10.7 ms to 21.3 ms at 48 kHz sample rate) if the signal does not encounter a zero crossing. The zero cross function is independently monitored and implemented for each channel. See Table 11.

#### Soft Ramp and Zero Cross Enable

Soft Ramp and Zero Cross Enable dictate that signal-level changes, either by attenuation changes or muting, will occur in 1/8 dB steps and be implemented on a signal zero crossing. The 1/8 dB level change will occur after a time-out period between 512 and 1024 sample periods (10.7 ms to 21.3 ms at 48 kHz sample rate) if the signal does not encounter a zero crossing. The zero cross function is independently monitored and implemented for each channel. See Table 11.



**Table 11. PGA Soft Cross or Zero Cross Mode Selection**

# *7.8.2 Analog Input Selection (Bits 2:0)*

Function:

These bits are used to select the input source for the PGA and ADC. Please see Table 12.



**Table 12. Analog Input Multiplexer Selection**

# **7.9 Active Level Control - Address 0Ch**



# *7.9.1 Active High/ Low (Bit 0)*

Function:

When this bit is set, the INT pin functions as an active high CMOS driver.

When this bit is cleared, the INT pin functions as an active low open drain driver and will require an external pull-up resistor for proper operation.

### **7.10 Status - Address 0Dh**

![](_page_31_Picture_129.jpeg)

For all bits in this register, a '1' means the associated condition has occurred at least once since the register was last read. A '0' means the associated condition has NOT occurred since the last reading of the register. Status bits that are masked off in the associated mask register will always be '0' in this register. This register defaults to 00h.

![](_page_32_Picture_0.jpeg)

### *7.10.1 Clock Error (Bit 3)*

Function:

Indicates the occurrence of a clock error condition.

### *7.10.2 Overflow (Bit 1)*

Function:

Indicates the occurrence of an ADC overflow condition.

# *7.10.3 Underflow (Bit 0)*

Function:

Indicates the occurrence of an ADC underflow condition.

### **7.11 Status Mask - Address 0Eh**

![](_page_32_Picture_124.jpeg)

Function:

The bits of this register serve as a mask for the Status sources found in the register "Status - Address 0Dh" on page 32. If a mask bit is set to 1, the error is unmasked, meaning that its occurrence will affect the status register. If a mask bit is set to 0, the error is masked, meaning that its occurrence will not affect the status register. The bit positions align with the corresponding bits in the Status register.

#### **7.12 Status Mode MSB - Address 0Fh**

### **7.13 Status Mode LSB - Address 10h**

![](_page_32_Picture_125.jpeg)

Function:

The two Status Mode registers form a 2-bit code for each Status register function. There are three ways to update the Status register in accordance with the status condition. In the Rising-Edge Active Mode, the status bit becomes active on the arrival of the condition. In the Falling-Edge Active Mode, the status bit becomes active on the removal of the condition. In Level-Active Mode, the status bit is active during the condition.

00 - Rising edge active 01 - Falling edge active 10 - Level active

11 - Reserved

# **8. PARAMETER DEFINITIONS**

#### **Dynamic Range**

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic Range is a signal-to-noise ratio measurement over the specified bandwidth made with a -60 dBFS signal. 60 dB is added to resulting measurement to refer the measurement to full scale. This technique ensures that the distortion components are below the noise level and do not affect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307. Expressed in decibels.

#### **Total Harmonic Distortion + Noise**

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. Measured at -1 and -20 dBFS as suggested in AES17-1991 Annex A.

#### **Frequency Response**

A measure of the amplitude response variation from 10 Hz to 20 kHz relative to the amplitude response at 1 kHz. Units in decibels.

#### **Interchannel Isolation**

A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with no signal to the input under test and a full-scale signal applied to the other channel. Units in decibels.

#### **Interchannel Gain Mismatch**

The gain difference between left and right channels. Units in decibels.

#### **Gain Drift**

The change in gain value with temperature. Units in ppm/°C.

![](_page_34_Picture_0.jpeg)

**CS5346**

# **9. FILTER PLOTS**

![](_page_34_Figure_3.jpeg)

![](_page_34_Figure_5.jpeg)

**Figure 19. Single-Speed Transition Band (Detail) Figure 20. Single-Speed Passband Ripple**

![](_page_34_Figure_7.jpeg)

![](_page_34_Figure_9.jpeg)

**Figure 17. Single-Speed Stopband Rejection Figure 18. Single-Speed Stopband Rejection**

![](_page_34_Figure_11.jpeg)

![](_page_34_Figure_13.jpeg)

**Figure 21. Double-Speed Stopband Rejection Figure 22. Double-Speed Stopband Rejection**

![](_page_35_Figure_1.jpeg)

**Figure 23. Double-Speed Transition Band (Detail) Figure 24. Double-Speed Passband Ripple**

![](_page_35_Figure_3.jpeg)

![](_page_35_Figure_5.jpeg)

**Figure 27. Quad-Speed Transition Band (Detail) Figure 28. Quad-Speed Passband Ripple**

![](_page_35_Figure_7.jpeg)

![](_page_35_Figure_9.jpeg)

**Figure 25. Quad-Speed Stopband Rejection Figure 26. Quad-Speed Stopband Rejection**

![](_page_35_Figure_11.jpeg)

![](_page_36_Picture_0.jpeg)

# **10.PACKAGE DIMENSIONS**

![](_page_36_Figure_3.jpeg)

![](_page_36_Picture_170.jpeg)

# **11.THERMAL CHARACTERISTICS AND SPECIFICATIONS**

![](_page_36_Picture_171.jpeg)

1.  $\theta_{JA}$  is specified according to JEDEC specifications for multi-layer PCBs.

# **12.ORDERING INFORMATION**

![](_page_37_Picture_194.jpeg)

# **13.REVISION HISTORY**

![](_page_37_Picture_195.jpeg)

# **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative.

To find the one nearest you, go to [www.cirrus.com.](http://www.cirrus.com)

#### **IMPORTANT NOTICE**

The products and services of Cirrus Logic International (UK) Limited; Cirrus Logic, Inc.; and other companies in the Cirrus Logic group (collectively either "Cirrus Logic" or "Cirrus") are sold subject to Cirrus Logic's terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. Software is provided pursuant to applicable license terms. Cirrus Logic reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Cirrus Logic to verify that the information is current and complete. Testing and other quality control techniques are utilized to the extent Cirrus Logic deems necessary. Specific testing of all parameters of each device is not necessarily performed. In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural risks associated with customer applications, the customer must use adequate des hazards. Cirrus Logic is not liable for applications assistance or customer product design. The customer is solely responsible for its overall product<br>design, end-use applications, and system security, including the specif do not constitute a suggestion or instruction to adopt a particular product design or a particular mode of operation for a Cirrus Logic component.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE<br>PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS LOGIC PRODUCTS ARE NOT DESIGNED, AUTHORI IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS LOGIC PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS LOGIC PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS LOGIC, ITS OFFICERS,<br>DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEE MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

This document is the property of Cirrus Logic, and you may not use this document in connection with any legal analysis concerning Cirrus Logic products described herein. No license to any technology or intellectual property right of Cirrus Logic or any third party is granted herein, including but not limited to any patent right, copyright, mask work right, or other intellectual property rights. Any provision or publication of any third party's products or services<br>does not constitute Cirrus Logic's approval, license, warranty reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices and conditions (including this notice). This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for<br>resale. This document and its information is provided "AS IS" withou are excluded to the fullest extent possible. No responsibility is assumed by Cirrus Logic for the use of information herein, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. Cirrus Logic, Cirrus, the Cirrus Logic logo design, and SoundClear are among the trademarks of Cirrus Logic. Other brand and product names may be trademarks or service marks of their respective owners.

Copyright © 2012–2021 Cirrus Logic, Inc. and Cirrus Logic International Semiconductor Ltd. All rights reserved.