## Burst Triple Mode PWM Controller with Integrated HV Start-up Device for Zero Power Monitor Application

### **General Description**

The R7780A is a high-performance current mode PWM controller with integrated HV start-up device inside. During start-up, a current source through integrated HV device to charge VDD capacitor for quick start-up while it dissipates no loss in normal operation.

The R7780A provides users a superior AC/DC power application of higher efficiency, few external component count, and low cost solution. It features frequency jitter, Under Voltage LockOut (UVLO), Leading Edge Blanking (LEB), internal slope compensation in the tiny SOP-7 package, and offers complete protection coverage with Over Temperature Protection (OTP), Over Load Protection (OLP) and Over Voltage Protection (OVP).

### **Ordering Information**

Package Type S : SOP-7 N : DIP-8

Lead Plating System G : Green (Halogen Free and Pb Free)

Note :

Richtek products are :

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

### **Marking Information**

R7780AGS



R7780AGS : Product Number YMDNN : Date Code

R7780AGN



R7780AGN : Product Number YMDNN : Date Code

### **Features**

- Integrated HV Start-up Device
- UVLO: 9V/16.5V
- Current Mode Control
- Built-in 65kHz Operation Frequency
- Built-in Jittering Frequency
- Internal PWM Leading Edge Blanking
- Internal Slope Compensation
- Compensated Burst Triple Mode PWM
- Cycle-by-Cycle Current Limit
- Internal Auto Recovery OVP
- Internal Auto Recovery OLP
- Internal Auto Recovery OTP
- CS Pin Open Protection
- Secondary Rectifier Short Protection
- Soft Driving for Reducing EMI Noise
- High Noise Immunity
- RoHS Compliant and Halogen Free

### Applications

- Switching AC/DC Adaptor
- TV and Monitor Application
- Low Standby Power Home Appliance

### **Pin Configurations**





### **Typical Application Circuit**



### **Functional Pin Description**

| Pin No. |       | Pin Name | Pin Description                                                                                   |  |
|---------|-------|----------|---------------------------------------------------------------------------------------------------|--|
| SOP-7   | DIP-8 |          | Pill Description                                                                                  |  |
| 1       | 1, 7  | NC       | No Internal Connection.                                                                           |  |
| 2       | 2     | COMP     | Voltage Feedback. By connecting an opto-coupler to close control loop and achieve the regulation. |  |
| 3       | 3     | CS       | Current Sense Input.                                                                              |  |
| 4       | 4     | GND      | Ground.                                                                                           |  |
| 5       | 5     | GATE     | Gate Driver Output. Connect a resistor from this pin to the external power MOSFET.                |  |
| 6       | 6     | VDD      | Power Supply Input.                                                                               |  |
| 7       | 8     | HV       | 700V High Voltage Input Pin for Start-up.                                                         |  |

**R7780A** 

### **Function Block Diagram**



## **R7780A**



### Absolute Maximum Ratings (Note 1)

| • HV                                                                                                                       | 0.3V to 700V                                    |
|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| Supply Input Voltage, VDD                                                                                                  | <ul> <li>–0.3V to 30V</li> </ul>                |
| • GATE                                                                                                                     | <ul> <li>–0.3V to 20V</li> </ul>                |
| • COMP, CS                                                                                                                 | <ul> <li>–0.3V to 6.5V</li> </ul>               |
| • Power Dissipation, $P_D \textcircled{O} T_A = 25^{\circ}C$                                                               |                                                 |
| SOP-7                                                                                                                      | - 0.36W                                         |
| DIP-8                                                                                                                      | - TBD                                           |
| Package Thermal Resistance (Note 2)                                                                                        |                                                 |
|                                                                                                                            |                                                 |
| SOP-7, θ <sub>JA</sub>                                                                                                     | - 276.5°C/W                                     |
| DIP-8, θ <sub>JA</sub>                                                                                                     | - TBD                                           |
|                                                                                                                            | - TBD                                           |
| DIP-8, θ <sub>JA</sub>                                                                                                     | - TBD<br>- 150°C                                |
| DIP-8, θ <sub>JA</sub>                                                                                                     | - TBD<br>- 150°C<br>- 260°C                     |
| DIP-8, θ <sub>JA</sub><br>• Junction Temperature<br>• Lead Temperature (Soldering, 10 sec.)                                | - TBD<br>- 150°C<br>- 260°C                     |
| DIP-8, θ <sub>JA</sub><br>• Junction Temperature<br>• Lead Temperature (Soldering, 10 sec.)<br>• Storage Temperature Range | - TBD<br>- 150°C<br>- 260°C<br>- –65°C to 150°C |

### Recommended Operating Conditions (Note 4)

| • | Supply Input Voltage, VDD  | 12V to 25V                       |
|---|----------------------------|----------------------------------|
| • | Junction Temperature Range | $-40^{\circ}C$ to $125^{\circ}C$ |
| • | Ambient Temperature Range  | –40°C to 85°C                    |

#### **Electrical Characteristics**

(V<sub>DD</sub> = 15V,  $T_A$  = 25°C, unless otherwise specified)

| Parameter                                     | Symbol               | Test Conditions                                          | Min  | Тур  | Max  | Unit       |  |
|-----------------------------------------------|----------------------|----------------------------------------------------------|------|------|------|------------|--|
| HV Section                                    |                      |                                                          |      |      |      |            |  |
| HV Start-up Current                           | I <sub>JEFT_ST</sub> | $V_{DD} < V_{TH_ON}$ , HV = 500V                         | 1    |      |      | mA         |  |
| Off State Leakage Current                     |                      | $V_{DD} = V_{TH_OFF}, HV = 500V$                         |      |      | 25   | μA         |  |
| VDD Section                                   |                      |                                                          |      |      |      |            |  |
| On Threshold Voltage                          | V <sub>TH_ON</sub>   |                                                          | 15.5 | 16.5 | 17.5 | V          |  |
| Off Threshold Voltage                         | Vth_off              |                                                          | 8    | 9    | 10   | V          |  |
| V <sub>DD</sub> Zener Clamp Voltage           | VZ                   |                                                          | 30   |      |      | V          |  |
| Operating Current                             | I <sub>DD_OP</sub>   | V <sub>DD</sub> = 15V, 65kHz<br>COMP pin , GATE pin open |      | 400  | 700  | μ <b>A</b> |  |
| VDD Holdup Mode End Point                     | V <sub>DD_HIGH</sub> | $V_{COMP} < 1.6V$                                        |      | 10.5 |      | V          |  |
| VDD Holdup Mode Entry Point                   | V <sub>DD_LOW</sub>  | $V_{COMP} < 1.6V$                                        |      | 10   |      | V          |  |
| V <sub>DD</sub> Over Voltage Protection Level | VOVP                 |                                                          | 27   | 28   | 29   | V          |  |

| Parameter                                  | Symbol                | Test Conditions                        | Min  | Тур  | Max  | Unit |  |
|--------------------------------------------|-----------------------|----------------------------------------|------|------|------|------|--|
| Oscillator Section                         |                       |                                        |      |      |      |      |  |
| Normal PWM Frequency                       | fosc                  |                                        | 60   | 65   | 70   | kHz  |  |
| Maximum Duty Cycle                         | D <sub>MAX</sub>      |                                        | 70   | 75   | 80   | %    |  |
| PWM Frequency Jitter Range                 | $\Delta f$            |                                        |      | ±7   |      | %    |  |
| PWM Frequency Jitter Period                | TJIT                  | For 65kHz                              |      | 4    |      | ms   |  |
| Frequency Variation Versus V <sub>DD</sub> | f <sub>DV</sub>       | V <sub>DD</sub> = 12V to 25V           |      |      | 2    | %    |  |
| Frequency Variation Versus<br>Temperature  | f <sub>DT</sub>       | $T_A = -30^{\circ}C$ to 105°C (Note 5) |      |      | 5    | %    |  |
| COMP Input Section                         | •                     | •                                      | ,    |      |      |      |  |
| Open-Loop Voltage                          | V <sub>COMP_OP</sub>  | COMP pin open                          | 5.5  | 5.75 | 6    | V    |  |
| COMP Open 56ms Protection                  | V <sub>COMP_56</sub>  |                                        | 5.25 |      |      | V    |  |
| COMP Open-Loop Protection<br>Delay Time    | tolp                  |                                        |      | 56   |      | ms   |  |
| Short Circuit COMP Current                 | IZERO                 | V <sub>COMP</sub> = 0V                 |      | 272  | 400  | μA   |  |
| Current-Sense Section                      | Current-Sense Section |                                        |      |      |      |      |  |
| Initial Current Limit Offset               | V <sub>CSTH</sub>     |                                        | 0.62 | 0.65 | 0.68 | V    |  |
| Maximum Current Limit                      | V <sub>CS(MAX)</sub>  | (Note 5)                               | 0.67 | 0.77 | 0.87 | V    |  |
| Leading Edge Blanking Time                 | t <sub>LEB</sub>      | (Note 6)                               | 150  | 250  | 350  | ns   |  |
| Internal Propagation Delay Time            | t <sub>PD</sub>       | (Note 6)                               |      | 100  |      | ns   |  |
| Minimum On Time                            | t <sub>ON (MIN)</sub> |                                        | 250  | 350  | 450  | ns   |  |
| GATE Section                               |                       |                                        |      |      |      |      |  |
| Gate Output Clamping Voltage               | VCLAMP                | V <sub>DD</sub> = 25V                  |      | 14   |      | V    |  |
| Rising Time                                | t <sub>R</sub>        | C <sub>L</sub> = 1nF                   |      | 125  |      | ns   |  |
| Falling Time                               | t <sub>F</sub>        | C <sub>L</sub> = 1nF                   |      | 45   |      | ns   |  |

Note 1. Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Note 2.  $\theta_{JA}$  is measured in natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

Note 3. Devices are ESD sensitive. Handling precaution is recommended.

Note 4. The device is not guaranteed to function outside its operating conditions.

Note 5. Guaranteed by design.

Note 6. Leading edge blanking time and internal propagation delay time are guaranteed by design.



### **Typical Operating Characteristics**



HV Start-up Current ( $I_{JFET_ST}$ ) vs. Temperature







Off Threshold Voltage (V<sub>TH\_OFF</sub>) vs. Temperature







Normal PWM Frequency (f<sub>OSC</sub>) vs. V<sub>DD</sub>



Copyright ©2014 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

#### Gate Output Clamping Voltage (V<sub>CLAMP</sub>) vs. Temperature

Gate Output Clamping Voltage (V<sub>CLAMP</sub>) vs. V<sub>DD</sub>









Open-Loop Voltage (V<sub>COMP\_OP</sub>) vs. Temperature



Copyright ©2014 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

Operating Supply Current  $(I_{DD_OP})$  vs.  $V_{DD}$ 







www.richtek.com









Maximum Duty Cycle (DCY<sub>MAX</sub>) vs. Temperature



### **Application Information**

#### **HV Start-up Device**

An in-house design 700V start-up device is integrated in the controller to further minimize loss and enhance performance. The HV start-up device will be turned on during start-up and be pulled low during normal operation. It guarantees fast start-up time and no power loss in this path after start-up.

<sup>#</sup>A 10k $\Omega$  resistor is recommended to be connected in series with HV pin.

#### **Burst Triple Mode**

The R7780A applies Burst Triple Mode for light load operation, because it's reliable, simple and no patent infringement issues. Refer to Figure 1 for details.

#### **PWM Mode**

For most of load, the circuit will run at traditional PWM current mode.

<sup>#</sup>It's highly recommended to add a resistor in parallel with the photo-coupler. To provide sufficient bias current to make TL-431 regulate properly, a 1.2kΩ resistor is suggested.

#### Burst Mode

During light load, switching loss will dominate the power efficiency calculation. This mode can reduce the switching loss. When the output load gets light, the feedback signal drops and touches  $V_{\text{BURL}}$ . Clock signal

will be blanked and system ceases switching. After  $V_{OUT}$  drops and feedback signal goes back to  $V_{BURH}$ , the system will restart switching again. The burst mode entry points of high and low line are compensated to reduce audio noise at high line and get better efficiency at low line. This kind of operation, is shown in the timing diagram of Figure 1.

#### VDD Holdup Mode

Under light load or load transient moment, feedback signal will drop and touch  $V_{BURL}$ . Then PWM signal will be blanked and system ceases to switch.  $V_{DD}$  could drop down to turn off threshold voltage. To avoid this, when  $V_{DD}$  drops to a setting threshold, 10V, the hysteresis comparator will bypass PWM and burst mode loop and force switching at a very low level to supply energy to VDD pin. VDD holdup mode is also improved to hold up  $V_{DD}$  by less switching cycles. It is not likely for  $V_{DD}$  to touch UVLO turn off threshold during any light load condition. This will also makes bias winding design and transient design easier.

Furthermore, VDD holdup mode is only designed to prevent  $V_{DD}$  from touching turn off threshold voltage under light load or load transient moment. Relative to burst mode, switching loss will increase on the system at VDD holdup mode, so it is highly recommended that the system should avoid operating at this mode during light load or no load condition, normally.



## R7780A

## RICHTEK

#### Oscillator

To guarantee precise frequency, it is trimmed to 5% tolerance. It also generates slope compensation saw-tooth, 75% maximum duty cycle pulse and overload protection slope. It typically operates at built-in 65kHz center frequency and features frequency jittering function. Its jittering depth is 7% with about 4ms envelope frequency at 65kHz.

#### Gate Driver

A totem pole gate driver is fine tuned to meet both EMI and efficiency requirement in low power application. An internal pull low circuit is activated after pretty low V<sub>DD</sub> to prevent external MOSFET from accidental turning-on during UVLO.

<sup>#</sup>Typical application circuits are suggested adding at least  $10\Omega$  GATE pin resistor to alleviate ringing spike of gate drive loop.

#### **Tight Current Limit Tolerance**

Generally, the saw current limit is applied to low cost flyback controller because of simple design. However, saw current limit is hard to test in mass production. Therefore, it's generally "guarantee by design". The variation of process and package will make its tolerance wider. It will leads to 20% to 30% variation when doing OLP test at certain line voltage. This will cause yield loss in power supply mass production. Through well foundry control, design and test/trim mode in final test, the R7780A current limit tolerance is tight enough to make design and mass production easier.

#### Protection

The R7780A provides complete protection functions that intend to protect system from being damaged. All the protection functions are listed below.

Cycle-by-Cycle Current Limit

This is a basic but very useful function and it can be implemented easily in current mode controller.

#### Over Load Protection

Long time cycle-by-cycle current limit will lead to system thermal stress. To further protect system, system will

be shut down after about 56ms. After shutdown, system will resume and behave as hiccup mode operation. Through our proprietary prolong turn off period in hiccup mode, the power loss and thermal during OLP will be averaged to an acceptable level over the ON/OFF cycle of the IC. This will last until fault is removed.

#### Over Voltage Protection

Output voltage can be roughly sensed by VDD pin. If the sensed voltage reaches 28V threshold, system will be shut down after  $20\mu s$  deglitch delay. This will last until fault is removed.

#### Over Temperature Protection

Internal 110/140°C hysteresis comparator provides Over Temperature Protection (OTP) for controller. It is not suggested to use the function as precise OTP. When the junction temperature exceeds 140°C, the R7780A stops switching until the temperature is under 110°C. Meanwhile, if V<sub>DD</sub> touches V<sub>DD</sub> turn off threshold voltage, system will operate in hiccup mode.

#### Feedback Open and Opto short

This will trigger OVP or 56ms delay protection. It depends on which one occurs first.

#### CS Pin Open Protection

When CS pin is opened, the system will be shut down and into auto recovery after couples of cycles. It could pass CS pin open test easier.

#### Secondary Rectifier Short Protection

As shown in Figure 2. The current spike during secondary rectifier short test is extremely high because of saturated main transformer. Meanwhile, the transformer acts like a leakage inductance. During high line, the current in power FET is sometimes too high to wait for a 56ms OLP delay time. To offer better and easier protection design, the R7780A shuts down the controller after couples of cycles before fuse is blown up.



Figure 2. Secondary Rectifier Short Protection

#### Negative Voltage Spike on Each Pin

Negative voltage (<-0.3V) on each pin will cause substrate injection. It leads to controller damage or circuit false trigger. Generally, it happens at CS pin due to negative spike because of improper layout or inductive current sense resistor. Therefore, it is highly recommended to add a R-C filter to avoid CS pin damage, as shown in Figure 3. Proper layout and careful circuit design should be done to guarantee yield rate in mass production.



#### Layout Considerations

A proper PCB layout can abate unknown noise interference and EMI issue in the switching power supply. Please refer to the guidelines when you want to design PCB layout for switching power supply :

- The current path(1) from bulk capacitor, transformer, MOSFET, Rcs return to bulk capacitor is a huge high frequency current loop. The path(2) from gate pin, MOSFET, Rcs return to bulk capacitor is also a huge high frequency current loop. They must be as short as possible to decrease noise coupling and kept a space to other low voltage traces, such as IC control circuit paths, especially. Besides, the path(3) between MOSFET ground(b) and IC ground(d) is recommend to be as short as possible, too.
- The path(4) from RCD snubber circuit to MOSFET is a high switching loop. Keep it as small as possible.
- It is good for reducing noise, output ripple and EMI issue to separate ground traces of bulk capacitor(a), MOSFET(b), auxiliary winding(c) and IC control circuit (d). Finally, connect them together on bulk capacitor ground(a). The areas of these ground traces should be kept large.
- Placing bypass capacitor for abating noise on IC is highly recommended. The bypass capacitor should be placed as close to controller as possible.
- To minimize reflected trace inductance and EMI minimize the area of the loop connecting the secondary winding, the output diode, and the output filter capacitor. In addition, apply sufficient copper area at the anode and cathode terminal of the diode for heatsinking. Apply a larger area at the quiet cathode terminal. A large anode area can increase high-frequency radiated EMI.

## R7780A





Figure 4. PCB Layout Guide



### **Outline Dimension**



| Symbol | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|--------|--------------|---------------|----------------------|-------|--|
| Symbol | Min.         | Max.          | Min.                 | Max.  |  |
| A      | 4.801        | 5.004         | 0.189                | 0.197 |  |
| В      | 3.810        | 3.988         | 0.150                | 0.157 |  |
| С      | 1.346        | 1.753         | 0.053                | 0.069 |  |
| D      | 0.330        | 0.510         | 0.013                | 0.020 |  |
| F      | 1.194        | 1.346         | 0.047                | 0.053 |  |
| F1     | 2.464        | 2.616         | 0.097                | 0.103 |  |
| Н      | 0.100        | 0.254         | 0.004                | 0.010 |  |
| I      | 0.050        | 0.254         | 0.002                | 0.010 |  |
| J      | 5.791        | 6.200         | 0.228                | 0.244 |  |
| М      | 0.400        | 1.270         | 0.016                | 0.050 |  |

7-Lead SOP Plastic Package



| Querrahal | Dimensions | In Millimeters | Dimensions In Inches |       |  |
|-----------|------------|----------------|----------------------|-------|--|
| Symbol    | Min        | Max            | Min                  | Max   |  |
| А         | 3.700      | 4.320          | 0.146                | 0.170 |  |
| A1        | 0.381      | 0.710          | 0.015                | 0.028 |  |
| A2        | 3.200      | 3.600          | 0.126                | 0.142 |  |
| b         | 0.360      | 0.560          | 0.014                | 0.022 |  |
| b1        | 1.143      | 1.778          | 0.045                | 0.070 |  |
| D         | 9.050      | 9.550          | 0.356                | 0.376 |  |
| E         | 6.200      | 6.600          | 0.244                | 0.260 |  |
| E1        | 7.620      | 8.255          | 0.300                | 0.325 |  |
| е         | 2.540      |                | 2.540 0.100          |       |  |
| L         | 3.000      | 3.600          | 0.118                | 0.142 |  |

8-Lead DIP Plastic Package

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.