

Order

Now





DLPS177A-SEPTEMBER 2019-REVISED NOVEMBER 2019

Support &

Community

20

# DLP5534-Q1 0.55-Inch 1.3-Megapixel 405-nm DMD for Automotive Display

Technical

Documents

# 1 Features

- Qualified for automotive applications
  - 40°C to 105°C operating temperature range for DMD array
- Supports 405-nm illumination sources
- The DLP5534-Q1 automotive chipset includes:
  - DLP5534-Q1 DMD
  - DLPC230-Q1 DMD controller
  - TPS99000-Q1 system management and illumination controller
- 0.55-inch diagonal micromirror array
  - 7.6-μm micromirror pitch
  - ±12° micromirror tilt angle (relative to flat state)
  - Bottom illumination for optimal efficiency and optical engine size
  - Supports 1152 × 576 input resolution
  - Compatible with LED or laser illumination
- 600-MHz sub-LVDS DMD interface for low power and emission
- 10-kHz DMD refresh rate over temperature extremes
- Built-in self test of DMD memory cells

# 2 Applications

 Transparent window display for front, side, and rear vehicle windows

# 3 Description

Tools &

Software

The DLP5534-Q1 automotive DMD, combined with the DLPC230-Q1 DMD controller and TPS99000-Q1 system management and illumination controller, provides the capability to achieve a high performance transparent window display projector. The chipset can be coupled with 405-nm illumination sources (e.g. LEDs or lasers) in an optical projection system to project onto windows embedded with emissive phosphor films. When these transparent emissive films are excited with 405-nm light from a DLP5534-Q1 projector, the window becomes a display emitting light in the visible spectrum. The DLP5534-Q1 has more than 3 times the optical throughput of the preceding DLP3034-Q1 automotive DMD enabling brighter and larger displays. In addition, this chipset enables high power optical systems with a wide dynamic range and fast switching speeds that do not vary with temperature.

#### Device Information<sup>(1)(2)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)     |
|-------------|-----------|---------------------|
| DLP5534-Q1  | FYK (149) | 22.30 mm × 32.20 mm |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- (2) This data sheet pertains to the specifications and application of this DMD in the transparent window display application utilizing 405-nm light. Please see the other DLP553X-Q1 data sheets for alternative end equipment specifications and relevant application information.



# DLP5534-Q1 DLP<sup>®</sup> Chipset System Block Diagram

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# Table of Contents

| 1 | Feat  | ures                                                 | 1 |
|---|-------|------------------------------------------------------|---|
| 2 | App   | lications                                            | 1 |
| 3 | Desc  | cription                                             | 1 |
| 4 | Revi  | sion History                                         | 2 |
| 5 | Pin ( | Configuration and Functions                          | 3 |
| 6 | Spec  | cifications                                          | 8 |
|   | 6.1   | Absolute Maximum Ratings                             | 8 |
|   | 6.2   | Storage Conditions                                   |   |
|   | 6.3   | ESD Ratings                                          | 8 |
|   | 6.4   | Recommended Operating Conditions                     |   |
|   | 6.5   | Thermal Information 1                                | 1 |
|   | 6.6   | Electrical Characteristics 1                         | 1 |
|   | 6.7   | Timing Requirements 1                                | 2 |
|   | 6.8   | Switching Characteristics 1                          |   |
|   | 6.9   | System Mounting Interface Loads 1                    | 7 |
|   | 6.10  | Physical Characteristics of the Micromirror Array. 1 | 8 |
|   | 6.11  | Micromirror Array Optical Characteristics 2          |   |
|   | 6.12  |                                                      |   |
|   | 6.13  | Chipset Component Usage Specification 2              | 1 |
| 7 | Deta  | illed Description 2                                  |   |
|   | 7.1   | Overview 2                                           |   |
|   | 7.2   | Functional Block Diagram 2                           | 3 |

|    | 7.3  | Feature Description                           | 24 |
|----|------|-----------------------------------------------|----|
|    | 7.4  | System Optical Considerations                 | 26 |
|    | 7.5  | Micromirror Array Temperature Calculation     | 27 |
|    | 7.6  | Micromirror Landed-On/Landed-Off Duty Cycle . | 29 |
| 8  | Арр  | lication and Implementation                   | 30 |
|    | 8.1  | Application Information                       | 30 |
|    | 8.2  | Typical Application                           | 30 |
| 9  | Pow  | er Supply Recommendations                     | 33 |
|    | 9.1  | Power Supply Power-Up Procedure               | 33 |
|    | 9.2  | Power Supply Power-Down Procedure             | 33 |
|    | 9.3  | Power Supply Sequencing Requirements          | 34 |
| 10 | Lay  | out                                           | 35 |
|    | 10.1 | Layout Guidelines                             | 35 |
| 11 | Dev  | ice and Documentation Support                 | 36 |
|    | 11.1 | Device Support                                | 36 |
|    | 11.2 | Community Resources                           | 37 |
|    | 11.3 | Trademarks                                    | 37 |
|    | 11.4 | Electrostatic Discharge Caution               | 37 |
|    | 11.5 | DMD Handling                                  | 37 |
|    | 11.6 | Glossary                                      | 37 |
| 12 | Med  | hanical, Packaging, and Orderable             |    |
|    | Info | rmation                                       | 37 |
|    |      |                                               |    |

# 4 Revision History

| Cł | Changed device status from Advance Information to Production Data         | Page |
|----|---------------------------------------------------------------------------|------|
| •  | Changed device status from Advance Information to Production Data         | 1    |
| •  | Added reference to the illumination validation testing application report | 32   |



# 5 Pin Configuration and Functions



#### **Pin Functions – Connector Pins**

| PIN         |     | TVDE |         |           | DECODIDITION   |
|-------------|-----|------|---------|-----------|----------------|
| NAME        | NO. | TYPE | SIGNAL  | DATA RATE | DESCRIPTION    |
| DATA INPUTS |     |      |         | L         |                |
| D_AN(0)     | L2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(1)     | K2  | Ι    | SubLVDS | Double    | Data, Negative |
| D_AN(2)     | J2  | Ι    | SubLVDS | Double    | Data, Negative |
| D_AN(3)     | H2  | Ι    | SubLVDS | Double    | Data, Negative |
| D_AN(4)     | F2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(5)     | E2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(6)     | D2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(7)     | C2  | Ι    | SubLVDS | Double    | Data, Negative |
| D_AP(0)     | L1  | Ι    | SubLVDS | Double    | Data, Positive |
| D_AP(1)     | K1  | I    | SubLVDS | Double    | Data, Positive |
| D_AP(2)     | J1  | I    | SubLVDS | Double    | Data, Positive |
| D_AP(3)     | H1  | Ι    | SubLVDS | Double    | Data, Positive |
| D_AP(4)     | F1  | Ι    | SubLVDS | Double    | Data, Positive |
| D_AP(5)     | E1  | Ι    | SubLVDS | Double    | Data, Positive |
| D_AP(6)     | D1  | Ι    | SubLVDS | Double    | Data, Positive |
| D_AP(7)     | C1  | Ι    | SubLVDS | Double    | Data, Positive |
| D_BN(0)     | K19 | I    | SubLVDS | Double    | Data, Negative |
| D_BN(1)     | J19 | Ι    | SubLVDS | Double    | Data, Negative |
| D_BN(2)     | H19 | Ι    | SubLVDS | Double    | Data, Negative |
| D_BN(3)     | G19 | Ι    | SubLVDS | Double    | Data, Negative |
| D_BN(4)     | E19 | Ι    | SubLVDS | Double    | Data, Negative |
| D_BN(5)     | D19 | Ι    | SubLVDS | Double    | Data, Negative |
| D_BN(6)     | C19 | Ι    | SubLVDS | Double    | Data, Negative |
| D_BN(7)     | B19 | Ι    | SubLVDS | Double    | Data, Negative |
| D_BP(0)     | K20 | Ι    | SubLVDS | Double    | Data, Positive |
| D_BP(1)     | J20 | I    | SubLVDS | Double    | Data, Positive |

Copyright © 2019, Texas Instruments Incorporated

DLP5534-Q1 DLPS177A-SEPTEMBER 2019-REVISED NOVEMBER 2019

# NSTRUMENTS

www.ti.com

Texas

| PIN                 |      |        |         |           |                                                        |  |  |
|---------------------|------|--------|---------|-----------|--------------------------------------------------------|--|--|
| NAME                | NO.  | TYPE   | SIGNAL  | DATA RATE | DESCRIPTION                                            |  |  |
| D_BP(2)             | H20  | -      | SubLVDS | Double    | Data, Positive                                         |  |  |
| D_BP(3)             | G20  | l      | SubLVDS | Double    | Data, Positive                                         |  |  |
| D_BP(4)             | E20  | -      | SubLVDS | Double    | Data, Positive                                         |  |  |
| D_BP(5)             | D20  | I      | SubLVDS | Double    | Data, Positive                                         |  |  |
| D_BP(6)             | C20  | -      | SubLVDS | Double    | Data, Positive                                         |  |  |
| D_BP(7)             | B20  | I      | SubLVDS | Double    | Data, Positive                                         |  |  |
| DCLK_AN             | G2   | I      | SubLVDS | Double    | Clock, Negative                                        |  |  |
| DCLK_AP             | G1   | I      | SubLVDS | Double    | Clock, Positive                                        |  |  |
| DCLK_BN             | F19  | I      | SubLVDS | Double    | Clock, Negative                                        |  |  |
| DCLK_BP             | F20  | Ι      | SubLVDS | Double    | Clock, Positive                                        |  |  |
| LS_CLKN             | R3   | I      | SubLVDS | Single    | Clock for Low Speed Interface, Negative                |  |  |
| LS_CLKP             | Т3   | Ι      | SubLVDS | Single    | Clock for Low Speed Interface, Positive                |  |  |
| LS_WDATAN           | R2   | Ι      | SubLVDS | Single    | Write Data for Low Speed Interface, Negative           |  |  |
| LS_WDATAP           | T2   | I      | SubLVDS | Single    | Write Data for Low Speed Interface, Positive           |  |  |
| CONTROL INPUTS      |      |        | I       |           |                                                        |  |  |
| DMD_DEN_ARSTZ       | T10  | I      | LPSDR   |           | Asynchronous Reset Active Low. Logic High Enables DMD. |  |  |
| LS_RDATA_A          | T5   | 0      | LPSDR   | Single    | Read Data for Low Speed Interface                      |  |  |
| LS_RDATA_B          | Т6   | 0      | LPSDR   | Single    | Read Data for Low Speed Interface                      |  |  |
| TEMPERATURE SENSE D | IODE |        | I       |           |                                                        |  |  |
| TEMP_N              | P1   | 0      |         |           | Calibrated temperature diode used to assist            |  |  |
| TEMP_P              | N1   | I      |         |           | accurate temperature measurements of DMD die.          |  |  |
| RESERVED PINS       |      |        |         |           |                                                        |  |  |
| VCCH                | A8   | Ground |         |           |                                                        |  |  |
| VCCH                | A9   | Ground |         |           |                                                        |  |  |
| VCCH                | A10  | Ground |         |           | Reserved Pin. Connect to Ground.                       |  |  |
| VCCH                | B8   | Ground |         |           | Reserved Fin. Connect to Ground.                       |  |  |
| VCCH                | B9   | Ground |         |           |                                                        |  |  |
| VCCH                | B10  | Ground |         |           |                                                        |  |  |
| VSSH                | A11  | Ground |         |           |                                                        |  |  |
| VSSH                | A12  | Ground |         |           |                                                        |  |  |
| VSSH                | A13  | Ground |         |           | Reserved Pin. Connect to Ground.                       |  |  |
| VSSH                | B11  | Ground |         |           |                                                        |  |  |
| VSSH                | B12  | Ground |         |           |                                                        |  |  |
| VSSH                | B13  | Ground |         |           |                                                        |  |  |

# Pin Functions – Connector Pins (continued)



# Pin Functions – Connector Pins (continued)

| PIN     |     |       |        |           |                                                                                 |  |  |
|---------|-----|-------|--------|-----------|---------------------------------------------------------------------------------|--|--|
| NAME    | NO. | TYPE  | SIGNAL | DATA RATE | DESCRIPTION                                                                     |  |  |
| POWER   |     |       |        |           |                                                                                 |  |  |
| VBIAS   | T7  | Power |        |           | Supply voltage for positive bias level at                                       |  |  |
| VBIAS   | T15 | Power |        |           | micromirrors.                                                                   |  |  |
| VOFFSET | Т9  | Power |        |           |                                                                                 |  |  |
| VOFFSET | T13 | Power |        |           | _                                                                               |  |  |
| VOFFSET | A5  | Power |        |           | Supply voltage for High Voltage CMOS core                                       |  |  |
| VOFFSET | B5  | Power |        |           | <ul> <li>logic. Supply voltage for offset level at<br/>micromirrors.</li> </ul> |  |  |
| VOFFSET | A16 | Power |        |           | _                                                                               |  |  |
| VOFFSET | B16 | Power |        |           | _                                                                               |  |  |
| VRESET  | Т8  | Power |        |           | Supply voltage for negative reset level at                                      |  |  |
| VRESET  | T14 | Power |        |           | micromirrors.                                                                   |  |  |
| VDD     | R4  | Power |        |           |                                                                                 |  |  |
| VDD     | R10 | Power |        |           | _                                                                               |  |  |
| VDD     | R11 | Power |        |           | _                                                                               |  |  |
| VDD     | R20 | Power |        |           | _                                                                               |  |  |
| VDD     | N2  | Power |        |           |                                                                                 |  |  |
| VDD     | M20 | Power |        |           |                                                                                 |  |  |
| VDD     | L3  | Power |        |           | Supply voltage for Low Voltage CMOS core                                        |  |  |
| VDD     | K18 | Power |        |           | logic; for LPSDR inputs; for normal high level at                               |  |  |
| VDD     | H3  | Power |        |           | micromirror address electrodes.                                                 |  |  |
| VDD     | G18 | Power |        |           | _                                                                               |  |  |
| VDD     | E3  | Power |        |           | _                                                                               |  |  |
| VDD     | D18 | Power |        |           | _                                                                               |  |  |
| VDD     | C3  | Power |        |           | _                                                                               |  |  |
| VDD     | A6  | Power |        |           | _                                                                               |  |  |
| VDD     | A18 | Power |        |           | _                                                                               |  |  |
| VDDI    | T4  | Power |        |           |                                                                                 |  |  |
| VDDI    | R1  | Power |        |           | _                                                                               |  |  |
| VDDI    | МЗ  | Power |        |           |                                                                                 |  |  |
| VDDI    | L18 | Power |        |           | _                                                                               |  |  |
| VDDI    | J3  | Power |        |           | Supply voltage for Subl VDS receiver-                                           |  |  |
| VDDI    | H18 | Power |        |           | Supply voltage for SubLVDS receivers.                                           |  |  |
| VDDI    | F3  | Power |        |           |                                                                                 |  |  |
| VDDI    | E18 | Power |        |           |                                                                                 |  |  |
| VDDI    | B3  | Power |        |           |                                                                                 |  |  |
| VDDI    | B18 | Power |        |           |                                                                                 |  |  |

DLP5534-Q1 DLPS177A-SEPTEMBER 2019-REVISED NOVEMBER 2019

# NSTRUMENTS

ÈXAS

| PIN  |     |        |        |           | PEOODIDTION                          |  |  |
|------|-----|--------|--------|-----------|--------------------------------------|--|--|
| NAME | NO. | TYPE   | SIGNAL | DATA RATE | DESCRIPTION                          |  |  |
| VSS  | T1  | Ground |        |           |                                      |  |  |
| VSS  | T16 | Ground |        |           |                                      |  |  |
| VSS  | T19 | Ground |        |           | _                                    |  |  |
| VSS  | T20 | Ground |        |           | _                                    |  |  |
| VSS  | R5  | Ground |        |           | _                                    |  |  |
| VSS  | R6  | Ground |        |           | _                                    |  |  |
| VSS  | R7  | Ground |        |           | _                                    |  |  |
| VSS  | R8  | Ground |        |           | _                                    |  |  |
| VSS  | R9  | Ground |        |           | _                                    |  |  |
| VSS  | R13 | Ground |        |           | _                                    |  |  |
| VSS  | R14 | Ground |        |           | _                                    |  |  |
| VSS  | R15 | Ground |        |           |                                      |  |  |
| VSS  | P2  | Ground |        |           |                                      |  |  |
| VSS  | P3  | Ground |        |           |                                      |  |  |
| VSS  | P20 | Ground |        |           | _                                    |  |  |
| VSS  | N19 | Ground |        |           | _                                    |  |  |
| VSS  | N20 | Ground |        |           |                                      |  |  |
| VSS  | M1  | Ground |        |           |                                      |  |  |
| VSS  | M2  | Ground |        |           |                                      |  |  |
| VSS  | L19 | Ground |        |           | Common return. Ground for all power. |  |  |
| VSS  | L20 | Ground |        |           |                                      |  |  |
| VSS  | K3  | Ground |        |           |                                      |  |  |
| VSS  | J18 | Ground |        |           |                                      |  |  |
| VSS  | G3  | Ground |        |           |                                      |  |  |
| VSS  | F18 | Ground |        |           |                                      |  |  |
| VSS  | D3  | Ground |        |           |                                      |  |  |
| VSS  | C18 | Ground |        |           |                                      |  |  |
| VSS  | B2  | Ground |        |           |                                      |  |  |
| VSS  | B4  | Ground |        |           |                                      |  |  |
| VSS  | B15 | Ground |        |           |                                      |  |  |
| VSS  | B17 | Ground |        |           |                                      |  |  |
| VSS  | A3  | Ground |        |           |                                      |  |  |
| VSS  | A4  | Ground |        |           |                                      |  |  |
| VSS  | A7  | Ground |        |           |                                      |  |  |
| VSS  | A15 | Ground |        |           |                                      |  |  |
| VSS  | A17 | Ground |        |           |                                      |  |  |
| VSS  | A19 | Ground |        |           |                                      |  |  |
| VSS  | A20 | Ground |        |           |                                      |  |  |

# Pin Functions – Connector Pins (continued)



| Pin Functions – Test Pads |                |  |  |  |  |
|---------------------------|----------------|--|--|--|--|
| NUMBER                    | SYSTEM BOARD   |  |  |  |  |
| T11                       | Do not connect |  |  |  |  |
| T12                       | Do not connect |  |  |  |  |
| T17                       | Do not connect |  |  |  |  |
| T18                       | Do not connect |  |  |  |  |
| R12                       | Do not connect |  |  |  |  |
| R16                       | Do not connect |  |  |  |  |
| R17                       | Do not connect |  |  |  |  |
| R18                       | Do not connect |  |  |  |  |
| R19                       | Do not connect |  |  |  |  |
| P18                       | Do not connect |  |  |  |  |
| P19                       | Do not connect |  |  |  |  |
| N3                        | Do not connect |  |  |  |  |
| N18                       | Do not connect |  |  |  |  |
| M18                       | Do not connect |  |  |  |  |
| M19                       | Do not connect |  |  |  |  |
| B6                        | Do not connect |  |  |  |  |
| B7                        | Do not connect |  |  |  |  |
| B14                       | Do not connect |  |  |  |  |
| A14                       | Do not connect |  |  |  |  |

#### Copyright © 2019, Texas Instruments Incorporated

# 6 Specifications

# 6.1 Absolute Maximum Ratings

See  $^{(1)}$ 

|                               |                                                                                                     | MIN  | MAX        | UNIT |
|-------------------------------|-----------------------------------------------------------------------------------------------------|------|------------|------|
| SUPPLY VOLTAGE                |                                                                                                     |      |            |      |
| VDD                           | Supply voltage for LVCMOS core logic <sup>(2)</sup><br>Supply voltage for LPSDR low speed interface | -0.5 | 2.3        | V    |
| VDDI                          | Supply voltage for SubLVDS receivers <sup>(2)</sup>                                                 | -0.5 | 2.3        | V    |
| VOFFSET                       | Supply voltage for HVCMOS and micromirror electrode $^{(2)(3)}$                                     | -0.5 | 8.75       | V    |
| VBIAS                         | Supply voltage for micromirror electrode <sup>(2)</sup>                                             | -0.5 | 17         | V    |
| VRESET                        | Supply voltage for micromirror electrode <sup>(2)</sup>                                             | -11  | 0.5        | V    |
| VDDI–VDD                      | Supply voltage delta (absolute value) <sup>(4)</sup>                                                |      | 0.3        | V    |
| VBIAS-VOFFSET                 | Supply voltage delta (absolute value) <sup>(5)</sup>                                                |      | 8.75       | V    |
| VBIAS–VRESET                  | Supply voltage delta (absolute value) <sup>(6)</sup>                                                |      | 28         | V    |
| INPUT VOLTAGE                 |                                                                                                     |      |            |      |
| Input voltage for other input | uts LPSDR <sup>(2)</sup>                                                                            | -0.5 | VDD + 0.5  | V    |
| Input voltage for other input | uts SubLVDS <sup>(2)(7)</sup>                                                                       | -0.5 | VDDI + 0.5 | V    |
| INPUT PINS                    |                                                                                                     |      |            |      |
| V <sub>ID</sub>               | SubLVDS input differential voltage (absolute value) <sup>(7)</sup>                                  |      | 810        | mV   |
| I <sub>ID</sub>               | SubLVDS input differential current                                                                  |      | 10         | mA   |
| CLOCK FREQUENCY               |                                                                                                     |      |            |      |
| f <sub>clock</sub>            | Clock frequency for low speed interface LS_CLK                                                      |      | 130        | MHz  |
| f <sub>clock</sub>            | Clock frequency for high speed interface DCLK                                                       |      | 620        | MHz  |
| ENVIRONMENTAL                 |                                                                                                     |      |            |      |
| T <sub>ARRAY</sub>            | Operating DMD array temperature <sup>(8)</sup>                                                      | -40  | 105        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device is not implied at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure above or below the Recommended Operating Conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the ground terminals (VSS). The following power supplies are all required to operate the DMD: VDD, VDDI, VOFFSET, VBIAS, and VRESET. All VSS connections are also required.

(3) VOFFSET supply transients must fall within specified voltages.

(4) Exceeding the recommended allowable absolute voltage difference between VDDI and VDD may result in excessive current draw.

(5) Exceeding the recommended allowable absolute voltage difference between VBIAS and VOFFSET may result in excessive current draw.

(6) Exceeding the recommended allowable absolute voltage difference between VBIAS and VRESET may result in excessive current draw.

(7) This maximum input voltage rating applies when each input of a differential pair is at the same voltage potential. Sub-LVDS differential inputs must not exceed the specified limit or damage to the internal termination resistors may result.

(8) See *Micromirror Array Temperature Calculation* section.

# 6.2 Storage Conditions

Applicable for the DMD as a component or non-operating in a system

|                  |                         | MIN | MAX | UNIT |
|------------------|-------------------------|-----|-----|------|
| T <sub>DMD</sub> | DMD storage temperature | -40 | 125 | °C   |

# 6.3 ESD Ratings

|                                               |                                                                         |                                                                            | VALUE | UNIT |
|-----------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------|-------|------|
|                                               |                                                                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>          | ±2000 |      |
| V <sub>(ESD)</sub> Electrostatic<br>discharge | Charged-device model (CDM), Corner Pins, per JESD22-C101 <sup>(2)</sup> | ±750                                                                       | V     |      |
|                                               | albonaigo                                                               | Charged-device model (CDM), All Other Pins, per JESD22-C101 <sup>(2)</sup> | ±500  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                             |                                                                                      |                           | MIN  | NOM | MAX                | UNIT               |  |
|-----------------------------|--------------------------------------------------------------------------------------|---------------------------|------|-----|--------------------|--------------------|--|
| SUPPLY VOLTAGE              | RANGE <sup>(3)</sup>                                                                 |                           |      |     |                    |                    |  |
| VDD                         | Supply voltage for LVCMOS core logic<br>Supply voltage for LPSDR low-speed interface |                           | 1.7  | 1.8 | 1.95               | V                  |  |
| VDDI                        | Supply voltage for SubLVDS receivers                                                 |                           | 1.7  | 1.8 | 1.95               | V                  |  |
| VOFFSET                     | Supply voltage for HVCMOS and micromirror elect                                      | rode <sup>(4)</sup>       | 8.25 | 8.5 | 8.75               | V                  |  |
| VBIAS                       | Supply voltage for mirror electrode                                                  |                           | 15.5 | 16  | 16.5               | V                  |  |
| VRESET                      | Supply voltage for micromirror electrode                                             |                           | -9.5 | -10 | -10.5              | V                  |  |
| VDDI–VDD                    | Supply voltage delta (absolute value) <sup>(5)</sup>                                 |                           |      |     | 0.3                | V                  |  |
| VBIAS-VOFFSET               | Supply voltage delta (absolute value) <sup>(6)</sup>                                 |                           |      |     | 8.75               | V                  |  |
| CLOCK FREQUENC              | Y                                                                                    |                           |      |     |                    |                    |  |
| $f_{ m clock}$              | Clock frequency for low speed interface LS_CLK                                       |                           |      |     | 120                | MHz                |  |
| fclock                      | Clock frequency for high speed interface DCLK <sup>(7)</sup>                         |                           |      |     | 600                | MHz                |  |
|                             | Duty cycle distortion DCLK                                                           |                           | 44%  |     | 56%                |                    |  |
| SUBLVDS INTERFA             | CE <sup>(7)</sup>                                                                    |                           |      |     | ļ                  |                    |  |
| V <sub>ID</sub>             | SubLVDS input differential voltage (absolute value see Figure 6, Figure 7)           | •                         | 150  | 250 | 350                | mV                 |  |
| V <sub>CM</sub>             | Common mode voltage (see Figure 6, Figure 7)                                         |                           | 700  | 900 | 1100               | mV                 |  |
| V <sub>SUBLVDS</sub>        | SubLVDS voltage (see Figure 6, Figure 7)                                             |                           | 575  |     | 1225               | mV                 |  |
| Z <sub>LINE</sub>           | Line differential impedance (PWB/trace)                                              |                           | 90   | 100 | 110                | Ω                  |  |
| Z <sub>IN</sub>             | Internal differential termination resistance (see Figu                               | ure 8)                    | 80   | 100 | 120                | Ω                  |  |
| TEMPERATURE DIO             | DE                                                                                   |                           |      |     | ļ                  |                    |  |
| ITEMP DIODE                 | Max current source into Temperature Diode <sup>(8)</sup>                             |                           |      |     | 120                | μA                 |  |
| ENVIRONMENTAL               |                                                                                      |                           |      |     |                    |                    |  |
| T <sub>ARRAY</sub>          | Operating DMD array temperature <sup>(9)</sup>                                       |                           | -40  |     | 105                | °C                 |  |
| ILL <sub>sub-385nm</sub>    | Illumination, wavelength < 385 nm                                                    |                           |      |     | 2                  | mW/cm <sup>2</sup> |  |
| ILL <sub>385-to-395nm</sub> | Illumination, 385 nm < wavelength < 395 nm                                           |                           |      |     | 250                | mW/cm <sup>2</sup> |  |
| ILL <sub>395-to-400nm</sub> | Illumination, 395 nm < wavelength < 400 nm                                           |                           |      | 800 | mW/cm <sup>2</sup> |                    |  |
| ILL <sub>400-to-420nm</sub> | Illumination, 400 nm < wavelength < 420 nm 8                                         |                           |      |     |                    |                    |  |
| ILL <sub>VIS</sub>          | Illumination, 420 nm < wavelength < 800 nmThermally limited                          |                           |      |     |                    |                    |  |
|                             | Illumination overfill maximum heat load in areas shown in Figure 1 <sup>(11)</sup>   | T <sub>ARRAY</sub> ≤ 75°C |      |     | 40                 | m\\//2             |  |
| ILL <sub>OVERFILL</sub>     | Illumination overfill maximum heat load in areas shown in Figure 1 <sup>(11)</sup>   | T <sub>ARRAY</sub> > 75°C |      |     | 29                 | mW/mm <sup>2</sup> |  |

 The following power supplies are all required to operate the DMD: VDD, VDDI, VOFFSET, VBIAS, and VRESET. All VSS connections are also required.

(2) Recommended Operating Conditions are applicable after the DMD is installed in the final product.

(3) All voltage values are with respect to the ground pins (VSS).

(4) VOFFSET supply transients must fall within specified max voltages.

(5) To prevent excess current, the supply voltage delta |VDDI – VDD| must be less than the specified limit.

(6) To prevent excess current, the supply voltage delta |VBIAS - VOFFSET| must be less than the specified limit.

(7) Refer to the SubLVDS timing requirements in *Timing Requirements*.

(8) Temperature Diode is to allow accurate measurement of the DMD array temperature during operation.

(9) DMD active array temperature can be calculated as shown in *Micromirror Array Temperature Calculation* section. Additionally, the DMD array temperature is monitored in the system using the TMP411-Q1 and DLPC230-Q1 as shown in the system block diagram.

(10) Limited by the resulting micromirror array temperature. Refer to the calculation example in *Micromirror Array Temperature Calculation* section.

(11) The active area of the DLP5534-Q1 device is surrounded by an aperture on the inside of the DMD window surface that masks structures of the DMD device assembly from normal view. The aperture is sized to anticipate several optical conditions. Overfill light illuminating the area outside the active array can scatter and create adverse effects to the performance of an end application using the DMD. The illumination optical system should be designed to minimize light flux incident outside the active array. Depending on the particular system's optical architecture and assembly tolerances, the amount of overfill light on the outside of the active array may cause system performance degradation.



Figure 1. Illumination Overfill Diagram



# 6.5 Thermal Information

|                    |                                                  | DLP5534-Q1 |      |  |  |  |  |
|--------------------|--------------------------------------------------|------------|------|--|--|--|--|
|                    | THERMAL METRIC <sup>(1)</sup>                    |            |      |  |  |  |  |
|                    |                                                  | 149 PINS   |      |  |  |  |  |
| Thermal resistance | Active area-to-test point 1 (TP1) <sup>(1)</sup> | 1.1        | °C/W |  |  |  |  |

(1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the package within the temperature range specified in the *Recommended Operating Conditions*. The total heat load on the DMD is largely driven by the incident light absorbed by the active area, although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Optical systems should be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device.

# 6.6 Electrical Characteristics

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                      | PARAMETER                                        | TEST CONDITIONS <sup>(2)</sup> | MIN TYP <sup>(3)</sup> MAX | UNIT |
|----------------------|--------------------------------------------------|--------------------------------|----------------------------|------|
| CURRENT              |                                                  |                                |                            |      |
|                      |                                                  | VDD = 1.95 V                   | 369                        |      |
| I <sub>DD</sub>      | Supply current: VDD <sup>(4)(5)</sup>            | VDD = 1.8 V                    |                            | mA   |
|                      |                                                  | VDDI = 1.95 V                  | 62                         |      |
| I <sub>DDI</sub>     | Supply current: VDDI <sup>(4)(5)</sup>           | VDD = 1.8 V                    |                            | mA   |
|                      |                                                  | VOFFSET = 8.75 V               | 16.1                       |      |
| IOFFSET              | Supply current: VOFFSET <sup>(6)</sup>           | VOFFSET = 8.5 V                |                            | mA   |
|                      |                                                  | VBIAS = 16.5 V                 | 1.3                        |      |
| IBIAS                | Supply current: VBIAS <sup>(6)</sup>             | VBIAS = 16 V                   |                            | mA   |
|                      |                                                  | VRESET = -10.5 V               | -10.2                      |      |
| IRESET               | Supply current: VRESET                           | VRESET = -10 V                 |                            | mA   |
| POWER <sup>(7)</sup> |                                                  |                                |                            |      |
| D                    |                                                  | VDD = 1.95 V                   | 720                        |      |
| P <sub>DD</sub>      | Supply power dissipation: VDD <sup>(4)(5)</sup>  | VDD = 1.8 V                    |                            | mW   |
| D                    |                                                  | VDDI = 1.95 V                  | 121                        |      |
| P <sub>DDI</sub>     | Supply power dissipation: $VDDI^{(4)(5)}$        | VDD = 1.8 V                    |                            | mW   |
| D                    |                                                  | VOFFSET = 8.75 V               | 141                        |      |
| POFFSET              | Supply power dissipation: VOFFSET <sup>(6)</sup> | VOFFSET = 8.5 V                |                            | mW   |
| D                    |                                                  | VBIAS = 16.5 V                 | 22                         |      |
| P <sub>BIAS</sub>    | Supply power dissipation: VBIAS <sup>(6)</sup>   | VBIAS = 16 V                   |                            | mW   |
| D                    | Supply power dissipations VDESET                 | VRESET = -10.5 V               |                            |      |
| P <sub>RESET</sub>   | Supply power dissipation: VRESET                 | VRESET = -10 V                 |                            | mW   |
| P <sub>TOTAL</sub>   | Supply power dissipation: Total                  |                                | 1110                       | mW   |

(1) Device electrical characteristics are over *Recommended Operating Conditions*, unless otherwise noted.

(2) All voltage values are with respect to the ground pins (VSS).

(3) Typical current consumption is application and video content dependent. Please see a TI applications engineer for additional information.

(4) To prevent excess current, the supply voltage delta |VDDI - VDD| must be less than the specified limit.

(5) Supply power dissipation based on non-compressed commands and data.

(6) To prevent excess current, the supply voltage delta |VBIAS - VOFFSET| must be less than the specified limit.

(7) The following power supplies are all required to operate the DMD: VDD, VDDI, VOFFSET, VBIAS, VRESET. All VSS connections are also required.

**ISTRUMENTS** 

EXAS

### **Electrical Characteristics (continued)**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     | PARAMETER                            | TEST CONDITIONS <sup>(2)</sup>          | MIN       | TYP <sup>(3)</sup> MAX | UNIT       |
|---------------------|--------------------------------------|-----------------------------------------|-----------|------------------------|------------|
| LPSDR IN            | PUT <sup>(8)</sup>                   |                                         |           | · · ·                  |            |
| V <sub>IH(DC)</sub> | DC input high voltage <sup>(9)</sup> |                                         | 0.7 × VDD | VDD + 0.3              | V          |
| V <sub>IL(DC)</sub> | DC input low voltage <sup>(9)</sup>  |                                         | -0.3      | 0.3 × VDD              | V          |
| V <sub>IH(AC)</sub> | AC input high voltage <sup>(9)</sup> |                                         | 0.8 × VDD | VDD + 0.3              | V          |
| V <sub>IL(AC)</sub> | AC input low voltage                 |                                         | -0.3      | 0.2 × VDD              | V          |
| $\Delta V_T$        | Hysteresis $(V_{T+} - V_{T-})$       | See Figure 9                            | 0.1 × VDD | 0.4 × VDD              | V          |
| IIL                 | Low-level input current              | VDD = 1.95 V; V <sub>I</sub> = 0 V      | -100      |                        | nA         |
| I <sub>IH</sub>     | High-level input current             | VDD = 1.95 V; V <sub>I</sub> = 1.95 V   |           | 300                    | nA         |
| LPSDR OL            | ITPUT <sup>(10)</sup>                |                                         | -j        |                        |            |
| V <sub>OH</sub>     | DC output high voltage               | I <sub>OH</sub> = -2 mA                 | 0.8 × VDD |                        | V          |
| V <sub>OL</sub>     | DC output low voltage                | I <sub>OL</sub> = 2 mA                  |           | 0.2 × VDD              | V          |
| CAPACITA            | INCE                                 |                                         |           |                        |            |
| 0                   | Input capacitance LPSDR              | f = 1  MHz                              |           | 10                     | - <b>F</b> |
| C <sub>IN</sub>     | Input capacitance SubLVDS            | f = 1 MHz                               |           | 20                     | pF         |
| C <sub>OUT</sub>    | Output capacitance                   | f = 1  MHz                              |           | 10                     | pF         |
| C <sub>RESET</sub>  | Reset group capacitance              | f = 1 MHz; (1152 × 144)<br>micromirrors | 350       | 400 450                | pF         |
| C <sub>TEMP</sub>   | Temperature sense diode capacitance  | <i>f</i> = 1 MHz                        |           | 20                     | pF         |

 (8) LPSDR input specifications are for pin DMD\_DEN\_ARSTZ.
 (9) Low-speed interface is LPSDR and adheres to the Electrical Characteristics and AC/DC Operating Conditions table in JEDEC Standard No. 209B, *Low-Power Double Data Rate (LPDDR)* JESD209B.
(10) LPSDR output specification is for pins LS\_RDATA\_A and LS\_RDATA\_B.

#### 6.7 Timing Requirements

Device electrical characteristics are over Recommended Operating Conditions (unless otherwise noted)

|                                     |                                  |                                                                              | MIN  | NOM  | MAX  | UNIT |
|-------------------------------------|----------------------------------|------------------------------------------------------------------------------|------|------|------|------|
| LPSDR                               |                                  |                                                                              |      |      |      |      |
| t <sub>r</sub>                      | Rise slew rate <sup>(1)</sup>    | (20% to 80%) × VDD, see Figure 2                                             | 0.25 |      |      | V/ns |
| t <sub>f</sub>                      | Fall slew rate <sup>(1)</sup>    | (80% to 20%) × VDD, see Figure 2                                             | 0.25 |      |      | V/ns |
| t <sub>W(H)</sub>                   | Pulse duration LS_CLK high       | 50% to 50% reference points, see Figure 4                                    | 0.75 |      |      | ns   |
| t <sub>W(L)</sub>                   | Pulse duration LS_CLK low        | 50% to 50% reference points, see Figure 4                                    | 0.75 |      |      | ns   |
| t <sub>su</sub>                     | Setup time                       | LS_WDATA valid before LS_CLK $\uparrow$ or LS_CLK $\downarrow,$ see Figure 4 | 1.5  |      |      | ns   |
| t <sub>h</sub>                      | Hold time                        | LS_WDATA valid after LS_CLK $\uparrow$ or LS_CLK $\downarrow,$ see Figure 4  | 1.5  |      |      | ns   |
| SubLVDS                             |                                  |                                                                              |      |      |      |      |
| t <sub>r</sub>                      | Rise slew rate                   | 20% to 80% reference points, see Figure 3                                    | 0.7  | 1    |      | V/ns |
| t <sub>f</sub>                      | Fall slew rate                   | 80% to 20% reference points, see Figure 3                                    | 0.7  | 1    |      | V/ns |
| t <sub>c</sub>                      | Cycle time DCLK                  | See Figure 4                                                                 | 1.61 | 1.67 |      | ns   |
| t <sub>W(H)</sub>                   | Pulse duration DCLK high         | 50% to 50% reference points, see Figure 4                                    | 0.75 |      |      | ns   |
| t <sub>W(L)</sub>                   | Pulse duration DCLK low          | 50% to 50% reference points, see Figure 4                                    | 0.75 |      |      | ns   |
| t <sub>WINDOW</sub>                 | Window time                      | Setup time + Hold time; see Figure 4, Figure 5                               | 0.3  |      |      | ns   |
| t <sub>LVDS-</sub><br>ENABLE+REFGEN | Power-up receiver <sup>(2)</sup> |                                                                              |      |      | 2000 | ns   |

Specification is for DMD\_DEN\_ARSTZ pin. Refer to LPSDR input rise and fall slew rate in Figure 2. (1)

Specification is for SubLVDS receiver time only and does not take into account commanding and latency after commanding. (2)









VLS\_CLK\_P , VLS\_CLK\_N , VLS\_WDATA\_P , VLS\_WDATA\_N VDCLK\_AP , VDCLK\_BP , VDCLK\_AN , VDCLK\_BN VD\_AP(7:0) , VD\_BP(7:0) , VD\_AN(7:0) , VD\_BN(7:0)



Figure 3. SubLVDS Input Rise and Fall Slew Rate



Figure 4. SubLVDS Switching Parameters







#### Figure 6. SubLVDS Voltage Parameters



Figure 7. SubLVDS Waveform Parameters









Figure 9. LPSDR Input Hysteresis

#### DLP5534-Q1

DLPS177A-SEPTEMBER 2019-REVISED NOVEMBER 2019

www.ti.com

# 6.8 Switching Characteristics<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                                                                                                                  | TEST CONDITIONS        | MIN | TYP MAX | UNIT |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|---------|------|
| t <sub>PD</sub> | Output propagation, clock to Q, rising edge of LS_CLK<br>(differential clock signal) input to LS_RDATA output.<br>See Figure 10, Figure 11 | C <sub>L</sub> = 45 pF |     | 15      | ns   |
|                 | Slew rate, LS_RDATA                                                                                                                        |                        | 0.5 |         | V/ns |
|                 | Output duty cycle distortion, LS_RDATA_A and LS_RDATA_B                                                                                    |                        | 40% | 60%     |      |

(1) Device electrical characteristics are over *Recommended Operating Conditions*, unless otherwise noted.









#### Figure 11. Test Load Circuit for Output Propagation Measurement



# 6.9 System Mounting Interface Loads

| PARAMETER                                                                    | MIN | NOM | MAX   | UNIT |
|------------------------------------------------------------------------------|-----|-----|-------|------|
| Condition 1: Maximum load evenly distributed within each area <sup>(1)</sup> |     |     |       |      |
| Thermal Interface Area                                                       |     |     | 110.8 | N    |
| Electrical Interface Area                                                    |     |     | 111.3 | N    |
| Condition 2: Maximum load evenly distributed within each area <sup>(1)</sup> |     |     | ·     |      |
| Thermal Interface Area                                                       |     |     | 0     | N    |
| Electrical Interface Area                                                    |     |     | 222.1 | N    |

#### (1) See Figure 12.



-Thermal Interface Area

Figure 12. System Interface Loads

# 6.10 Physical Characteristics of the Micromirror Array

|   | PARAMETE                                            | VALUE                                     | UNIT   |                   |
|---|-----------------------------------------------------|-------------------------------------------|--------|-------------------|
| М | Number of active columns                            | See Figure 13                             | 1152   | micromirrors      |
| Ν | Number of active rows                               | See Figure 13                             | 1152   | micromirrors      |
| з | Micromirror (pixel) pitch - diagonal                | See Figure 14                             | 7.6    | μm                |
| Ρ | Micromirror (pixel) pitch - horizontal and vertical | See Figure 14                             | 10.8   | μm                |
|   | Micromirror active array width                      | P × M + P / 2; see Figure 13              | 12.447 | mm                |
|   | Micromirror active array height                     | (P × N) / 2 + P / 2; see Figure 13        | 6.226  | mm                |
|   | Micromirror active border                           | Pond of micromirrors (POM) <sup>(1)</sup> | 10     | micromirrors/side |

(1) The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the POM. These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF.

18 Submit Documentation Feedback





Copyright © 2018, Texas Instruments Incorporated

Figure 13. Micromirror Array Physical Characteristics





#### Figure 14. Mirror (Pixel) Pitch

## 6.11 Micromirror Array Optical Characteristics

| PARAM                                                 | MIN                             | NOM | MAX | UNIT |              |
|-------------------------------------------------------|---------------------------------|-----|-----|------|--------------|
| Micromirror tilt angle                                | DMD landed state <sup>(1)</sup> |     | 12  |      | 0            |
| Micromirror tilt angle tolerance <sup>(2)</sup>       |                                 | -1  |     | 1    | 0            |
| DMD efficiency <sup>(3)</sup>                         | 400 nm - 700 nm                 |     | 66% |      |              |
| Number of non-energianal migramitrary (4)             | Adjacent micromirrors           |     |     | 0    | miaramirrara |
| Number of non-operational micromirrors <sup>(4)</sup> | Non-adjacent micromirrors       |     |     | 10   | micromirrors |

(1) Measured relative to the plane formed by the overall micromirror array at 25°C.

(2) For some applications, it is critical to account for the micromirror tilt angle variation in the overall optical system design. With some optical system designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some optical system designs, the micromirror tilt angle variations, or system contrast variations.

(4) A non-operational micromirror is defined as a micromirror that is unable to transition between the on-state and off-state positions.

# 6.12 Window Characteristics

| PA                             | RAMETER                | MIN | NOM              | MAX     | UNIT |
|--------------------------------|------------------------|-----|------------------|---------|------|
| Window material designation    |                        | (   | Corning Eagle XG |         |      |
| Window refractive index        | at wavelength 546.1 nm |     | 1.5119           |         |      |
| Window aperture <sup>(1)</sup> |                        |     |                  | See (1) |      |

(1) See the mechanical package ICD for details regarding the size and location of the window aperture.

<sup>(3)</sup> DMD efficiency is measured photopically under the following conditions: 24° illumination angle, F/2.4 illumination and collection apertures, uniform source spectrum (halogen), uniform pupil illumination, the optical system is telecentric at the DMD, and the efficiency numbers are measured with 100% electronic micromirror landed duty-cycle and do not include system optical efficiency or overfill loss. This number is measured under conditions described above and deviations from these specified conditions could result in a different efficiency value in a different optical system. The factors that can influence the DMD efficiency related to system application include: light source spectral distribution and diffraction efficiency at those wavelengths (especially with discrete light sources such as LEDs or lasers), and illumination and collection apertures (F/#) and diffraction efficiency. The interaction of these system factors as well as the DMD efficiency factors that are not system dependent are described in detail in the DMD Optical Efficiency Application Note.



#### DLP5534-Q1 DLPS177A-SEPTEMBER 2019-REVISED NOVEMBER 2019

## 6.13 Chipset Component Usage Specification

The DLP5534-Q1 is a component of a chipset. Reliable function and operation of the DLP5534-Q1 requires that it be used in conjunction with the TPS99000-Q1 and DLPC230-Q1, and includes components that contain or implement TI DMD control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD.

# NOTE

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.



# 7 Detailed Description

#### 7.1 Overview

The DLP5534-Q1 Automotive DMD consists of 1,327,104 highly reflective, digitally switchable, micrometer-sized mirrors organized in a two-dimensional array. As shown in Figure 15, the micromirror array consists of 1152 micromirror columns × 1152 micromirror rows in a diamond pixel configuration with a 2:1 aspect ratio.

Around the perimeter of the 1152  $\times$  1152 array of micromirrors is a uniform band of border micromirrors called the Pond of Micromirrors (POM). The border micromirrors are not user-addressable. The border micromirrors land in the  $-12^{\circ}$  position once power has been applied to the device. There are 10 border micromirrors on each side of the 1152  $\times$  1152 active array.

Due to the diamond pixel configuration, the columns of each odd row are offset by half a pixel from the columns of the even row. Each mirror is switchable between two discrete angular positions:  $-12^{\circ}$  and  $+12^{\circ}$ . The mirrors are illuminated from the bottom which allows for compact and efficient system optical design.

Although the native resolution of the DLP5534-Q1 is  $1152 \times 1152$ , when paired with the DLPC230-Q1 controller, the DLP5534-Q1 can be driven with different resolutions to utilize the 2:1 aspect ratio. For example, display applications typically use a resolution of  $1152 \times 576$ . Please see the DLPC230-Q1 automotive DMD controller data sheet (DLPS054) for a list of supported resolutions. Diamond pixel arrays also have the capability to increase display resolution beyond native resolution. Future controllers or video formatters may take advantage of this enhanced resolution.







#### 7.2 Functional Block Diagram



Copyright © 2018, Texas Instruments Incorporated



#### 7.3 Feature Description

The DLP5534-Q1 consists of a two-dimensional array of 1-bit CMOS memory cells driven by a sub-LVDS bus from the DLPC230-Q1 and powered by the TPS99000-Q1. The temperature sensing diode is used to continuously monitor the DMD array temperature.

To ensure reliable operation the DLP5534-Q1 must be used with the DLPC230-Q1 DMD display controller and the TPS99000-Q1 system management and illumination controller.

#### 7.3.1 Sub-LVDS Data Interface

The Sub-LVDS signaling protocol was designed to enable very fast DMD data refresh rates while simultaneously maintaining low power and low emission.

Data is loaded into the SRAM under each micromirror using the sub-LVDS interface from the DLPC230-Q1. This interface consists of 16 pairs of differential data signals plus two clock pairs into two separate buses A and B loading the left and right half of the SRAM array. The data is latched on both transitions creating a double data rate (DDR) interface. The sub-LVDS interface also implements a continuous training algorithm to optimize the data and clock timing to allow for a more robust interface.

The entire DMD array of 1.3 million pixels can be updated at a rate of less than 100  $\mu$ s as a result of the high speed sub-LVDS interface.

#### 7.3.2 Low Speed Interface for Control

The purpose of the low speed interface is to configure the DMD at power up and power down and to control the micromirror reset voltage levels that are synchronized with the data loading. The micromirror reset voltage controls the time when the mirrors are mechanically switched. The low speed differential interface includes 2 pairs of signals for write data and clock, and 2 single-ended signals for output (A and B).

#### 7.3.3 DMD Voltage Supplies

The micromirrors require unique voltage levels to control the mechanical switching from  $-12^{\circ}$  to  $+12^{\circ}$ . These voltage levels are nominally 16 V, 8.5 V, and -10 V (VBIAS, VOFFSET, and VRESET), and are generated by the TPS99000-Q1.

#### 7.3.4 Asynchronous Reset

Reset of the DMD is required and controlled by the DLPC230-Q1 via the signal DMD\_DEN\_ARSTZ.

#### 7.3.5 Temperature Sensing Diode

The DMD includes a temperature sensing diode designed to be used with the TMP411 temperature monitoring device. The DLPC230-Q1 monitors the DMD array temperature via the TMP411 and temperature sense diode. The DLPC230-Q1 operation of the DMD timing is based in part on the DMD array temperature, therefore this connection is essential to ensure reliable operation of the DMD.

Figure 16 shows the typical connection between the DLPC230-Q1, TMP411, and the DMD.



#### Feature Description (continued)



Figure 16. Temperature Sense Diode Typical Circuit Configuration

#### 7.3.5.1 Temperature Sense Diode Theory

A temperature sensing diode is based on the fundamental current and temperature characteristics of a transistor. The diode is formed by connecting the transistor base to the collector. Three different known currents flow through the diode and the resulting diode voltage is measured in each case. The difference in their base–emitter voltages is proportional to the absolute temperature of the transistor.

Refer to the TMP411-Q1 data sheet for detailed information about temperature diode theory and measurement. Figure 17 and Figure 18 illustrate the relationships between the current and voltage through the diode.



Figure 17. Temperature Measurement Theory



#### Feature Description (continued)



Figure 18. Example of Delta VBE Versus Temperature

## 7.4 System Optical Considerations

Optimizing system optical performance and image performance strongly relates to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image and optical performance is contingent on compliance to the optical system operating conditions described in the following sections.

#### 7.4.1 Numerical Aperture and Stray Light Control

The numerical aperture of the illumination and projection optics at the DMD optical area should be the same. This cone angle defined by the numerical aperture should not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The mirror tilt angle defines the DMD's capability to separate the "On" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces.

#### 7.4.2 Pupil Match

TI's optical and image performance specifications assume that the exit pupil of the illumination optics is nominally centered and located at the entrance pupil position of the projection optics. Misalignment of pupils between the illumination and projection optics can degrade screen image uniformity and cause objectionable artifacts in the display's border and/or active area. These artifacts may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.



## System Optical Considerations (continued)

#### 7.4.3 Illumination Overfill

Overfill light illuminating the area outside the active array can create artifacts from the mechanical features and other surfaces that surround the active array. These artifacts may be visible in the projected image. The illumination optical system should be designed to minimize light flux incident outside the active array and on the window aperture. Depending on the particular system's optical architecture and assembly tolerances, this amount of overfill light on the area outside of the active array may still cause artifacts to be visible.

Illumination light and overfill can also induce undesirable thermal conditions on the DMD, especially if illumination light impinges directly on the DMD window aperture or near the edge of the DMD window. Heat load on the aperture in the areas shown in Figure 1 should not exceed the values listed in *Recommended Operating Conditions*. This area is a 0.5-mm wide area the length of the aperture opening. The values listed in *Recommended Operating Conditions* assume a uniform distribution. For a non-uniform distribution please contact TI for additional information.

**NOTE** TI ASSUMES NO RESPONSIBILITY FOR IMAGE QUALITY ARTIFACTS OR DMD FAILURES CAUSED BY OPTICAL SYSTEM OPERATING CONDITIONS EXCEEDING LIMITS DESCRIBED PREVIOUSLY.

#### 7.5 Micromirror Array Temperature Calculation



Figure 19. DMD Thermal Test Points

The active array temperature can be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load.

Relationship between array temperature and the reference ceramic temperature (thermocouple location TP1 in Figure 19) is provided by the following equations:

 $T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$ 

 $Q_{ARRAY} = Q_{ELECTRICAL} + (Q_{INCIDENT} \times DMD Absorption Constant)$ 

where

- T<sub>ARRAY</sub> = computed DMD array temperature (°C)
- T<sub>CERAMIC</sub> = measured ceramic temperature, TP1 location in Figure 19 (°C)
- R<sub>ARRAY-TO-CERAMIC</sub> = DMD package thermal resistance from array to thermal test point TP1 (°C/W), see Thermal Information
- Q<sub>ARRAY</sub> = total power, electrical plus absorbed, on the DMD array (W)
- Q<sub>ELECTRICAL</sub> = nominal electrical power dissipation by the DMD (W)
- Q<sub>INCIDENT</sub> = incident optical power to DMD (W)
- DMD Absorption Constant = 0.42

(2)

(1)

# **Micromirror Array Temperature Calculation (continued)**

Electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies.

Absorbed power from the illumination source is variable and depends on the operating state of the mirrors and the intensity of the light source.

Equations shown above are valid for a 1-chip DMD system with illumination distribution of 83.7% on the active array and 16.3% on the array border.

The following is a sample calculation for a typical projection application:

- 1.  $Q_{ELECTRICAL} = 0.4 W$
- 2.  $T_{CERAMIC} = 55^{\circ}C$
- 3. Q<sub>INCIDENT</sub> = 3 W
- 4.  $Q_{ABBAY} = 0.4 \text{ W} + (3 \text{ W} \times 0.42) = 1.66 \text{ W}$
- 5.  $T_{ABBAY} = 55^{\circ}C + (1.66 \text{ W} \times 1.1^{\circ}C/\text{W}) = 56.8^{\circ}C$



### 7.6 Micromirror Landed-On/Landed-Off Duty Cycle

#### 7.6.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state.

As an example, a landed duty cycle of 90/10 indicates that the referenced pixel is in the ON state 90% of the time (and in the OFF state 10% of the time), whereas 10/90 would indicate that the pixel is in the OFF state 90% of the time. Likewise, 50/50 indicates that the pixel is ON 50% of the time and OFF 50% of the time.

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100.

TEXAS INSTRUMENTS

www.ti.com

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The DLP5534-Q1 chipset is designed to support projection-based automotive applications such as transparent window display systems.

#### 8.2 Typical Application

The chipset consists of three components—the DLP5534-Q1 automotive DMD, the DLPC230-Q1, and the TPS99000-Q1. The DMD is a light modulator consisting of tiny mirrors that are used to form and project images. The DLPC230-Q1 is a controller for the DMD; it formats incoming video and controls the timing of the DMD illumination sources and the DMD in order to display the incoming video. The TPS99000-Q1 is a controller for the illumination sources (e.g. LEDs or lasers) and a management IC for the entire chipset. In conjunction, the DLPC230-Q1 and the TPS99000-Q1 can also be used for system-level monitoring, diagnostics, and failure detection features. Figure 20 is a system level block diagram with these devices in the DLP head-uptransparent window display configuration and shows the primary features and functions of each device.



Figure 20. Transparent Window Display System Block Diagram



detail.

#### Typical Application (continued)

#### 8.2.1 Application Overview

Figure 20 shows the system block diagram for a DLP projector in a 405-nm based transparent window display system. The system uses the DLPC230-Q1, TPS99000-Q1, and the DLP5534-Q1 automotive DMD to enable a transparent window display with high brightness, high efficiency, and high resolution. The combination of the DLPC230-Q1 and TPS99000-Q1 removes the need for external SDRAM and a dedicated microprocessor. The chipset manages the illumination control of LED sources, power sequencing functions, and system management functions. Additionally, the chipset supports numerous system diagnostic and built-in self test (BIST) features. The following paragraphs describe the functionality of the chipset used for a 405-nm projection system in more

The DLPC230-Q1 is a controller for the DMD and the light sources in the DLP projector module. It receives input video from the host and synchronizes DMD and light source timing in order to achieve the desired video. The DLPC230-Q1 formats input video data that is displayed on the DMD. It synchronizes these video segments with light source timing in order to create a video with grayscale shading and multiple colors, if applicable.

The DLPC230-Q1 receives inputs from a host processor in the vehicle. The host provides commands and input video data. Host commands can be sent using either the I<sup>2</sup>C bus or SPI bus. The bus that is not being used for host commands can be used as a read-only bus for diagnostic purposes. Input video can be sent over an OpenLDI bus or a parallel 24-bit bus. The 24-bit bus can be limited to only 8-bits or 16-bits of data for single light source or dual light source systems depending on the system design. The SPI flash memory provides the embedded software for the DLPC230-Q1's ARM core and default settings. The TPS99000-Q1 provides diagnostic and monitoring information to the DLPC230-Q1 using an SPI bus and several other control signals such as PARKZ, INTZ, and RESETZ to manage power-up and power-down sequencing. The TMP411 uses an I<sup>2</sup>C interface to provide the DMD array temperature to the DLPC230-Q1.

The outputs of the DLPC230-Q1 are configuration and monitoring commands to the TPS99000-Q1, timing controls to the LED or laser driver, control and data signals to the DMD, and monitoring and diagnostics information to the host processor. The DLPC230-Q1 communicates with the TPS99000-Q1 over an SPI bus. It uses this to configure the TPS99000-Q1 and to read monitoring and diagnostics information from the TPS99000-Q1. The DLPC230-Q1 sends drive enable signals to the LED or laser driver, and synchronizes this with the DMD mirror timing. The control signals to the DMD are sent using a sub-LVDS interface.

The TPS99000-Q1 is a highly integrated mixed-signal IC that controls DMD power and provides monitoring and diagnostics information for the DLP projector module. The power sequencing and monitoring blocks of the TPS99000-Q1 properly power up the DMD and provide accurate DMD voltage rails (-16 V, 8.5 V, and 10 V), and then monitor the system's power rails during operation. The integration of these functions into one IC significantly reduces design time and complexity. The TPS99000-Q1 also has several output signals that can be used to control a variety of LED or laser driver topologies. The TPS99000-Q1 has several general-purpose ADCs that designers can use for system level monitoring, such as over-brightness detection.

The TPS99000-Q1 receives inputs from the DLPC230-Q1, the power rails it monitors, the host processor, and potentially several other ADC ports. The DLPC230-Q1 sends configuration and control commands to the TPS99000-Q1 over an SPI bus and several other control signals. The DLPC230-Q1's clocks are also monitored by the watchdogs in the TPS99000-Q1 to detect any errors. The power rails are monitored by the TPS99000-Q1 in order to detect power failures or glitches and request a proper power down of the DMD in case of an error. The host processor can read diagnostics information from the TPS99000-Q1 using a dedicated SPI bus, which enables independent monitoring. Additionally the host can request the image to be turned on or off using a PROJ\_ON signal. Lastly, the TPS99000-Q1 has several general-purpose ADCs that can be used to implement system level monitoring functions.

The outputs of the TPS99000-Q1 are diagnostic information and error alerts to the DLPC230-Q1, and control signals to the LED or laser driver. The TPS99000-Q1 can output diagnostic information to the host and the DLPC230-Q1 over two SPI buses. In case of critical system errors, such as power loss, it outputs signals to the DLPC230-Q1 that trigger power down or reset sequences. It also has output signals that can be used to implement various LED or laser driver topologies.

The DMD is a micro-electro-mechanical system (MEMS) device that receives electrical signals as an input (video data), and produces a mechanical output (mirror position). The electrical interface to the DMD is a sub-LVDS interface with the DLPC230-Q1. The mechanical output is the state of more than 1.3 million mirrors in the DMD array that can be tilted  $\pm 12^{\circ}$ . In a projection system the mirrors are used as pixels in order to display an image.

Copyright © 2019, Texas Instruments Incorporated

**DLP5534-Q1** 

DLPS177A-SEPTEMBER 2019-REVISED NOVEMBER 2019



#### Typical Application (continued)

#### 8.2.2 Reference Design

For information about connecting together the DLP5534-Q1 DMD, DLPC230-Q1 controller, and TPS99000-Q1, please contact the TI Application Team for additional information about the DLP5534-Q1 evaluation module (EVM). TI has optical-mechanical reference designs available, see the TI Application team for more information.

#### 8.2.3 Application Mission Profile Consideration

Each application is anticipated to have different mission profiles, or number of operating hours at different temperatures. To assist in evaluation, the automotive DMD reliability lifetime estimates Application Report may be provided. Please contact the TI Applications team for more information.

#### 8.2.4 Illumination Mission Profile Considerations

TI has performed evaluations at 405-nm illumination wavelengths under certain conditions. The details of these test conditions can be found in the Application Report *Illumination Validation Testing Performed by Texas Instruments.* These conditions should be considered when evaluating the final application's implementation. Please contact the TI Applications team for details about this testing.



### 9 Power Supply Recommendations

The following power supplies are all required to operate the DMD: VDD, VDDI, VOFFSET, VBIAS, and VRESET. All VSS connections are also required. DMD power-up and power-down sequencing is strictly controlled by the TPS99000-Q1 devices.

#### CAUTION

For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability.

VDD, VDDI, VOFFSET, VBIAS, and VRESET power supplies have to be coordinated during power-up and power-down operations. Failure to meet any of the below requirements will result in a significant reduction in the DMD's reliability and lifetime. VSS must also be connected.

## 9.1 Power Supply Power-Up Procedure

- During power-up, VDD and VDDI must always start and settle before VOFFSET, VBIAS, and VRESET voltages are applied to the DMD.
- During power-up, it is a strict requirement that the delta between VBIAS and VOFFSET must be within the specified limit shown in the *Recommended Operating Conditions*.
- During power-up, the DMD's LPSDR input pins shall not be driven high until after VDD and VDDI have settled at operating voltage.
- During power-up, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS. Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements listed previously and in Figure 21.

# 9.2 Power Supply Power-Down Procedure

- The power-down sequence is the reverse order of the previous power-up sequence. VDD and VDDI must be supplied until after VBIAS, VRESET, and VOFFSET are discharged to within 4 V of ground.
- During power-down, it is not mandatory to stop driving VBIAS prior to VOFFSET, but it is a strict requirement that the delta between VBIAS and VOFFSET must be within the specified limit shown in the *Recommended Operating Conditions* (refer to Note 2 in Figure 21).
- During power-down, the DMD's LPSDR input pins must be less than VDDI, the specified limit shown in the *Recommended Operating Conditions*.
- During power-down, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS.
- Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements listed previously and in Figure 21.



## 9.3 Power Supply Sequencing Requirements



- (1) To prevent excess current, the supply voltage delta |VBIAS VOFFSET| must be less than specified in the Recommended Operating Conditions. OEMs may find that the most reliable way to ensure this is to power VOFFSET prior to VBIAS during power-up and to remove VBIAS prior to VOFFSET during power-down. Also, TPS99000-Q1 is capable of managing the timing between VBIAS and VOFFSET.
- (2) To prevent excess current, the supply voltage delta |VBIAS VRESET| must be less than specified than the limit shown in the *Recommended Operating Conditions*.
- (3) When system power is interrupted, the TPS9000 initiates hardware power-down that disables VBIAS, VRESET and VOFFSET after the Micromirror Park Sequence.
- (4) Drawing is not to scale and details are omitted for clarity.

#### Figure 21. Power Supply Sequencing Requirements (Power Up and Power Down)



# 10 Layout

# 10.1 Layout Guidelines

Please refer to the DLPC230-Q1 and TPS99000-Q1 data sheets for specific PCB layout and routing guidelines. For specific DMD PCB guidelines, use the following:

- Match lengths for the LS\_WDATA and LS\_CLK signals.
- Minimize vias, layer changes, and turns for the HS bus signals.
- Minimum of two 220-nF decoupling capacitors close to VBIAS.
- Minimum of two 220-nF decoupling capacitors close to VRESET.
- Minimum of two 220-nF decoupling capacitors close to VOFFSET.
- Minimum of four 100-nF decoupling capacitors close to VDDI and VDD.
- · Temperature diode pins

The DMD has an internal diode (PN junction) that is intended to be used with an external TI TMP411 temperature sensing IC. PCB traces from the DMD's temperature diode pins to the TMP411 are sensitive to noise. Please see the TMP411 data sheet for specific routing recommendations.

# **11 Device and Documentation Support**

#### **11.1 Device Support**

#### 11.1.1 Device Nomenclature





#### 11.1.2 Device Markings

The device marking includes the legible character string GHJJJJK DLP5534AFYKQ1. GHJJJJK is the lot trace code. DLP5534AFYKQ1 is the part number.





Submit Documentation Feedback

36



www.ti.com



#### DLP5534-Q1 DLPS177A-SEPTEMBER 2019-REVISED NOVEMBER 2019

www.ti.com

#### **11.2 Community Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

DLP is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 DMD Handling

The DMD is an optical device so precautions should be taken to avoid damaging the glass window. Please see the application note DLPA019 DMD Handling for instructions on how to properly handle the DMD.

#### 11.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



19-Jun-2020

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | (6)              | (3)                |              | (4/5)          |         |
| DLP5534AFYKQ1    | ACTIVE | CPGA         | FYK     | 149  | 33      | RoHS & Green | NI-PD-AU         | N / A for Pkg Type | -40 to 105   |                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



|    |     |     | DWG NO.   | 2514853           | <sup>sн</sup> 1 |       |            | 1         |     |
|----|-----|-----|-----------|-------------------|-----------------|-------|------------|-----------|-----|
| S  |     |     |           | REVISIO           | NS              |       |            |           |     |
| D. | RE\ | /   |           | DESCRI PT         | TION            |       |            | DATE      | BY  |
|    | A   |     |           | : INITIAL RELEASE |                 |       |            | 12/7/2015 | BMH |
|    | B   | ECC | 2165903   | : UPDATE SUBSTRA  | ATE BACK        | MARK  | 1NG, SH. 4 | 4/25/2017 | BMH |
|    | С   | ECC | 2170159 ( | : RELAX DIE HEIGH | IT TOL., V      | VAS + | /-0.08     | 11/9/2017 | BMH |
|    |     |     |           |                   |                 |       |            |           |     |

D

С

В

|   | AWN                         | DATE<br>12/7/2015 | TEXAS<br>INSTRUMENTS |                                                      |      |                    | Α          |          |   |
|---|-----------------------------|-------------------|----------------------|------------------------------------------------------|------|--------------------|------------|----------|---|
|   | NGINEER<br>B. HASKETT       | 12/7/2015         | TITLE                | Dallas Texas                                         |      |                    |            |          |   |
|   | <sup>a/CE</sup><br>. KONRAD | 12/8/2015         |                      | ICD, MECHANICAL, DMD<br>.55 2:1 1.3MP SERIES 450 -A1 |      |                    |            |          |   |
| S | S. SUSI                     | 12/8/2015         | (FYK PACKAGE)        |                                                      |      |                    |            |          |   |
|   |                             | 12/8/2015         | SIZE<br>D            |                                                      | DWGI | <sup>NO</sup> 2514 | 853        | REV<br>C |   |
|   | B. RAY                      | 12/8/2015         | SCAL                 | ⊑ 4:1                                                |      |                    | SHEET 1 OF | 4        |   |
|   |                             | 2                 |                      |                                                      |      |                    | 1          |          | • |



|                                                                                                                                   | <sup>DWG NO.</sup> 2514853 <sup>SH</sup> 2 1                                                               |   |
|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---|
| C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C                                                                |                                                                                                            | D |
| B<br>B<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C                                                           | DATUM B                                                                                                    | С |
| DATUM C<br>(VIEW ROTATED FOR CLARITY)<br>SCALE 16 : 1<br>A<br>B HASKETT DATE DATE DATE DWG NO 2514853 REV<br>C SCALE SHEET 2 OF 4 |                                                                                                            | В |
|                                                                                                                                   | DATUM C<br>(VIEW ROTATED FOR CLARITY)<br>SCALE 16 : 1<br>B. HASKETT 12/7/2015 D<br>DWG NO 2514853 CEC<br>C | A |
|                                                                                                                                   | SCALE SHEET 2 OF 4                                                                                         | ] |



|             | DWG            | <sup>NO.</sup> 25148 | s53 <sup>s</sup> ⁺ 4 | ]      |        | 1           | _ |
|-------------|----------------|----------------------|----------------------|--------|--------|-------------|---|
| MITTE       | D) E           |                      |                      |        |        |             | D |
| <u>.625</u> | <u>9.05</u>    |                      |                      |        |        |             | С |
|             |                |                      |                      |        |        |             | В |
| DR.<br>B.   | awn<br>HASKETT | DATE<br>12/7/2015    | 5<br>D               | DWG NO | 251485 | 53 REV<br>C | A |
| rs –        |                | 2                    | SCALE                |        |        | HEET 4 OF 4 | ] |
|             |                |                      |                      |        |        |             |   |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated