

# XU316-1024-TQ128 Datasheet

Publication Date: 2022/09/28 Document Number: XM014532A



## **Table of Contents**

| 1    | xCORE Multicore Microcontrollers        | 2  |
|------|-----------------------------------------|----|
| 2    | XU316-1024-TQ128 Features               | 4  |
| 3    | Pin Configuration                       | 5  |
| 4    | Signal Description and GPIO             | 6  |
| 5    | Example Application Diagram 1           | 1  |
| 6    | Product Overview                        | 2  |
| 7    | Oscillator, Clocks, and PLLs 1          | 5  |
| 8    | Reset logic                             | 8  |
| 9    | Boot Procedure                          | 9  |
| 10   | Memory                                  | 3  |
| 11   | USB PHY                                 | 5  |
| 12   | MIPI PHY                                | 6  |
| 13   | JTAG 2                                  | 7  |
| 14   | Board Integration                       | 8  |
| 15   | Electrical Characteristics              | 3  |
| 16   | Package Information                     | 9  |
| 17   | Ordering Information                    | 0  |
| Appe | endices                                 | 1  |
| А    | Configuration of the XU316-1024-TQ128 4 | 1  |
| В    | Processor Status Configuration 4        | 4  |
| С    | Tile Configuration                      | 4  |
| D    | Node Configuration                      | רו |
| E    | Resources and their configuration       |    |
| F    | JTAG, xSCOPE and Debugging              | 11 |
| G    | Schematics Design Check List            | 4  |
| Н    | PCB Layout Design Check List            | 6  |
|      | Associated Design Documentation 9       |    |
| J    | Related Documentation                   | 7  |
| Κ    | Revision History                        | 8  |

#### TO OUR VALUED CUSTOMERS

It is our intention to provide you with accurate and comprehensive documentation for the hardware and software components used in this product. To subscribe to receive updates, visit http://www.xmos.ai/.

XMOS Ltd. is the owner or licensee of the information in this document and is providing it to you "AS IS" with no warranty of any kind, express or implied and shall have no liability in relation to its use. XMOS Ltd. makes no representation that the information, or any particular implementation thereof, is or will be free from any claims of infringement and again, shall have no liability in relation to any such claims.

XMOS and the XMOS logo are registered trademarks of XMOS Ltd in the United Kingdom and other countries, and may not be used without written permission. Company and product names mentioned in this document are the trademarks or registered trademarks of their respective owners.

## 1 xCORE Multicore Microcontrollers

The xcore.ai series is a comprehensive range of 32-bit multicore microcontrollers that brings the low latency and timing determinism of the xCORE architecture to mainstream embedded applications. Unlike conventional microcontrollers, xCORE multicore microcontrollers execute multiple real-time tasks simultaneously and communicate between tasks using a high speed network. Because xCORE multicore microcontrollers are completely deterministic when executing from internal memory, you can write software to implement functions that traditionally require dedicated hardware.



Figure 1: XU316-1024-TQ128 block diagram

Key features of the XU316-1024-TQ128 include:

- ▶ **Tiles**: Devices consist of one or more xCORE tiles. Each tile contains between five and eight 32-bit logical cores with highly integrated I/O and on-chip memory.
- Logical cores Each logical core can execute tasks such as computational code, DSP code, Floating point operations, Vector operationns, control software (including logic decisions and executing a state machine) or software that handles I/O. Section 6.1
- xTIME scheduler The xTIME scheduler performs functions similar to an RTOS, in hardware. It services and synchronizes events in a core, so there is no requirement for interrupt handler routines. The xTIME scheduler triggers cores on events generated by hardware resources such as the I/O pins, communication channels and timers. Once triggered, a core runs independently and concurrently to other cores, until it pauses to wait for more events. Section 6.2
- Channels and channel ends Tasks running on logical cores communicate using channels formed between two channel ends. Data can be passed synchronously or asynchronously between the channel ends assigned to the communicating tasks. Section 6.5
- xCONNECT Switch and Links Between tiles, channel communications are implemented over a high performance network of xCONNECT Links and routed through a hardware xCONNECT Switch. Section 6.6



- ▶ Ports The I/O pins are connected to the processing cores by Hardware Response ports. The port logic can drive its pins high and low, or it can sample the value on its pins optionally waiting for a particular condition. Section 6.3
- Clock blocks xCORE devices include a set of programmable clock blocks that can be used to govern the rate at which ports execute. Section 6.4
- Memory Each xCORE Tile integrates a bank of SRAM for instructions and data, and a block of one-time programmable (OTP) memory that can be configured for system wide security features. A memory buffer can be used to implement software defined memory. Section 10
- Dual PLL One PLL is used to create a high-speed processor clock given a low speed external oscillator. A secondary PLL is for user application. Section 7
- USB The USB PHY provides High-Speed and Full-Speed, device, host, and on-the-go functionality. Data is communicated through ports on the digital node. A library is provided to implement USB device functionality. Section 11
- MIPI The MIPI D-PHY receiver provides a hi speed communication link to single or dual lane MIPI devices. Section 12
- ▶ JTAG The JTAG module can be used for loading programs, boundary scan testing, in-circuit source-level debugging and programming the OTP memory. Section 13

#### 1.1 Software

Devices are programmed using C, C++ or xC (C with multicore extensions). XMOS provides tested and proven software libraries, which allow you to quickly add interface and processor functionality such as USB, Voice, Ethernet, PWM, graphics driver, and audio EQ to your applications.

#### 1.2 Tools: XTC

The XTC development environment provides all the tools you need to write and debug your programs, profile your application, and write images into flash memory or OTP memory on the device. Because xCORE devices operate deterministically, they can be simulated like hardware within XTC: uniquely in the embedded world, XTC therefore includes a static timing analyzer, cycle-accurate simulator, and high-speed in-circuit instrumentation.

The tools are supported on Windows, Linux and MacOS X and available at no cost from xmos.ai/software-tools/. Information on using the tools is provided in the XTC User Guide, X14363.

## 2 XU316-1024-TQ128 Features

#### Multicore Microcontroller with Advanced Multi-Core RISC Architecture

- 16 real-time logical cores on 2 xCORE tiles
- Cores share up to 1200 MIPS
  - Up to 2400 MIPS in dual issue mode
  - Up to 1200 MFLOPS
- · Each logical core has:
  - Guaranteed throughput of between 1/5 and 1/8 of tile MIPS
  - 16x32bit dedicated registers
- 229 high-density 16/32-bit instructions
  - All have single clock-cycle execution (except for divide)
  - 32x32 $\rightarrow$ 64-bit MAC instructions for DSP, arithmetic and cryptographic functions
- · Vector unit, capable of:
  - up to eight word, 16 half-word, or 32 byte multiply-adds.
  - quad complex multiply, or 256 bit-wide multiply-adds.

#### ▶ USB PHY, fully compliant with USB 2.0 specification

- MIPI receiver, up to two lanes, up to 1.5 Gbit/s
- Application PLL with fractional control
- Programmable I/O
  - 78 general-purpose I/O pins, configurable as input or output
  - Up to 32 x 1bit port, 9 x 4bit port, 6 x 8bit port, 2 x 16bit port
     3 xCONNECT links
  - Port sampling rates of up to 60 MHz with respect to an external clock
  - · 64 channel ends (32 per tile) for communication with other cores, on or off-chip
  - 1.8V/3.3V IO with programmable drive strength

#### Memory

- 1MB internal single-cycle SRAM (512KB per tile) for code and data storage
- \* 8KB internal OTP (shared between tiles or split providing 4KB per tile) for application boot code

#### Hardware resources

- 12 clock blocks (6 per tile)
- 20 timers (10 per tile)
- 8 locks (4 per tile)

#### ► JTAG Module for On-Chip Debug

#### Security Features

- Programming lock disables debug and prevents read-back of memory contents
- AES bootloader ensures secrecy of IP held on external flash memory

#### Ambient Temperature Range

- Commercial gualification: 0 °C to 70 °C
- Industrial qualification: -40 °C to 85 °C

#### Speed Grade

24: 600 MHz; up to 2400 MIPS, 1200 MFLOP/s, 38.4 GMACC/s

#### Power Consumption

- Active: 270 mW (typical)
- Standby: 5 mA (typical)

#### ▶ 128-pin TQFP package 0.4 mm pitch



## 3 Pin Configuration

Any pin marked NC should not be connected to any net.



## 4 Signal Description and GPIO

This section lists the signals and I/O pins available on the XU316-1024-TQ128. The device provides a combination of 1bit, 4bit, 8bit and 16bit ports, as well as wider ports that are fully or partially (gray) bonded out. All pins of a port provide either output or input, but signals in different directions cannot be mapped onto the same port.

Pins may have one or more of the following properties:

- ▶ PD/PU: The IO pin has a weak pull-down or pull-up resistor.
- ST: The IO pin has a Schmitt Trigger on its input.
- ▶ IOL, IOB, IOR, IOT: The IO pin is powered from VDDIOL, VDDIOB18, VDDIOR, and VDDIOT respectively.

Note that all GPIO have optional pull-down, pull-up, and Schmitt triggers. The GPIO functions are as follows:

- >  $XLi_{in/out}^n$ : this pin can be used for xlink *i* wire *n*, input or output.
- ▶  $NX^m$ : this pin can be used by bit *m* of *N*-bit port *X*

| Power pins (10) |     |                            |      |            |  |
|-----------------|-----|----------------------------|------|------------|--|
| Signal          | Pin | Function                   | Туре | Properties |  |
| MIPI_VDD09      | 27  | MIPI Analog power          | PWR  |            |  |
| MIPI_VDD18      | 24  | MIPI Analog power          | PWR  |            |  |
| PLL_AVDD        | 41  | Analog power for PLL       | PWR  |            |  |
| USB_VDD18       | 62  | USB Analog power           | PWR  |            |  |
| USB_VDD33       | 61  | USB Analog power           | PWR  |            |  |
| VDD             | 5   | Digital tile power         | PWR  |            |  |
| VDDIOB18        | 35  | Digital I/O power (bottom) | PWR  |            |  |
| VDDIOL          | 10  | Digital I/O power (left)   | PWR  |            |  |
| VDDIOR          | 72  | Digital I/O power (right)  | PWR  |            |  |
| VDDIOT          | 109 | Digital I/O power (top)    | PWR  |            |  |

| I/O pins (78) |     |                                                                          |      |            |  |
|---------------|-----|--------------------------------------------------------------------------|------|------------|--|
| Signal        | Pin | Function                                                                 | Туре | Properties |  |
| X0D00         | 6   | 1A <sup>0</sup>                                                          | 1/0  | IOL        |  |
| X0D01         | 2   | 1B <sup>0</sup>                                                          | 1/0  | IOL        |  |
| X0D04         | 127 | <b>4B<sup>0</sup></b> 8A <sup>2</sup> 16A <sup>2</sup> 32A <sup>22</sup> | 1/0  | IOL        |  |
| X0D05         | 128 | <b>4B<sup>1</sup></b> 8A <sup>3</sup> 16A <sup>3</sup> 32A <sup>23</sup> | 1/0  | IOL        |  |
| X0D06         | 1   | <b>4B<sup>2</sup></b> 8A <sup>4</sup> 16A <sup>4</sup> 32A <sup>24</sup> | 1/0  | IOL        |  |
| X0D07         | 3   | <b>4B<sup>3</sup></b> 8A <sup>5</sup> 16A <sup>5</sup> 32A <sup>25</sup> | 1/0  | IOL        |  |
| X0D10         | 4   | 1C <sup>0</sup>                                                          | 1/0  | IOL        |  |
| X0D11         | 7   | 1D <sup>0</sup>                                                          | I/O  | IOL        |  |

(continued)



(continued)

| Signal | Pin | Function                                                                                          | Туре | Properties |
|--------|-----|---------------------------------------------------------------------------------------------------|------|------------|
| X0D12  | 46  | 1E <sup>0</sup>                                                                                   | I/O  | IOB        |
| X0D13  | 47  | 1F <sup>0</sup>                                                                                   | I/O  | IOB        |
| X0D14  | 8   | 4C <sup>0</sup> 8B <sup>0</sup> 16A <sup>8</sup> 32A <sup>28</sup>                                | I/O  | IOL        |
| X0D16  | 9   | 4D <sup>0</sup> 8B <sup>2</sup> 16A <sup>10</sup>                                                 | I/O  | IOL        |
| X0D22  | 48  | 1G <sup>0</sup>                                                                                   | I/O  | IOB        |
| X0D23  | 49  | 1H <sup>0</sup>                                                                                   | I/O  | IOB        |
| X0D24  | 86  | XL3 <sup>4</sup> <sub>in</sub> 11 <sup>0</sup>                                                    | I/O  | IOR        |
| X0D25  | 87  | XL3 <sup>3</sup> <sub>in</sub> 1J <sup>0</sup>                                                    | I/O  | IOR        |
| X0D26  | 88  | XL3 <sup>2</sup> <sub>in</sub> 4E <sup>0</sup> 8C <sup>0</sup> 16B <sup>0</sup>                   | I/O  | IOR        |
| X0D27  | 90  | XL3 <sup>1</sup> <sub>in</sub> 4E <sup>1</sup> 8C <sup>1</sup> 16B <sup>1</sup>                   | I/O  | IOR        |
| X0D28  | 91  | XL3 <sup>0</sup> <sub>in</sub> 4F <sup>0</sup> 8C <sup>2</sup> 16B <sup>2</sup>                   | I/O  | IOR        |
| X0D29  | 92  | XL3 <sup>0</sup> <sub>out</sub> 4F <sup>1</sup> 8C <sup>3</sup> 16B <sup>3</sup>                  | I/O  | IOR        |
| X0D30  | 122 | 4F <sup>2</sup> 8C <sup>4</sup> 16B <sup>4</sup>                                                  | I/O  | IOT        |
| X0D31  | 124 | 4F <sup>3</sup> 8C <sup>5</sup> 16B <sup>5</sup>                                                  | I/O  | IOT        |
| X0D32  | 123 | 4E <sup>2</sup> 8C <sup>6</sup> 16B <sup>6</sup>                                                  | I/O  | IOT        |
| X0D33  | 126 | 4E <sup>3</sup> 8C <sup>7</sup> 16B <sup>7</sup>                                                  | I/O  | IOT        |
| X0D34  | 125 | 1K <sup>0</sup>                                                                                   | I/O  | IOT        |
| X0D35  | 93  | XL3 <sup>1</sup> <sub>out</sub> 1L <sup>0</sup>                                                   | I/O  | IOR        |
| X0D36  | 94  | XL3 <sup>2</sup> <sub>out</sub> 1M <sup>0</sup> 8D <sup>0</sup> 16B <sup>8</sup>                  | I/O  | IOR        |
| X0D37  | 96  | XL3 <sup>3</sup> <sub>out</sub> 1N <sup>0</sup> 8D <sup>1</sup> 16B <sup>9</sup>                  | I/O  | IOR        |
| X0D38  | 97  | XL3 <sup>4</sup> <sub>out</sub> 10 <sup>0</sup> 8D <sup>2</sup> 16B <sup>10</sup>                 | I/O  | IOR        |
| X0D39  | 99  | 1P <sup>0</sup> 8D <sup>3</sup> 16B <sup>11</sup>                                                 | I/O  | IOT        |
| X0D40  | 98  | 8D <sup>4</sup> 16B <sup>12</sup>                                                                 | I/O  | IOT        |
| X0D41  | 101 | 8D <sup>5</sup> 16B <sup>13</sup>                                                                 | I/O  | IOT        |
| X0D42  | 100 | 8D <sup>6</sup> 16B <sup>14</sup>                                                                 | I/O  | IOT        |
| X0D43  | 103 | 8D <sup>7</sup> 16B <sup>15</sup>                                                                 | I/O  | IOT        |
| X1D00  | 19  | 1A <sup>0</sup>                                                                                   | I/O  | IOL        |
| X1D01  | 20  | 1B <sup>0</sup>                                                                                   | I/O  | IOL        |
| X1D09  | 21  | 4A <sup>3</sup> 8A <sup>7</sup> 16A <sup>7</sup> 32A <sup>27</sup>                                | I/O  | IOL        |
| X1D10  | 22  | 1C <sup>0</sup>                                                                                   | I/O  | IOL        |
| X1D11  | 23  | 1D <sup>0</sup>                                                                                   | I/O  | IOL        |
| X1D12  | 53  | 1E <sup>0</sup>                                                                                   | I/O  | IOB        |
| X1D13  | 64  | XL0 <sup>4</sup> <sub>in</sub> 1F <sup>0</sup>                                                    | I/O  | IOR        |
| X1D14  | 63  | XL0 <sup>3</sup> <sub>in</sub> 4C <sup>0</sup> 8B <sup>0</sup> 16A <sup>8</sup> 32A <sup>28</sup> | I/O  | IOR        |
| X1D15  | 65  | XL0 <sup>2</sup> <sub>in</sub> 4C <sup>1</sup> 8B <sup>1</sup> 16A <sup>9</sup> 32A <sup>29</sup> | I/O  | IOR        |
| X1D16  | 66  | $XLO_{in}^{1}$ $4D^{0}$ $8B^{2}$ $16A^{10}$                                                       | I/O  | IOR        |
| X1D17  | 67  | XL0 <sup>0</sup> <sub>in</sub> 4D <sup>1</sup> 8B <sup>3</sup> 16A <sup>11</sup>                  | I/O  | IOR        |
| X1D18  | 69  | XL0 <sup>0</sup> <sub>out</sub> 4D <sup>2</sup> 8B <sup>4</sup> 16A <sup>12</sup>                 | I/O  | IOR        |
| X1D19  | 70  | XL0 <sup>1</sup> <sub>out</sub> 4D <sup>3</sup> 8B <sup>5</sup> 16A <sup>13</sup>                 | I/O  | IOR        |
| X1D20  | 71  | $XLO_{out}^2$ $4C^2$ $8B^6$ $16A^{14}$ $32A^{30}$                                                 | I/O  | IOR        |
| X1D21  | 73  | $XLO_{out}^{3}$ 4C <sup>3</sup> 8B <sup>7</sup> 16A <sup>15</sup> 32A <sup>31</sup>               | I/O  | IOR        |
| X1D22  | 74  | XL0 <sup>4</sup> <sub>out</sub> 1G <sup>0</sup>                                                   | I/O  | IOR        |
| X1D23  | 57  | 1H <sup>0</sup>                                                                                   | I/O  | IOB        |

| Signal | Pin | Function                                          | Туре | Properties |
|--------|-----|---------------------------------------------------|------|------------|
| X1D24  | 107 | 11 <sup>0</sup>                                   | I/O  | IOT        |
| X1D25  | 108 | 1J <sup>0</sup>                                   | I/O  | IOT        |
| X1D26  | 110 | 4E <sup>0</sup> 8C <sup>0</sup> 16B <sup>0</sup>  | I/O  | IOT        |
| X1D27  | 111 | 4E <sup>1</sup> 8C <sup>1</sup> 16B <sup>1</sup>  | I/O  | IOT        |
| X1D28  | 112 | 4F <sup>0</sup> 8C <sup>2</sup> 16B <sup>2</sup>  | 1/0  | IOT        |
| X1D29  | 114 | 4F <sup>1</sup> 8C <sup>3</sup> 16B <sup>3</sup>  | 1/0  | IOT        |
| X1D30  | 115 | 4F <sup>2</sup> 8C <sup>4</sup> 16B <sup>4</sup>  | I/O  | IOT        |
| X1D31  | 116 | 4F <sup>3</sup> 8C <sup>5</sup> 16B <sup>5</sup>  | I/O  | IOT        |
| X1D32  | 117 | 4E <sup>2</sup> 8C <sup>6</sup> 16B <sup>6</sup>  | I/O  | IOT        |
| X1D33  | 118 | 4E <sup>3</sup> 8C <sup>7</sup> 16B <sup>7</sup>  | 1/0  | IOT        |
| X1D34  | 119 | 1K <sup>0</sup>                                   | I/O  | IOT        |
| X1D35  | 120 | 1L <sup>0</sup>                                   | I/O  | IOT        |
| X1D36  | 12  | 1M <sup>0</sup> 8D <sup>0</sup> 16B <sup>8</sup>  | I/O  | IOL        |
| X1D37  | 13  | 1N <sup>0</sup> 8D <sup>1</sup> 16B <sup>9</sup>  | I/O  | IOL        |
| X1D38  | 15  | 10 <sup>0</sup> 8D <sup>2</sup> 16B <sup>10</sup> | I/O  | IOL        |
| X1D39  | 16  | 1P <sup>0</sup> 8D <sup>3</sup> 16B <sup>11</sup> | I/O  | IOL        |
| X1D43  | 102 | 8D <sup>7</sup> 16B <sup>15</sup>                 | I/O  | IOT        |
| X1D49  | 75  | XL1 <sup>4</sup> 32A <sup>0</sup>                 | I/O  | IOR        |
| X1D50  | 76  | XL1 <sup>3</sup> 32A <sup>1</sup>                 | I/O  | IOR        |
| X1D51  | 77  | XL1 <sup>2</sup> 32A <sup>2</sup>                 | I/O  | IOR        |
| X1D52  | 78  | XL1 <sup>1</sup> 32A <sup>3</sup>                 | I/O  | IOR        |
| X1D53  | 79  | XL1 <sup>0</sup> 32A <sup>4</sup>                 | I/O  | IOR        |
| X1D54  | 80  | XL1 <sup>0</sup> 32A <sup>5</sup>                 | I/O  | IOR        |
| X1D55  | 81  | XL1 <sup>1</sup> 32A <sup>6</sup>                 | I/O  | IOR        |
| X1D56  | 82  | XL1 <sup>2</sup> 32A <sup>7</sup>                 | I/O  | IOR        |
| X1D57  | 83  | XL1 <sup>3</sup> <sub>out</sub> 32A <sup>8</sup>  | I/O  | IOR        |
| X1D58  | 84  | XL1 <sup>4</sup> <sub>out</sub> 32A <sup>9</sup>  | I/O  | IOR        |

| ground pins (2) |     |                       |      |            |  |  |  |  |
|-----------------|-----|-----------------------|------|------------|--|--|--|--|
| Signal          | Pin | Function              | Туре | Properties |  |  |  |  |
| GND             |     | Digital ground        | GND  |            |  |  |  |  |
| PLL_AGND        | 42  | Analog ground for PLL | GND  |            |  |  |  |  |

| mipi pins (6) |     |                       |       |            |  |
|---------------|-----|-----------------------|-------|------------|--|
| Signal        | Pin | Function              | Туре  | Properties |  |
| MIPI_DN0      | 31  | MIPI lane 0, negative | Input |            |  |
| MIPI_DN1      | 28  | MIPI lane 1, negative | Input |            |  |
| MIPI_DN2      | 25  | MIPI lane 2, negative | Input |            |  |
| MIPI_DP0      | 32  | MIPI lane 0, positive | Input |            |  |
| MIPI_DP1      | 29  | MIPI lane 1, positive | Input |            |  |
| MIPI_DP2      | 26  | MIPI lane 2, positive | Input |            |  |

| analog pins (2) |     |                           |        |            |  |  |  |  |
|-----------------|-----|---------------------------|--------|------------|--|--|--|--|
| Signal          | Pin | Function                  | Туре   | Properties |  |  |  |  |
| XIN             | 34  | Crystal in or clock input | Input  | IOB        |  |  |  |  |
| XOUT            | 33  | Crystal out               | Output | IOB        |  |  |  |  |

| jtag pins (5) |     |                                |        |             |  |  |
|---------------|-----|--------------------------------|--------|-------------|--|--|
| Signal        | Pin | Function                       | Туре   | Properties  |  |  |
| RST_N         | 38  | Global reset input, active low | Input  | IOB, PU, ST |  |  |
| ТСК           | 51  | Test clock                     | Input  | IOB, PD, ST |  |  |
| TDI           | 36  | Test data input                | Input  | IOB, PU     |  |  |
| TDO           | 37  | Test data output               | Output | IOB         |  |  |
| TMS           | 44  | Test mode select               | Input  | IOB, PU     |  |  |

| poc pins (3) |     |                                       |       |            |  |  |  |  |
|--------------|-----|---------------------------------------|-------|------------|--|--|--|--|
| Signal       | Pin | Function                              | Туре  | Properties |  |  |  |  |
| LV_L_N       | 40  | Select low voltage VDDIOL, active low | Input | IOB, PU    |  |  |  |  |
| LV_R_N       | 52  | Select low voltage VDDIOR, active low | Input | IOB, PU    |  |  |  |  |
| LV_T_N       | 43  | Select low voltage VDDIOT, active low | Input | IOB, PU    |  |  |  |  |

| usb pins (3) |     |                    |       |            |  |  |  |
|--------------|-----|--------------------|-------|------------|--|--|--|
| Signal       | Pin | Function           | Туре  | Properties |  |  |  |
| USB_DM       | 59  | USB Data-          | I/O   |            |  |  |  |
| USB_DP       | 60  | USB Data+          | I/O   |            |  |  |  |
| USB_ID       | 58  | USB Identification | Input |            |  |  |  |

The device has four IO power domains, three of which can be run from either 3.3V or 1.8V nominal supplies. Three pins, LV\_L\_N, LV\_T\_N, and LV\_R\_N specify which voltage is used on the left, top, and right power domains. These pins should be tied low to specify a domain uses a 1.8V nominal supply, and should be tied high or left floating to specify the domain uses a 3.3V nominal supply. The table above states which GPIO pin is powered from which IO domain. Note that the bottom IO domain, which includes JTAG and the crystal oscillator, is always at 1.8V.

The GPIO pins have software programmable drive strengths, slew rate control, and schmitt trigger:

When a port is used for output, the default drive settings for each IO pin are to drive at 4 mA nominally, with no slew rate control (fast edge). When a port is used as input, the default settings when you use a port as an input port is to not have a Schmitt-trigger, and not have a pull resistor. From software, the drive strength can be reduced to 2 mA in order to reduce EMI, or they can be driven at 8 or 12 mA in order to increase speed. The total current that can be supplied by each IO domain is limited and specified in Section 15.

- When used as an input, IO pins can be programmed to have a Schmitt trigger enabled, and two programmable pull resistors can be set to either provide a weak pull-down, a weak pull-up, or a bus keep function where the current level is kept until it is changed by a strong low or a strong high. Pins that are not in use have a weak pull-down enabled to keep them in a defined state.
- The controls are set on a per-port basis by either using the API functions, or by setting six bits using the SETC instruction.

## 5 Example Application Diagram



Figure 2: Simplified Reference Schematic

- ▶ the dotted lines on 3V3/1V8 indicate that the device can be powered from either, provided that the LV\_x\_N pins are tied correctly, see 14.
- ▶ see Section 11 for details on the USB PHY
- ▶ see Section 12 for details on the MIPI D-PHY receiver
- ▶ see Section 14 for details on the power supplies and PCB design
- ▶ see Section 7 for details on oscillator frequencies

## 6 Product Overview

### 6.1 Logical cores

Each tile has 8 active logical cores, which issue instructions down a shared five-stage pipeline. Instructions from the active cores are issued round-robin. If up to five logical cores are active, each core is allocated a fifth of the processing cycles. If more than five logical cores are active, each core is allocated at least  $V_n$  cycles (for *n* cores). Figure 3 shows the guaranteed core performance depending on the number of cores used.

Figure 3: Logical core performance

| 3: | Spee  | d active l | ogical cores: | 1   | 2       | 3       | 4       | 5        | 6       | 7     | 8  |
|----|-------|------------|---------------|-----|---------|---------|---------|----------|---------|-------|----|
| re | grade | MIPS       | Frequency     | N   | linimun | n issue | rate pe | er logic | al core | (MHz) | )  |
| ce | 24    | 2400 MIPS  | 600 MHz       | 120 | 120     | 120     | 120     | 120      | 100     | 86    | 75 |

When executing code from internal memory, there is no way that the performance of a logical core can be reduced below these predicted levels (unless *priority threads* are used: in this case the guaranteed minimum performance is computed based on the number of priority threads as defined in the architecture manual). Because cores may be delayed on I/O, however, their unused processing cycles can be taken by other cores. This means that for more than five logical cores, the performance of each core is often higher than the predicted minimum but cannot be guaranteed.

The logical cores are triggered by events instead of interrupts and run to completion. A logical core can be paused to wait for an event.

### 6.2 xTIME scheduler

The xTIME scheduler handles the events generated by xCORE Tile resources, such as channel ends, timers and I/O pins. It ensures that all events are serviced and synchronized, without the need for an RTOS. Events that occur at the I/O pins are handled by the Hardware-Response ports and fed directly to the appropriate xCORE Tile. An xCORE Tile can also choose to wait for a specified time to elapse, or for data to become available on a channel.

Tasks do not need to be prioritised as each of them runs on their own logical xCORE. It is possible to share a set of low priority tasks on a single core using cooperative multi-tasking.

### 6.3 Hardware Response Ports

Hardware Response ports connect an xCORE tile to one or more physical pins and as such define the interface between hardware attached to the XU316-1024-TQ128, and the software running on it. A combination of 1bit, 4bit, 8bit, 16bit and 32bit ports are available. All pins of a port provide either output or input. Signals in different directions cannot be mapped onto the same port.

The port logic can drive its pins high or low, or it can sample the value on its pins, optionally waiting for a particular condition. Ports are accessed using dedicated instructions that are executed in a single processor cycle. xcore.ai IO pins can be used as *open drain* 



outputs, where signals are driven low if a zero is output, but left high impedance if a one is output. This option is set on a per-port basis.

Data is transferred between the pins and core using a FIFO that comprises a SERDES and transfer register, providing options for serialization and buffered data.

Each port has a 16-bit counter that can be used to control the time at which data is transferred between the port value and transfer register. The counter values can be obtained at any time to find out when data was obtained, or used to delay I/O until some time in the future. The port counter value is automatically saved as a timestamp, that can be used to provide precise control of response times.

The ports and xCONNECT links are multiplexed onto the physical pins. If an xConnect Link is enabled, the pins of the underlying ports are disabled. If a port is enabled, it overrules ports with higher widths that share the same pins. The pins on the wider port that are not shared remain available for use when the narrower port is enabled. Ports always operate at their specified width, even if they share pins with another port.

#### 6.4 Clock blocks

xCORE devices include a set of programmable clocks called clock blocks that can be used to govern the rate at which ports execute. Each xCORE tile has six clock blocks: the first clock block provides the tile reference clock and runs at a default frequency of 100MHz; the remaining clock blocks can be set to run at different frequencies.

A clock block can use a 1-bit port as its clock source allowing external application clocks to be used to drive the input and output interfaces. xcore.ai clock blocks optionally divide the clock input from a 1-bit port.

In many cases I/O signals are accompanied by strobing signals. The xCORE ports can input and interpret strobe (known as readyln and readyOut) signals generated by external sources, and ports can generate strobe signals to accompany output data.



On reset, each port is connected to clock block 0, which runs from the xCORE Tile reference clock.

### 6.5 Channels and Channel Ends

Logical cores communicate using point-to-point connections, formed between two channel ends. A channel-end is a resource on an xCORE tile, that is allocated by the program. Each channel-end has a unique system-wide identifier that comprises a unique number and their tile identifier. Data is transmitted to a channel-end by an output-instruction; and the other side executes an input-instruction. Data can be passed synchronously or asynchronously between the channel ends.

### 6.6 xCONNECT Switch and Links

XMOS devices provide a scalable architecture, where multiple xCORE devices can be connected together to form one system. Each xCORE device has an xCONNECT interconnect that provides a communication infrastructure for all tasks that run on the various xCORE tiles on the system.

The interconnect relies on a collection of switches and XMOS links. Each xCORE device has an on-chip switch that can set up circuits or route data. The switches are connected by xConnect Links. An XMOS link provides a physical connection between two switches. The switch has a routing algorithm that supports many different topologies, including lines, meshes, trees, and hypercubes.

The links operate in either 2 wires per direction or 5 wires per direction mode, depending on the amount of bandwidth required. Circuit switched, streaming and packet switched data can both be supported efficiently. Streams provide the fastest possible data rates between xCORE Tiles, but each stream requires a single link to be reserved between switches on two tiles. All packet communications can be multiplexed onto a single link.

Information on the supported routing topologies that can be used to connect multiple devices together can be found in the xCONNECT Architecture guide.



Figure 6: Switch, links and channel ends

# 7 Oscillator, Clocks, and PLLs

The device executes using a clock that is scaled up by two on-chip PLLs: a *core-PLL* that provides a clock for the digital logic, and a secondary fractional-N PLL for application use. Both PLLs are driven from an oscillator on the XIN and XOUT pins. If you use a crystal, you must use a 24 MHz crystal ( $\pm$  500 ppm or better). Otherwise you can supply a clock between 8 and 30 MHz, with an accuracy governed by your application. Note that the USB PHY only supports limited frequencies, see Section 11.

The clock structure of the device is shown in Figure 7. The main purpose of the core PLL is to generate the clocks needed for the digital blocks of the device, including the two processing cores and the switch. The main purpose of the secondary PLL is to provide an application clock if required.

The frequencies are typical frequencies used when the device operates at 600 MHz. The 100 MHz reference frequency can be used by software to time software and interfaces. The core and switch clocks can be clocked down as required to save power, independent of the reference clock. In very low power modes, both PLLs can be placed in a low-power mode, and the whole chip executed directly from the oscillator. In this case, the reference can no longer operate at 100 MHz. The labels list the registers in appendices B, C, and D, that are used to control the clocks.

### 7.1 Core PLL

The core PLL creates a high-speed clock that is used for the switch, tile, and reference clock. The initial PLL multiplication value is shown in Figure 8:



Figure 8 lists the oscillator frequency range, and the values of OD, F and R, which are the registers that define the ratio of the tile frequency to the oscillator frequency:

$$F_{core} = F_{osc} \times \frac{F+1}{2} \times \frac{1}{R+1} \times \frac{1}{OD+1}$$

*OD*, *F* and *R* must be chosen so that  $0 \le R \le 63$ ,  $1 \le F \le 8191$ ,  $0 \le OD \le 7$ , and 360MHz  $\le F_{osc} \times \frac{F+1}{2} \times \frac{1}{R+1} \le 1800$ MHz. The *OD*, *F*, and *R* values can be modified by writing to the digital node PLL configuration register, see Appendix D.5.

If a different tile frequency is required (eg, 500 MHz), then the PLL must be reprogrammed after boot to provide the required tile frequency. The XMOS tools perform this operation by default.

### 7.2 Secondary PLL

The secondary PLL can be used for generating clocks inside the device, or to create an *application clock* out of the device. When used as an application clock, the output is routed to pin to pin X1D11 and port 1D on core 1 as is shown in Figure 9. The clock output is divided down to between 171 Hz and 200 MHz. When enabled, tile 1 can input the clock

on port 1D. If the clock is required on other tiles, then the clock should be routed to one-bit ports on those tiles over the PCB. An output divider (Appendix D.13) can be programmed in even steps.

Figure 9: Secondary PLL connectivity.



The secondary PLL is configured using the register documented in Appendix D.14. The output frequency of the secondary PLL is

$$F_{pll2} = F_{pll2in} \times \frac{F+1}{2} \times \frac{1}{R+1} \times \frac{1}{OD+1}$$

OD, F and R must be chosen so that  $0 \le R \le 63$ ,  $1 \le F \le 8191$ ,  $0 \le OD \le 7$ , and 360MHz  $\le F_{pll2in} \times \frac{F+1}{2} \times \frac{1}{R+1} \le 1800$ MHz. A flag allows the user to choose between two input frequencies,  $F_{pll2in}$  can be set to either the oscillator ( $F_{osc}$ ) or the output of the core PLL ( $F_{core}$ ).

The secondary PLL has an optional fractional divider (Appendix D.17). When enabled, the fractional divider will count a period of input clocks, and over part of this period it will cause the secondary PLL to use a divider F + 1 rather than F. The period p and fraction f are set through the control register for the fractional divider, and will result in an output frequency:

$$F_{pll2} = F_{pll2in} \times \frac{F + 1 + \frac{f+1}{p+1}}{2} \times \frac{1}{R+1} \times \frac{1}{OD+1}$$

The use of fractional control adds flexibility to create arbitrary frequencies at the expense of extra jitter. The fractional divider only works for f < p.

### 7.3 Oscillator circuit

The device has an on-chip oscillator. To use this, you need to connect a crystal, two capacitors, and damping and feedback resistors to the device as shown in Figure 10. Instead of using a crystal, you can supply a 1V8 clock input on the XIN pin. The clock must be running when the chip gets out of reset.

Figure 10: Example circuits using a crystal (left), or external oscillator (right).



 $R_f$  should be 1M $\Omega$ . Values for  $C_{l1}$ ,  $C_{l2}$  and  $R_d$  depend on the crystal characteristics. We recommend that you use a crystal with characteristics as specified in Table 11. These have an ESR of at most 60 Ohm, have a load capacitance of 12 pF, and all resonate at their fundamental frequency.



|            | Name          | Frequency       | Load      | max ESR | Power                     | $R_d$ | $C_{l1}, C_{l2}$ |
|------------|---------------|-----------------|-----------|---------|---------------------------|-------|------------------|
|            | Seiko Epson I | -A-238 24.0000N | /D30X-V   | V5      |                           |       |                  |
|            |               | 24 MHz          | 12 pF     | 60 R    | 10-200 $\mu$ W            | 680 R | 22 pF            |
|            | Multicomp M   | CSJK-7U-24.00-1 | 12-10-60- | ·B-10   |                           |       |                  |
|            |               | 24 MHz          | 12 pF     | 60 R    | $1\text{-}200\mu\text{W}$ | 680 R | 22 pF            |
|            | IQD LFXTAL0   | 32813           |           |         |                           |       |                  |
| Figure 11: |               | 24 MHz          | 12 pF     | 40 R    | < 500 $\mu$ W             | 680 R | 22 pF            |
| Example    | TKC 7M-24.00  | DOMAAE-T        |           |         |                           |       |                  |
| crystals   |               | 24 MHz          | 12 pF     | 30 R    | 1-500 $\mu W$             | 680 R | 22 pF            |

#### 7.4 Low power use

For systems that need to run in a low-power mode, the following sequence of operations can be taken:

- set the core clock divider to an appropriately high value. This will reduce performance and power
- ▶ set the PLL to a low frequency. This will reduce power consumption.
- > provide a clock into the XIN pin instead of using the oscillator circuit.

### 8 Reset logic

The device has an on-chip Power-on-Reset (POR). This keeps the chip in reset whilst the supplies are coming up, as shown in Figure 12. The device assumes that the supplies come up monotonically to reach their minimum operating voltages within the times specified in Section 15.6. The POR resets the whole device to a defined state, including the PLL configuration, the JTAG logic, the PHYs, and the cores. When in reset, all GPIO pins have a pull-down enabled.





When the device comes out of reset, the boot procedure starts (Section 9). The chip can be reset externally using the RST\_N pin. If required, the JTAG state machine can be reset to its idle state by clocking TCK five times whilst TMS is high.

If the chip needs to be reset at a later stage, this can be done from software using the PLL control register (Appendix D.5). This soft resets everything except for the PLL logic. It is therefore possible to reset keeping the current PLL settings.

When the device comes out of reset, the processor will attempt to boot within a very short period of time. If booting from external flash, ensure that there is enough time between before RST\_N coming up for the external flash to settle.

An independent watchdog runs from the input clock pin XIN. It can be set to take the chip into reset when the watchdog has not been updated or cleared in time. The 12-bit watchdog timer with a 16-bit divider provides accuracies of between 1 input clock and 65536 input clocks, and a time-out of between 1 input clock and 268,435,456 input clocks (just over 11 seconds with a 24 MHz input crystal). The watchdog is set-up through the watchdog registers (Appendix D.30-D.34)

### 9 Boot Procedure

The xCORE Tile Tile boot procedure is illustrated in Figure 13. If the secure-boot bit of the security register (which resides at pre-defined locations in OTP, see Section 10.3) is set, the device boots from OTP. Otherwise it boots from external device(s) according to boot source pin values X0D04, X0D05, and X0D06 (see Figure 14). The boot pins are sampled shortly after reset with the internal weak pull-downs enabled on those pins. In typical use, a boot mode other than QSPI Flash can be selected by using one or more pull-ups on those pins. Care should be taken if other external devices are connected to this port that the boot mode is selected correctly.



The boot image provided by an external device has the following format:

- ▶ A 32-bit program size *s* in words.
- Program consisting of  $s \times 4$  bytes.
- A 32-bit CRC, or the value 0x0D15AB1E to indicate that no CRC check should be performed.

The program size and CRC are stored least significant byte first. The program is loaded into the lowest memory address of RAM, and the program is started from that address. The CRC is calculated over the byte stream represented by the program size and the program itself. The polynomial used is 0xEDB88320 (IEEE 802.3); the CRC register is initialized with 0xFFFFFFF and the residue is inverted to produce the CRC.

### 9.1 Boot from QSPI flash

If set to boot from QSPI flash, the processor enables the six pins specified in Figure 15, and drives the SPI clock. A Quad I/O READ command (0xEB) is issued with three address bytes (0x00) and one dummy byte. Boot data is then expected from the flash and input into the device. The clock polarity and phase are 0 / 0. The flash is assumed to be ready within 300 us after power-up, if the flash takes longer than 300 us the chip should be held in reset using RST\_N until the flash is ready. The flash is assumed to be in its power-up state, where QSPI-mode accesses will succeed. In particular, the flash device must be set into quad mode or similar. If the flash is set to an alternate mode, for example QPI, and the xCORE device is reset, then the subsequent boot will fail.

| Pin   | Signal | Description  |
|-------|--------|--------------|
| X0D01 | SS     | Slave Select |
| X0D04 | SPI00  | Data0        |
| X0D05 | SPI01  | Data1        |
| X0D06 | SPI02  | Data2        |
| X0D07 | SPI03  | Data3        |
| X0D10 | SCLK   | Clock        |

Figure 15: QSPI pins

The xCORE Tile expects each byte to be transferred with the *least-significant nibble first*. Programmers who write bytes into an QSPI interface using the most significant nibble first may have to reverse the nibbles in each byte of the image stored in the QSPI device.

The pins used for QSPI boot are hardcoded in the boot ROM and cannot be changed. If required, a QSPI boot program can be burned into OTP that uses different pins.

The boot sequence up to the start of the QSPI boot is outlined in Figure 16

### 9.2 Boot from SPI flash

If set to boot from SPI master, the processor enables the four pins specified in Figure 17, and drives the SPI clock. A READ command (0x03) is issued with three address bytes (0x00), no dummy, then the data is expected from the flash. The clock polarity and phase are 0 / 0.



The xCORE Tile expects each byte to be transferred with the *least-significant bit first*. Programmers who write bytes into an SPI interface using the most significant bit first may have to reverse the bits in each byte of the image stored in the SPI device.



If a large boot image is to be read in, it is faster to first load a small boot-loader that reads the large image using a faster SPI clock, for example 50 MHz or as fast as the flash device supports.

The pins used for SPI boot are hardcoded in the boot ROM and cannot be changed. If required, a SPI boot program can be burned into OTP that uses different pins.

The boot sequence up to the start of the SPI boot is outlined in Figure 16

#### 9.3 Boot as SPI slave

If set to boot from SPI slave, the processor enables the three pins specified in Figure 18 and expects a boot image to be clocked in. There is no command sequence, data is input directly from the first rising edge of clock. The supported clock polarity and phase are 0/0 and 1/1.

Figure 18: SPI slave pins

|    | Pin   | Signal | Description                |
|----|-------|--------|----------------------------|
| _  | X0D00 | SS     | Slave Select               |
| 8: | X0D10 | SCLK   | Clock                      |
| าร | X0D11 | MOSI   | Master Out Slave In (Data) |

The xCORE Tile expects each byte to be transferred with the *least-significant bit first*. The pins used for SPI boot are hardcoded in the boot ROM and cannot be changed. If required, an SPI boot program can be burned into OTP that uses different pins.

#### 9.4 Boot from xConnect Link

If set to boot from an xConnect Link, the processor enables its link(s) shortly after the boot process starts. Enabling the Link switches off the pull-down resistors on the link, drives all the TX wires low (the initial state for the Link), and monitors the RX pins for boot-traffic; they must be low at this stage. If the internal pull-down is too weak to drain any residual charge, external pull-downs may be required on those pins.

The boot-rom on the core will then:

- 1. Allocate channel-end 0.
- 2. Input a word on channel-end 0. It will use this word as a channel to acknowledge the boot. Provide the null-channel-end 0x0000FF02 if no acknowledgment is required.
- 3. Input the boot image specified above, including the CRC.
- 4. Input an END control token.
- 5. Output an END control token to the channel-end received in step 2.
- 6. Free channel-end 0.
- 7. Jump to the loaded code.



### 9.5 Boot from OTP

If an xCORE tile is set to use secure boot (see Figure 13), the boot image is read from address 0 of the OTP memory in the tile's security module.

This feature can be used to implement a secure bootloader which loads an encrypted image from external flash, decrypts and CRC checks it with the processor, and discontinues the boot process if the decryption or CRC check fails. XMOS provides a default secure bootloader that can be written to the OTP along with secret decryption keys.

Each tile can be configured to have its own individual OTP memory, and hence some tiles can be booted from OTP while others are booted from SPI or the channel interface. This enables systems to be partially programmed, dedicating one or more tiles to perform a particular function, leaving the other tiles user-programmable.

### 10 Memory

The address space as seen by the each core is shown in Figure 19. This address space comprises internal RAM (Section 10.1), a software defined memory (Section 10.2), and the boot ROM.

Outside the normal address space the device contains a one-time-programmable memory (Section 10.3). The OTP memory cannot be read and written directly from the instruction set, instead is accessed through a library.





#### 10.1 SRAM

Each xCORE Tile integrates a single 512KB SRAM bank for both instructions and data. All internal memory is 256 bits wide, and instructions are either 16-bit or 32-bit. Byte (8-bit), half-word (16-bit), word (32-bit), double word (64-bit) and vector (256-bit) accesses are supported and are executed within one tile clock cycle.

### 10.2 Software defined memory

The device can map any memory into the address space under software control. For example, a QSPI flash can be mapped into the address space (to execute code from), or serial RAM devices can be connected. The software memory is in address 0x4000 0000 - 0x7FFF FFFF. Refer to the XS3 ISA specification for details on how to use software memory.

#### 10.3 OTP

The device integrates 4KB of one-time programmable (OTP) memory per tile. This memory contains some global information about the chip behaviour, and optionally code and data that can be used for, for example, secure boot. The memory map of the OTP is shown in Figure 20.

| Address     | Name                   | Meaning                                                                                                                                    |
|-------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0x000       | SECURITY_CONFIG_TILE_0 | The security configuration word for tile 0 Indi-<br>vidual bits determine which features are dis-<br>abled, see Figure 21.                 |
| 0x001       | SECURITY_CONFIG_TILE_1 | The security configuration word for tile 1 in uni-<br>fied mode. Individual bits determine which fea-<br>tures are disabled see Figure 21. |
| 0x002       |                        | Reserved.                                                                                                                                  |
| 0x003       |                        | Reserved.                                                                                                                                  |
| 0x004       | OTP_JTAG_USER_WORD     | Bits 13:0 are copied into the JTAG_USERCODE[31:18]                                                                                         |
| 0x005 0x7ff |                        | User code and/or data in unified mode                                                                                                      |
| 0x005 0x3ff |                        | User code and/or data for tile 0 in split mode                                                                                             |
| 0x400       | SECURITY_CONFIG_TILE_0 | Unused.                                                                                                                                    |
| 0x401       | SECURITY_CONFIG_TILE_1 | The security configuration word for tile 1 in split mode. Individual bits determine which features are disabled see Figure 21.             |
| 0x402       |                        | Reserved.                                                                                                                                  |
| 0x403       |                        | Reserved.                                                                                                                                  |
| 0x404       |                        | Reserved                                                                                                                                   |
| 0x405 0x7ff |                        | User code and/or data for tile 1 in split mode                                                                                             |

Figure 20: OTP address map

The OTP memory is programmed using three special I/O ports. Programming is performed through libotp and xburn.



|                        | Feature             | Bit | Description                                                                                                                                              |
|------------------------|---------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | Disable JTAG        | 0   | Set to 1 to disable the JTAG interface to the tile. This makes it impossible for the tile state or memory content to be accessed via the JTAG interface. |
|                        | Disable JTAG to PLL | 4   | Set to 1 to disable JTAG access to the PLL configuration register.                                                                                       |
|                        | Secure Boot         | 5   | Set to 1 to force the xCORE Tile to boot from address 0 of the OTP                                                                                       |
| Figure 21:<br>Security | Unified mode        | 7   | Set to 1 to create one unified OTP rather than two half OTPs for<br>each tile. This disables registers 0x400-0x404, and enables reg-<br>ister 0x001.     |
| register               | Write disable       | 8   | Disable programming.                                                                                                                                     |
| features               | Reserved            | 9   | Set to 0                                                                                                                                                 |

## 11 USB PHY

The USB PHY provides High-Speed and Full-Speed, device, host, and on-the-go functionality. The PHY is configured through a set of peripheral registers (Appendix D.26-D.28), and data is communicated through ports on the digital node. A library, XUD, is provided to implement the MAC layer and full *USB-device* functionality.

The USB PHY is connected to the ports on Tile 0 and Tile 1 as shown in Figure 22. Enabling the USB PHY on a tile will connect the ports shown to the USB PHY. These ports will not be available for GPIO on that tile. All other IO pins and ports are unaffected. The USB PHY should not be enabled on both tiles. Two clock blocks can be used to clock the USB ports. One clock block for the TXDATA path, and one clock block for the RXDATA path. Details on how to connect those ports are documented in an application note on USB for xcore.ai.





### 11.1 USB VBUS

If you use the USB PHY to design a self-powered USB-device, then the device must be able detect the presence of VBus on the USB connector (so the device can disconnect its pull-up resistors from D+/D- to ensure the device does not have any voltage on the D+/D- pins when VBus is not present, "USB Back Voltage Test"). This requires a GPIO pin



XnDnn to be connected to the VBUS pin of the USB connector as is shown in Figure 23; lib\_xud needs to be configured to use the chosen GPIO pin to enable/disable the D+/D-pull-ups.



Figure 23: Self powered USB-device

When connecting a USB cable to the device it is possible an overvoltage transient will be present on VBus due to the inductance of the USB cable combined with the required input capacitor on VBus. The circuit in Figure 23 ensures that the transient does not damage the device. The 220k series resistor and 1-10uF capacitor ensure than any input transient is filtered and does not reach the device. A resistor to ground divides the 5V VBUS voltage, and makes sure that the signal on the GPIO pin is not more than the IO voltage. It should be 100K for a 1.8V IO domain, or 330K for a 3.3V IO domain. The 47k resistor to ground is a bleeder resistor to discharge the input capacitor when VBus is not present. The 1-10uF input capacitor is required as part of the USB specification. A typical value would be 2.2uF to ensure the 1uF minimum requirement is met even under voltage bias conditions.

In any case, extra components (such as a ferrite bead and diodes) may be required for EMC compliance and ESD protection. Different wiring is required for USB-host and USB-OTG.

### 11.2 Logical Core Requirements

The XMOS XUD library runs in a single logical core with endpoint and application cores communicating with it via a combination of channel communication and shared memory variables.

Each IN (host requests data from device) or OUT (data transferred from host to device) endpoint requires one logical core.

## 12 MIPI PHY

The device has a two Data Lane MIPI D-PHY receiver on board, capable of receiving MIPI data at up to 1.5 Gbps. The MIPI D-PHY has three differential pairs. By default, DP0/DN0 are lane one, DP1/DN1 are the clock, and DP2/DN2 are an optional second lane. The lanes can be configured (and the lanes/clocks swapped around) using the MIPI lane configuration register, see Appendix D.38.





The MIPI receiver has a decoder for common CSI-2 packed formats, and is connected to the ports shown in Figure 24. The MIPI block is clocked from its own clock source that can either be driven from the system PLL (divide by 4 min), or from the secondary PLL. See Section 7 on how to set the clocks.

#### 13 **JTAG**

The JTAG module can be used for loading programs, boundary scan testing, and incircuit source-level debugging. JTAG can be used for programming flash and the OTP by loading code onto the device that will program the flash and/or OTP. All JTAG signals use a 1.8V supply.



The JTAG chain structure is illustrated in Figure 25. It comprises a single IEEE 1149.1 compliant TAP that can be used for boundary scan of the I/O pins. It has a 4-bit IR and 32-bit DR. It also provides access to a chip TAP that in turn can access the xCORE Tile for loading code and debugging.

The JTAG module can be reset by holding TMS high for five clock cycles.

The JTAG device identification register can be read by using the IDCODE instruction. Its contents are specified in Figure 26.

Figure 26: IDCODE return value

|    | Bit | 31   |      |   |   |   |   |   |   |   |    |        | D    | evic | e Ide | ntific | atior | n Reg | giste | r |   |   |   |     |       |      |       |       |   |   | E | lit0 |
|----|-----|------|------|---|---|---|---|---|---|---|----|--------|------|------|-------|--------|-------|-------|-------|---|---|---|---|-----|-------|------|-------|-------|---|---|---|------|
| ): |     | Vers | sion |   |   |   |   |   |   |   | Pa | irt Ni | umbe | er   |       |        |       |       |       |   |   |   |   | Mar | nufac | ture | r Ide | ntity |   |   |   | 1    |
| 1  | 0   | 0    | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0      | 0    | 0    | 0     | 0      | 0     | 1     | 1     | 0 | 0 | 1 | 1 | 0   | 0     | 0    | 1     | 1     | 0 | 0 | 1 | 1    |
| 9  |     | (    | )    |   |   | ( | 0 |   |   | ( | )  |        |      | (    | C     |        |       | 6     | 5     |   |   | 6 | 5 |     |       | 3    | 3     |       |   | 3 | 3 |      |

The JTAG usercode register can be read by using the USERCODE instruction. Its contents are specified in Figure 27. The OTP User ID field is read from bits [13:0] of the OTP\_JTAG\_USER\_WORD on xCORE Tile 0, see Section 10.3 (all zero on unprogrammed devices). The OTP User ID field is set by the boot ROM when it executes after the device reset has been de-asserted, so its value is not available to read when the device is in reset.

Figure 27: USERCODE return value

| E | Bit3 | 31 |   |   |   |   |     |        |   |   |   |   |   |   | User | code | Reg | ister |   |   |   |      |     |       |      |   |   |   |   |   | E | 3it0 |
|---|------|----|---|---|---|---|-----|--------|---|---|---|---|---|---|------|------|-----|-------|---|---|---|------|-----|-------|------|---|---|---|---|---|---|------|
|   |      |    |   |   |   | C | TΡL | Jser I | D |   |   |   |   |   |      |      |     |       |   |   |   | Sili | con | Revis | sion |   |   |   |   |   |   |      |
| ( | 0    | 0  | 0 | 0 | 0 | 0 | 0   | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0    | 0    | 0   | 0     | 0 | 0 | 1 | 0    | 1   | 0     | 0    | 0 | 0 | 0 | 0 | 1 | 0 | 0    |
|   |      |    | 0 |   |   |   | C   |        |   | ( | C |   |   | ( | 0    |      |     | (     | 0 |   |   | ,    | 4   |       |      | ( | 0 |   |   |   | 4 |      |

You can program the PLL and reset the device over JTAG. When IR is set to eight, the DR value is shifted directly into the PLL settings register (Appendix D.5), which includes bits for resetting the device and for setting the "boot-from-JTAG" bit. Note that if TCK is not free running then at least 100 TCK clocks must be provided after shifting the value into DR for the write to take effect.

### 14 Board Integration

The device has power and ground pins for different supplies. Several pins of each type may be provided to minimize the effect of inductance within the package, all of which must be connected.

- VDD pins for the xCORE Tile. The VDD supply should be well decoupled at high frequencies. Place many (at least 12) 100 nF low inductance multi-layer ceramic capacitors close to the chip between the supplies and GND.
- VDDIO pins for the I/O lines. Separate I/O supplies are provided for the left, bottom, top, and right side of the package; different I/O voltages may be supplied on those. The signal description (Section 4) specifies which I/O is powered from which power-supply. The VDDIO supplies should be decoupled close to the chip by several 100 nF low inductance multi-layer ceramic capacitors between the supplies and GND, for example, one 100nF 0402 low inductance MLCCs on each supply pin. If you use 1.8V for any of the VDDIOL, VDDIOT, or VDDIOR domains, then you must strap the corresponding LV\_L\_N, LV\_T\_N, or LV\_R\_N pins to GROUND
- ▶ PLL\_AVDD pin for the PLL, with an associated PLL\_AGND. The PLL\_AVDD supply should be separated from the other noisier supplies on the board. The PLL requires a very clean power supply, and a low pass filter (for example, a 1  $\mu$ F multi-layer ceramic capacitor and a ferrite of 600 ohm at 100MHz and DCR < 1 ohm, eg, Taiyo Yuden BKH1005LM601-T) is recommended on this pin.



- A MIPI\_VDD09 pin for the analogue core supply to the MIPI D-PHY. This supply needs a 1 µF decoupler close to the pin. Connect MIPI\_VDD09 to ground if MIPI is not used in the design.
- ► A MIPI\_VDD18 pin for the analogue 1.8V supply to the MIPI D-PHY. This supply needs a 1 µF decoupler close to the pin. Connect MIPI\_VDD18 to ground if MIPI is not used in the design.
- ► A USB\_VDD18 pin for the analogue 1.8V supply to the USB-PHY. You can leave USB\_VDD18 unconnected if USB is not used in the design.
- A USB\_VDD33 pin for the analogue 3.3V supply to the USB-PHY. You can leave USB\_VDD33 unconnected if USB is not used in the design.
- ▶ GND for all other supplies, including VDD and VDDIO.

All ground pins must be connected directly to the board ground. The ground side of the decoupling capacitors should have as short a path back to the GND pins as possible. A bulk decoupling capacitor of at least 10 uF should be placed on VDD and VDDIO supplies.

The power supplies must be brought up monotonically and input voltages must not exceed specification at any time.

Power sequencing is summarised in Figure 28. VDDIO and VDD can ramp up independently. In order to reduce stresses on the device, it is preferable to make them ramp up within a short time of each other, no more than 50 ms apart. You must ensure that the VDDIOL, VDDIOT, and VDDIOR domains are valid before the device is taken out of reset, as the boot pins are on VDDIOL. If you use a single 1.8V VDDIO power supply, then the on-chip power-on-reset will ensure that reset stays low until all supplies are valid. If you use multiple power supplies, then you must either ensure that RST\_N stays asserted until the VDDIOL/R/T domains are valid, or ensure that VDDIOL/R/T are valid by the time that VDDIOB18 and VDD are valid.

In the condition where the VDDIOB18 supply is off (below spec minimum) and the VDD supply is on (above spec minimum) then the VDDIOL/R/T supplies default to being in 1.8V nominal mode and the absolute maximum ratings for that mode apply (see AMR table).

This means that, for systems with a 3.3V VDDIO supply, while the VDDIOB18 supply is off, the 3.3V supply should not rise above 1.98V unless the VDD supply is off. A simple way to meet these conditions is to ensure the VDDIOB18 supply is not turned on last. Most systems can meet this requirement without explicit power sequencing.

#### 14.1 Differential pair signal routing and placement

If you are using the USB PHY and/or the MIPI D-PHY, then you should route the differential pair marked D+ and D- carefully in order to ensure signal integrity. The D+ and D- lines are the positive and negative data polarities of a high speed signal respectively. Their high-speed differential nature implies that they must be coupled and properly isolated. The board design must ensure that the board traces for D+ and D- are tightly matched. In addition the differential impedance of D+ and D- must meet its specifications. We route MIPI D-PHY signals as loosely coupled pairs. Figures 29 and 30 show guidelines on how to space and stack the board when routing differential pairs.



#### Figure 28:

Sequencing of power supplies and . RST\_N (if used)

Figure 29:

Spacings of a low speed signal, two differential pairs and a high speed signal

|         | < S₂                | W S1                       | S <sub>2</sub> | -                 | •             | S₃ →                 |    |
|---------|---------------------|----------------------------|----------------|-------------------|---------------|----------------------|----|
| Cineral | Low speed<br>signal | Differential pair<br>D+ D- |                | Differentia<br>D+ | al pair<br>D- | High speed<br>signal |    |
| Signal  |                     |                            |                |                   |               |                      | ŤН |
| GND     |                     |                            |                |                   |               |                      |    |
|         |                     |                            |                |                   |               | $\mathbf{N}$         |    |
| Power   |                     |                            |                |                   |               |                      |    |
| Signal  | ///                 |                            | _//_           |                   |               | _/                   |    |
|         | )_                  |                            |                |                   |               |                      |    |

| Parameter                            | US    | В    | MI    | PI   |
|--------------------------------------|-------|------|-------|------|
|                                      | Value | Unit | Value | Unit |
| Impedance                            | 90    | Ω    | 2x~50 | Ω    |
| W: trace width                       | 0.12  | mm   | 0.125 | mm   |
| $S_1$ : spacing between D+/D-        | 0.10  | mm   | 0.275 | mm   |
| $S_2$ : spacing between diff pairs   | 0.51  | mm   | 0.625 | mm   |
| $S_3$ : spacing to high speed signal | 1.27  | mm   | 1.27  | mm   |
| H: di-electric height                | 0.10  | mm   | 0.10  | mm   |
| Skew between D+/D-                   | 1     | mm   | 0.5   | mm   |
| Skew between clock/data              | N/A   |      | 2     | mm   |

Figure 30: Differential pair parameters

#### General routing and placement guidelines 14.2

The following guidelines will help to avoid signal quality and EMI problems on high speed designs. They relate to a four-layer (Signal, GND, Power, Signal) PCB.



For best results, most of the routing should be done on the top layer (assuming the devices are on the top layer) closest to GND. Reference planes should be below the transmission lines in order to maintain control of the trace impedance.

We recommend that the high-speed clock and high-speed differential pairs are routed first before any other routing. When routing high speed signals, the following guidelines should be followed:

- ▶ High speed differential pairs should be routed together.
- ▶ High-speed signal pair traces should be trace-length matched.
- Ensure that high speed signals (clocks, differential pairs) are routed as far away from off-board connectors as possible.
- ▶ High-speed clock and periodic signal traces that run parallel should be at least a distance S<sub>3</sub> away from D+/D- (see Figure 29 and Figure 30).
- ▶ Low-speed and non-periodic signal traces that run parallel should be at least  $S_2$  away from D+/D- (see Figure 29 and Figure 30).
- ▶ Route high speed signals on the top of the PCB wherever possible.
- Route high speed traces over continuous power planes, with no breaks. If a trade-off must be made, changing signal layers is preferable to crossing plane splits.
- Follow the  $20 \times h$  rule; keep traces  $20 \times h$  (the height above the power plane) away from the edge of the power plane.
- ▶ Use a minimum of vias in high speed traces.
- Avoid corners in the trace. Where necessary, rather than turning through a 90 degree angle, use two 45 degree turns or an arc.
- DO NOT route differential pair traces near clock sources, clocked circuits or magnetic devices.
- Avoid stubs on high speed signals.

In order to optimise MIPI routing, the D+/D- pairs can be swapped, and the lane/clock differential pairs can be reassigned, see Appendix D.38.

#### 14.3 Land patterns and solder stencils

The package is a 128 pin Thin Quad Flat Lead Package (TQFP) on a 0.4mm pitch with an exposed ground paddle.

The land patterns and solder stencils will depend on the PCB manufacturing process. We recommend you design them with using the IPC specifications *"Generic Requirements for Surface Mount Design and Land Pattern Standards"* IPC-7351B. This standard aims to achieve desired targets of heel, toe and side fillets for solder-joints. The mechanical drawings in Section 16 specify the dimensions and tolerances.

### 14.4 Ground and Thermal Vias

Vias under the heat slug into the ground plane of the PCB are recommended for a low inductance ground connection and good thermal performance. Typical designs could use 16 vias in a  $4 \times 4$  grid, equally spaced across the ground paddle.

#### 14.5 Moisture Sensitivity

XMOS devices are, like all semiconductor devices, susceptible to moisture absorption. When removed from the sealed packaging, the devices slowly absorb moisture from the surrounding environment. If the level of moisture present in the device is too high during reflow, damage can occur due to the increased internal vapour pressure of moisture. Example damage can include bond wire damage, die lifting, internal or external package cracks and/or delamination.

All XMOS devices are Moisture Sensitivity Level (MSL) 3 - devices have a shelf life of 168 hours between removal from the packaging and reflow, provided they are stored below 30C and 60% RH. If devices have exceeded these values or an included moisture indicator card shows excessive levels of moisture, then the parts should be baked as appropriate before use. This is based on information from *Joint IPC/JEDEC Standard For Moisture/Reflow Sensitivity Classification For Nonhermetic Solid State Surface-Mount Devices J-STD-033D.* 

#### 14.6 Reflow

You should ensure that the board assembly process is optimised for the design; for details of the recommended reflow profile, please refer to the Joint IPC/JEDEC standard J-STD-020.

## **15 Electrical Characteristics**

### 15.1 Absolute Maximum Ratings

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

| Symbol           | Parameter                     | MIN  | MAX       | UNITS | Notes   |
|------------------|-------------------------------|------|-----------|-------|---------|
| VDD              | Tile DC supply voltage        | -0.5 | 1.05      | V     |         |
| PLL_AVDD*        | PLL analog supplies           | -0.5 | 1.05      | V     |         |
| VDDIOB18         | I/O supply voltage            | -0.5 | 1.98      | V     |         |
| OTP_VCC          | OTP supply voltage            | -0.5 | 1.98      | V     |         |
| Tj               | Active junction temperature   | -40  | 125       | °C    |         |
| Tstg             | Storage temperature           | -65  | 150       | °C    |         |
| V(Vin)           | Voltage applied to any IO pin | -0.5 | VDDIO+0.5 | V     |         |
| I(XxDxx)         | Current per GPIO pin          | -25  | 25        | mA    | А       |
| VDDIOL (1V8 nom) | I/O supply voltage            | -0.5 | 1.98      | V     |         |
| VDDIOR (1V8 nom) | I/O supply voltage            | -0.5 | 1.98      | V     |         |
| VDDIOT (1V8 nom) | I/O supply voltage            | -0.5 | 1.98      | V     |         |
| VDDIOL (3V3 nom) | I/O supply voltage            | -0.5 | 3.63      | V     | В       |
| VDDIOR (3V3 nom) | I/O supply voltage            | -0.5 | 3.63      | V     | В       |
| VDDIOT (3V3 nom) | I/O supply voltage            | -0.5 | 3.63      | V     | В       |
| I(VDDIOL)        | Sum of current for VDDIOL     |      | 252       | mA    | C, D, E |
| I(VDDIOR)        | Sum of current for VDDIOR     |      | 378       | mA    | C, D, E |
| I(VDDIOT)        | Sum of current for VDDIOT     |      | 504       | mA    | C, D, E |
| I(VDDIOB18)      | Sum of current for VDDIOB18   |      | 126       | mA    | C, D, E |

Figure 31: Absolute maximum ratings

A At 1.8V

B Refer to Section 14 for sequencing information

C Exceeding these current limits will result in premature aging and reduced lifetime.

D This current consumption must be evenly distributed over all VDDIO pins.

E All main power (VDD, VDDIO) and ground (VSS) pins must always be connected.

### 15.2 Operating Conditions

Please note that the numbers below are preliminary. Contact XMOS for information about other temperature ranges.

| Symbol     | Parameter                                     | MIN   | ТҮР   | MAX   | UNITS | Notes |
|------------|-----------------------------------------------|-------|-------|-------|-------|-------|
| VDD        | Tile DC supply voltage                        | 0.855 | 0.900 | 0.945 | V     |       |
| VDDIOL 1v8 | I/O supply voltage                            | 1.62  | 1.80  | 1.98  | V     |       |
| VDDIOT 1v8 | I/O supply voltage                            | 1.62  | 1.80  | 1.98  | V     |       |
| VDDIOR 1v8 | I/O supply voltage                            | 1.62  | 1.80  | 1.98  | V     |       |
| VDDIOB18   | I/O supply voltage                            | 1.62  | 1.80  | 1.98  | V     |       |
| VDDIOL 3v3 | I/O supply voltage                            | 2.97  | 3.30  | 3.63  | V     |       |
| VDDIOT 3v3 | I/O supply voltage                            | 2.97  | 3.30  | 3.63  | V     |       |
| VDDIOR 3v3 | I/O supply voltage                            | 2.97  | 3.30  | 3.63  | V     |       |
| USB_VDD33  | USB tile analog supply                        | 3.0   | 3.3   | 3.6   | V     |       |
| USB_VDD18  | USB tile analog supply                        | 1.62  | 1.80  | 1.98  | V     |       |
| PLL_AVDD*  | PLL analog supplies                           | 0.855 | 0.90  | 0.945 | V     |       |
| MIPI_VDD09 | MIPI 0.9V analog supply                       | 0.855 | 0.90  | 0.99  | V     |       |
| MIPI_VDD18 | MIPI 1.8V analog supply                       | 1.62  | 1.80  | 1.98  | V     |       |
| Та         | Ambient operating<br>temperature (Commercial) | 0     |       | 70    | °C    |       |
| Ia         | Ambient operating<br>temperature (Industrial) | -40   |       | 85    | °C    |       |

Figure 32:

Operating conditions

### 15.3 DC Characteristics - VDDIO=1V8

| Symbol | Parameter                                 | MIN          | ТҮР | MAX          | UNITS | Notes |
|--------|-------------------------------------------|--------------|-----|--------------|-------|-------|
| V(IH)  | Input high voltage                        | 0.65 x VDDIO |     | VDDIO + 0.3  | V     | А     |
| V(IL)  | Input low voltage                         | -0.3         |     | 0.35 x VDDIO | V     | А     |
| V(T+)  | Hysteresis threshold<br>up                | 0.4 x VDDIO  |     | 0.7 x VDDIO  | V     | В     |
| V(T-)  | Hysteresis threshold<br>down              | 0.3 x VDDIO  |     | 0.6 x VDDIO  | V     | В     |
| V(HYS) | Input hysteresis<br>voltage               | 0.1 x VDDIO  |     | 0.4 x VDDIO  | V     | В     |
| V(OH)  | Output high voltage                       | 1.35         |     |              | V     | С     |
| V(OL)  | Output low voltage                        |              |     | 0.24         | V     | С     |
| I(PU)  | Internal pull-up<br>current (Vin=0V)      | -35          |     |              | μA    | D     |
| I(PD)  | Internal pull-down<br>current (Vin=VDDIO) |              |     | 32           | μA    | D     |
| I(LC)  | Input leakage current                     |              |     | 115          | nA    |       |
| Ci     | Input capacitance                         |              | 6   |              | рF    |       |

Figure 33: DC2 character-

istics

A All pins except power supply pins.

B When Schmitt-Trigger enabled

C Measured with 2 mA drivers sourcing 2 mA.

Used to guarantee logic state for an I/O when high impedance. The internal pull-ups/pull-downs should not be used to pull external circuitry. In order to pull the pin to the opposite state, a 4K7 resistor is recommended to D overome the internal pull current.







### 15.4 DC Characteristics, VDDIO=3V3

| Symbol | Parameter                                 | MIN  | ТҮР | MAX       | UNITS | Notes |
|--------|-------------------------------------------|------|-----|-----------|-------|-------|
| V(IH)  | Input high voltage                        | 2    |     | VDDIO+0.3 | V     | А     |
| V(IL)  | Input low voltage                         | -0.3 |     | 0.8       | V     | А     |
| V(T+)  | Hysteresis threshold up                   | 0.9  |     | 2.1       | V     | В     |
| V(T-)  | Hysteresis threshold down                 | 0.7  |     | 1.9       | V     | В     |
| V(HYS) | Input hysteresis voltage                  | 0.2  |     | 1.0       | V     | В     |
| V(OH)  | Output high voltage                       | 2.68 |     |           | V     | С     |
| V(OL)  | Output low voltage                        |      |     | 0.23      | V     | С     |
| I(PU)  | Internal pull-up current (Vin=0V)         | -65  |     |           | μA    | D     |
| I(PD)  | Internal pull-down current<br>(Vin=VDDIO) |      |     | 54        | μA    | D     |
| I(LC)  | Input leakage current                     |      |     | 176       | nA    |       |
| Ci     | Input capacitance                         |      | 6   |           | рF    |       |

Figure 35: DC characteristics

A All pins except power supply pins.

B When Schmitt-Trigger enabled

C Measured with 2 mA drivers sourcing 2 mA.

Used to guarantee logic state for an I/O when high impedance. The internal pull-ups/pull-downs should not be used to pull external circuitry. In order to pull the pin to the opposite state, a 4K7 resistor is recommended to D overome the internal pull current.

Figure 36: Typical internal pull-down and pull-up currents at 3V3





MAX UNITS

Notes

## 15.5 ESD Stress Voltage

Figure 37: ESD stress voltage

| e 37: | Symbol | Parameter            | MIN   | ТҮР | MAX  | UNITS | Notes |
|-------|--------|----------------------|-------|-----|------|-------|-------|
| tress | HBM    | Human body model     | -2000 |     | 2000 | V     |       |
| ltage | CDM    | Charged Device Model | -500  |     | 500  | V     |       |

# 15.6 Reset Timing

Symbol

Figure 38: Reset timing

|   | T(RST)        | Reset pulse width                     | 5     |     |       | μs |   |
|---|---------------|---------------------------------------|-------|-----|-------|----|---|
|   | Vth(VDD)      | POR threshold for VDD                 | 0.722 |     | 0.798 | V  |   |
| : | Vth(VDDIOB18) | POR threshold for VDDIOB18            | 1.425 |     | 1.575 | V  |   |
| J | T(INIT)       | Initialization time                   |       | 295 | 480   | μs | А |
|   |               | · · · · · · · · · · · · · · · · · · · |       |     |       |    |   |

MIN

TYP

A Shows the time taken to start booting after RST\_N has gone high.

**Parameters** 

# 15.7 Power Consumption

| Symbol               | Parameter                        | MIN | ТҮР | MAX | UNITS  | Notes   |
|----------------------|----------------------------------|-----|-----|-----|--------|---------|
| Iddq(VDD)            | Quiescent VDD current            |     | 5   |     | mA     | A, B, C |
| PD                   | Tile power dissipation           |     | 0.4 | 1.1 | mW/MHz | A, D, E |
| I(VDD)               | Active VDD current               |     | 225 | 830 | mA     | A, F    |
| P(VDD)               | Active VDD power                 |     | 203 | 750 | mW     | A, F    |
| I(PLL_AVDD)          | PLL_AVDD current                 | 0.2 | 5   |     | mA     | G       |
| I(USB_VDD33) (hs)    | VDD33 current in HS mode         |     | 0.8 | 1   | mA     |         |
| I(USB_VDD33) (fs tx) | VDD33 current on FS transmission | 7   |     | 25  | mA     |         |
| I(USB_VDD18) (hs)    | VDD18 current in HS mode         |     | 30  | 36  | mA     |         |
| I(USB_VDD18) (fs tx) | VDD18 current on FS transmission |     | 6.8 | 8.2 | mA     |         |
| I(VDD) (hs)          | VDD current in hs mode           |     | 6   | 9   | mA     |         |
| I(VDD) (fs tx)       | VDD current for USB FS tx        |     | 1.6 | 6.5 | mA     |         |
| I(MIPI_VDD09A)       | MIPI_VDD09A current              |     | 5.5 |     | mA     |         |
| I(MIPI_VDD18A)       | MIPI_VDD18A current              |     | 10  |     | mA     |         |

Figure 39: xCORE Tile currents

A Use for budgetary purposes only.

B Assumes typical tile and I/O voltages with no switching activity.

C Excludes PLL current.

D Assumes typical tile and I/O voltages with nominal switching activity.

E PD(TYP) value is the usage power consumption under typical operating conditions.

- F Measurement conditions: VDD = 0.9 V, VDDIO = 1.8 V, 25 °C.
- G PLL\_AVDD = 0.9 V



The tile power consumption of the device is highly application dependent and should be used for budgetary purposes only.



## 15.8 Clock

Please note that the numbers below are preliminary. Contact XMOS for information about other speed ranges.

|            | Symbol  | Parameter                      | MIN | TYP | MAX | UNITS | Notes |
|------------|---------|--------------------------------|-----|-----|-----|-------|-------|
|            | f       | Input frequency                | 8   | 24  | 30  | MHz   |       |
| Figure 40: | SR(CLK) | Slew rate, clock               | 0.1 |     |     | V/ns  |       |
|            | TJ(LT)  | Long term input jitter (pk-pk) |     |     | 2   | %     | A, B  |
| Clock      | f(MAX)  | Core clock frequency           |     |     | 600 | MHz   | С     |
|            |         | Canada a l                     |     |     |     |       |       |

A Percentage of CLK period.

B When used with an external oscillator on XIN

C Assumes typical tile and I/O voltages with nominal activity.

# 15.9 xCORE Tile I/O AC Characteristics

The 10%-90% rise and fall times on output pins are shown below.

Figure 41:

I/O AC characteristics 1V8

| Symbol | Parameter                | MIN  | TYP | MAX  | UNITS | Notes |
|--------|--------------------------|------|-----|------|-------|-------|
| Trise  | Rise time of output pins | 0.76 |     | 2.09 | ns    | А     |
| Tfall  | Fall time of output pins | 0.68 |     | 2.33 | ns    | А     |

A With a 5 pf Load @ 4mA drive strength

# Figure 42:

I/O AC characteristics 3V3

| Symbol | Parameter                | MIN  | TYP | МАХ  | UNITS | Notes |
|--------|--------------------------|------|-----|------|-------|-------|
| Trise  | Rise time of output pins | 0.88 |     | 2.56 | ns    | А     |
| Tfall  | Fall time of output pins | 0.91 |     | 2.59 | ns    | А     |

A With a 5 pf Load @ 4mA drive strength

#### 15.10 xConnect Link Performance

Figure 43: Link performance

| Symbol     | Parameter                      | MIN | ΤΥΡ | MAX | UNITS  | Notes |
|------------|--------------------------------|-----|-----|-----|--------|-------|
| B(2blinkP) | 2b link bandwidth (packetized) |     |     | 87  | MBit/s | A, B  |
| B(5blinkP) | 5b link bandwidth (packetized) |     |     | 217 | MBit/s | A, B  |
| B(2blinkS) | 2b link bandwidth (streaming)  |     |     | 100 | MBit/s | В     |
| B(5blinkS) | 5b link bandwidth (streaming)  |     |     | 250 | MBit/s | В     |

Assumes 32-byte packet in 3-byte header mode. Actual performance depends on size of the header and A payload.

B 7.5 ns symbol time.

The asynchronous nature of links means that the relative phasing of CLK clocks is not important in a multi-clock system, providing each meets the required stability criteria.



# 15.11 JTAG Timing

|             | Symbol   | Parameter                     | MIN | ТҮР | MAX | UNITS | Notes |
|-------------|----------|-------------------------------|-----|-----|-----|-------|-------|
| Figure 44:  | f(TCK_D) | TCK frequency (debug)         |     |     | 25  | MHz   |       |
| JTAG timing | f(TCK_B) | TCK frequency (boundary scan) |     |     | 25  | MHz   |       |

All JTAG operations are synchronous to TCK.

# 16 Package Information



(THERMALLY ENHANCED VARIATIONS ONLY)

#### VARIATIONS (ALL DIMENSIONS SHOWN IN MM)

| SYMBOLS | MIN.      | NOM.     | MAX. |  |  |  |
|---------|-----------|----------|------|--|--|--|
| A       |           |          | 1.20 |  |  |  |
| A1      | 0.05      |          | 0.15 |  |  |  |
| A2      | 0.95 1.00 |          | 1.05 |  |  |  |
| b       | 0.13      | 0.16     | 0.23 |  |  |  |
| с       | 0.09      | 0.16     |      |  |  |  |
| D       | 16.00 BSC |          |      |  |  |  |
| D1      | 14.00 BSC |          |      |  |  |  |
| E       | 1         | 6.00 BS  | C    |  |  |  |
| E1      | 1         | 4.00 BS  | C    |  |  |  |
| e       |           | 0.40 BS  | С    |  |  |  |
| L       | 0.45      | 0.58     | 0.75 |  |  |  |
| L1      |           | 1.00 REI | -    |  |  |  |
| θ       | 0.        | 3.5*     | 7'   |  |  |  |
|         |           |          |      |  |  |  |

#### THERMALLY ENHANCED DIMENSIONS(SHOWN IN MM)

|    | D4D 0175 |      | D2   |      |      | E2   |      |
|----|----------|------|------|------|------|------|------|
|    | PAD SIZE | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |
| ∕⊉ | 196X196  | 4.40 | 4.70 | 5.00 | 4.40 | 4.70 | 5.00 |

NOTES:

c

1.JEDEC OUTLINE:N/A.

- 2.DATUM PLANE  $\boxdot$  is located at the bottom of the mold parting line coincident with where the lead exits the body.
- 3.DIMENSIONS D1 AND E1 D0 NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. DIMENSIONS D1 AND E1 D0 INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE

4.DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION.



DETAIL "A"



# 16.1 Part Marking



# 17 Ordering Information

Please note that the numbers below are preliminary. Contact XMOS for information about other temperature and speed ranges.

Figure 46: Orderable part numbers

| 46: | Product Code         | Marking | Qualification | Speed Grade |
|-----|----------------------|---------|---------------|-------------|
| art | XU316-1024-TQ128-C24 | V16A0   | Commercial    | 2400 MIPS   |
| ers | XU316-1024-TQ128-I24 | V16A0I6 | Industrial    | 2400 MIPS   |



# **Appendices**

# A Configuration of the XU316-1024-TQ128

The device is configured through banks of registers, as shown in Figure 47.



#### Figure 47: Registers

The following communication sequences specify how to access those registers. Any messages transmitted contain the most significant 24 bits of the channel-end to which a response is to be sent. This comprises the node-identifier and the channel number within the node. if no response is required on a write operation, supply 24-bits with the last 8-bits set, which suppresses the reply message. Any multi-byte data is sent most significant byte first.

Registers are addressed by a number, for each register a symbolic constant is defined in the xs1.h include file which has one of the following three names:

- ► XS1\_PS\_NAME for processor status registers.
- ► XS1\_PSWITCH\_NAME\_NUM for tile configuration registers.
- ► XS1\_SSWITCH\_NAME\_NUM for node configuration registers.

Each register typically comprises a set of *bit-fields* that control individual functions. These bitfields are specified in the tables in subsequent appendices. Macros are defined in the xs1.h include file which perform the following support functions:

- ▶ XS1\_NAME(x) The value of the bitfield extracted from a word x.
- ▶ x = XS1\_NAME\_SET(x, v) Setting the bitfield in a word x to the value v.

Registers and bit-fields have permissions as follows:

- RO read-only
- RW read and write

- D.. Only works when processor is in Debug mode.
- **C..** Conditional permission, see Appendix C.4.

#### A.1 Accessing a processor status register

The processor status registers are accessed directly from the processor instruction set. The instructions GETPS and SETPS read and write a word. The register number should be translated into a processor-status resource identifier by shifting the register number left 8 places, and ORing it with 0x0B. Alternatively, the functions getps(reg) and  $setps( \rightarrow reg, value)$  can be used from XC.

## A.2 Accessing an xCORE Tile configuration register

xCORE Tile configuration registers can be accessed through the interconnect using the functions write\_tile\_config\_reg(tileref, ...) and read\_tile\_config\_reg(tile ref,  $\rightarrow$  ...), where tileref is the name of the xCORE Tile, e.g. tile[1]. These functions implement the protocols described below.

Instead of using the functions above, a channel-end can be allocated to communicate with the xCORE tile configuration registers. The destination of the channel-end should be set to <code>0xnnnnc2oc</code> where <code>nnnnn</code> is the tile-identifier.

A write message comprises the following:

 control-token
 24-bit response
 16-bit
 32-bit
 control-token

 192
 channel-end identifier
 register number
 data
 1

The response to a write message comprises either control tokens 3 and 1 (for success), or control tokens 4 and 1 (for failure).

A read message comprises the following:

 control-token
 24-bit response
 16-bit
 control-token

 193
 channel-end identifier
 register number
 1

The response to the read message comprises either control token 3, 32-bit of data, and control-token 1 (for success), or control tokens 4 and 1 (for failure).

#### A.3 Accessing node configuration

Node configuration registers can be accessed through the interconnect using the functionswrite\_node\_config\_reg(device, ...) and read\_node\_config\_reg(device, ...), where device is the name of the node. These functions implement the protocols described below.

Instead of using the functions above, a channel-end can be allocated to communicate with the node configuration registers. The destination of the channel-end should be set to 0xnnnc30c where nnnn is the node-identifier.

A write message comprises the following:

| control-token | 24-bit response        | 16-bit          | 32-bit | control-token |
|---------------|------------------------|-----------------|--------|---------------|
| 192           | channel-end identifier | register number | data   | 1             |

The response to a write message comprises either control tokens 3 and 1 (for success), or control tokens 4 and 1 (for failure).

A read message comprises the following:

| control-token | 24-bit response        | 16-bit          | control-token |
|---------------|------------------------|-----------------|---------------|
| 193           | channel-end identifier | register number | 1             |

The response to a read message comprises either control token 3, 32-bit of data, and control-token 1 (for success), or control tokens 4 and 1 (for failure).

# **B** Processor Status Configuration

The processor status control registers can be accessed directly by the processor using processor status reads and writes (use getps(reg) and setps(reg,value) for reads and writes).

The identifiers for the registers needs a prefix "<code>XS1\_PS\_</code>" and a postfix "<code>\_NUM</code>", and are declared in "<code>xs1.h</code>"

| Number    | Perm | Description                      | Register identifier |
|-----------|------|----------------------------------|---------------------|
| 0x00      | RW   | RAM base address                 | RAM_BASE            |
| 0x01      | RW   | Vector base address              | VECTOR_BASE         |
| 0x02      | RW   | xCORE Tile control               | XCORE_CTRL0         |
| 0x03      | RO   | xCORE Tile boot status           | BOOT_CONFIG         |
| 0x05      | RW   | Security configuration           | SECURITY_CONFIG     |
| 0x06      | RW   | Ring Oscillator Control          | RING_DSC_CTRL       |
| 0x07      | RO   | Ring Oscillator Value            | RING_DSC_DATA0      |
| 0x08      | RO   | Ring Oscillator Value            | RING_OSC_DATA 1     |
| 0x09      | RO   | Ring Oscillator Value            | RING_OSC_DATA2      |
| 0x0A      | RO   | Ring Oscillator Value            | RING_OSC_DATA3      |
| 0x0C      | RO   | RAM size                         | RAW_SIZE            |
| 0x10      | DRW  | Debug SSR                        | DBG_SSR             |
| 0x11      | DRW  | Debug SPC                        | DBG_SPC             |
| 0x12      | DRW  | Debug SSP                        | DBG_SSP             |
| 0x13      | DRW  | DGETREG operand 1                | DBG_T_NUM           |
| 0x14      | DRW  | DGETREG operand 2                | DBG_T_REG           |
| 0x15      | DRW  | Debug interrupt type             | DBG_TYPE            |
| 0x16      | DRW  | Debug interrupt data             | DBG_DATA            |
| 0x18      | DRW  | Debug core control               | DBG_RUN_CTRL        |
| 0x20 0x27 | DRW  | Debug scratch                    | DBG_SCRATCH         |
| 0x30 0x33 | DRW  | Instruction breakpoint address   | DBG_IBREAK_ADDR     |
| 0x40 0x43 | DRW  | Instruction breakpoint control   | DBG_IBREAK_CTRL     |
| 0x50 0x53 | DRW  | Data watchpoint address 1        | DBG_DWATCH_ADDR1    |
| 0x60 0x63 | DRW  | Data watchpoint address 2        | DBG_DWATCH_ADDR2    |
| 0x70 0x73 | DRW  | Data breakpoint control register | DBG_DWATCH_CTRL     |

Figure 48: Summary

|                                      | Number    | Perm | Description                           | Register identifier |
|--------------------------------------|-----------|------|---------------------------------------|---------------------|
| Figure 49:<br>Summary<br>(continued) | 0x80 0x83 | DRW  | Resources breakpoint mask             | DBG_RWATCH_ADDR1    |
|                                      | 0x90 0x93 | DRW  | Resources breakpoint value            | DBG_RWATCH_ADDR2    |
|                                      | 0x9C 0x9F | DRW  | Resources breakpoint control register | DBG_RWATCH_CTRL     |

# B.1 RAM base address

# RAM\_BASE 0x00

This register contains the base address of the RAM. It is initialized to 0x00080000.

| 0x00:    | Bits | Perm | Init | Description                                | Identifier        |
|----------|------|------|------|--------------------------------------------|-------------------|
| RAM base | 31:2 | RW   |      | Most significant 16 bits of all addresses. | WORD_ADDRESS_BITS |
| address  | 1:0  | RO   | -    | Reserved                                   |                   |

# B.2 Vector base address

Base address of event vectors in each resource. On an interrupt or event, the 16 most significant bits of the destination address are provided by this register; the least significant 16 bits come from the event vector.

| <b>0x01:</b><br>Vector base<br>address | Bits  | Perm | Init | Description                      | Identifier  |
|----------------------------------------|-------|------|------|----------------------------------|-------------|
|                                        | 31:19 | RW   |      | The event and interrupt vectors. | VECTOR_BASE |
|                                        | 18:0  | RO   | -    | Reserved                         |             |

# B.3 xCORE Tile control

# XCORE\_CTRL0 0x02

VECTOR\_BASE 0x01

Register to control features in the xCORE tile

|                                | Bits  | Perm | Init | Description Identifier                                                                                                                           |
|--------------------------------|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | 31:13 | RO   | -    | Reserved                                                                                                                                         |
|                                | 12:11 | RW   | 3    | Specify size of a connected LPDDR device (options are:<br>128,256,512Mbits, 1Gbit),LPDDR device (options are:<br>xcore_ctrlo_extmem_device_size) |
|                                | 10    | RW   | 0    | Disable RAMs to save power (contents will be lost) $\times core_ctrlo_ramshutdown$                                                               |
|                                | 9     | RW   | 0    | Enable memory auto-sleep feature xcore_ctrlo_wewsleep_ewable                                                                                     |
|                                | 8     | RW   | 0    | Enable MIPI interface periph ports xcore_ctrlo_wipi_ewable                                                                                       |
|                                | 7:5   | RO   | -    | Reserved                                                                                                                                         |
| 0.00                           | 4     | RW   | 0    | Enable the clock divider. This divides the output of the PLL to facilitate one of the low power modes.                                           |
| 0x02:<br>xCORE Tile<br>control | 3:1   | RO   | -    | Reserved                                                                                                                                         |
|                                | 0     | RW   | 0    | Enable External memory interface xcore_ctrlo_extmem_enable                                                                                       |

# B.4 xCORE Tile boot status

#### BOOT\_CONFIG 0x03

This read-only register describes the boot status of the xCORE tile.

| Bits  | Perm | Init | Description                              | Identifier                   |
|-------|------|------|------------------------------------------|------------------------------|
| 31:24 | RO   | -    | Reserved                                 |                              |
| 23:16 | RO   |      | Processor number.                        | BOOT_CONFIG_PROCESSOR        |
| 15:9  | RO   | -    | Reserved                                 |                              |
| 8     | RO   |      | Overwrite BOOT_MODE.                     | BOOT_CONFIG_SECURE_BOOT      |
| 7:5   | RO   | -    | Reserved                                 |                              |
|       |      |      | Cause the ROM to not poll the OTP for co | rrect read levels            |
| 4     | RO   |      |                                          | BOOT_CONFIG_DISABLE_OTP_POLL |
| 3     | RO   |      | Boot ROM boots from RAM                  | BOOT_CONFIG_BOOT_FROM_RAM    |
| 2     | RO   |      | Boot ROM boots from JTAG                 | BOOT_CONFIG_BOOT_FROM_JTAG   |
| 1:0   | RO   |      | The boot PLL mode pin value.             | BOOT_CONFIG_PLL_MODE_PINS    |

0x03: xCORE Tile boot status

# B.5 Security configuration

# SECURITY\_CONFIG 0x05

Copy of the security register as read from OTP.

| Identifie                                              | Description                                                     | Init | Perm | Bits  |
|--------------------------------------------------------|-----------------------------------------------------------------|------|------|-------|
| SECUR_CFG_DISABLE_ACCES:                               | Disables write permission on this register                      |      | RW   | 31    |
|                                                        | Reserved                                                        | -    | RO   | 30:15 |
| SECUR_CFG_DISABLE_GLOBAL_DEBUC                         | Disable access to XCore's global debug                          |      | RW   | 14    |
|                                                        | Reserved                                                        | -    | RO   | 13:10 |
| SECUR_CFG_OTP_READ_LOC                                 | Disable read access to OTP.                                     |      | RW   | 9     |
| event programming and<br>secur_cfg_otp_program_disable | Prevent access to OTP SBPI interface to pre<br>other functions. |      | RW   | 8     |
| reading.                                               | Combine OTP into a single address-space for                     |      | RW   | 7     |
|                                                        | Reserved                                                        | -    | RO   | 6     |
| n OTP secur_cfg_secure_boo                             | Override boot mode and read boot image from                     |      | RW   | 5     |
| uration registers<br>secur_cfg_disable_pll_jtag        |                                                                 | RW   | 4    |       |
|                                                        | Reserved                                                        | -    | RO   | 3:1   |
| SECUR_CFG_DISABLE_XCORE_JTA                            | Disable access to XCore's JTAG debug TAP                        |      | RW   | 0     |

0x05: Security configuration

# B.6 Ring Oscillator Control

#### RING\_OSC\_CTRL 0x06

There are four free-running oscillators that clock four counters. The oscillators can be started and stopped using this register. The counters should only be read when the ring oscillator has been stopped for at least 10 core clock cycles (this can be achieved by inserting two nop instructions between the SETPS and GETPS). The counter values can be read using two subsequent registers. The ring oscillators are asynchronous to the xCORE tile clock and can be used as a source of random bits.

|                                            | Bits | Perm | Init | Description                                             | Identifier            |
|--------------------------------------------|------|------|------|---------------------------------------------------------|-----------------------|
| <b>0x06:</b><br>Ring Oscillator<br>Control | 31:2 | RO   | -    | Reserved                                                |                       |
|                                            | 1    | RW   | 0    | Core ring oscillator enable.                            | RING_OSC_CORE_ENABLE  |
|                                            | 0    | RW   | 0    | Set to 1 to enable the core peripheral ring oscillator. | RING_OSC_PERPH_ENABLE |

# B.7 Ring Oscillator Value

#### RING\_OSC\_DATAO 0x07

This register contains the current count of the xCORE Tile Cell ring oscillator. This value is not reset on a system reset.

| <b>0x07:</b><br>Ring Oscillator<br>Value | Bits  | Perm | Init | Description                   | Identifier    |
|------------------------------------------|-------|------|------|-------------------------------|---------------|
|                                          | 31:16 | RO   | -    | Reserved                      |               |
|                                          | 15:0  | RO   | 0    | Ring oscillator Counter data. | RING_OSC_DATA |

# B.8 Ring Oscillator Value

#### RING\_OSC\_DATA1 0x08

This register contains the current count of the xCORE Tile Wire ring oscillator. This value is not reset on a system reset.

| <b>0x08:</b><br>Ring Oscillator<br>Value | Bits  | Perm | Init | Description                   | Identifier    |
|------------------------------------------|-------|------|------|-------------------------------|---------------|
|                                          | 31:16 | RO   | -    | Reserved                      |               |
|                                          | 15:0  | RO   | 0    | Ring oscillator Counter data. | RING_OSC_DATA |

### B.9 Ring Oscillator Value

#### RING\_OSC\_DATA2 0x09

This register contains the current count of the Peripheral Cell ring oscillator. This value is not reset on a system reset.

| <b>0x09:</b><br>Ring Oscillator<br>Value | Bits  | Perm | Init | Description                   | Identifier    |
|------------------------------------------|-------|------|------|-------------------------------|---------------|
|                                          | 31:16 | RO   | -    | Reserved                      |               |
|                                          | 15:0  | RO   | 0    | Ring oscillator Counter data. | RING_OSC_DATA |



# B.10 Ring Oscillator Value

# RING\_OSC\_DATA3 OXOA

This register contains the current count of the Peripheral Wire ring oscillator. This value is not reset on a system reset.

**0x0A:** Ring Oscillator Value

| Bits  | Perm | Init | Description                   | Identifier    |
|-------|------|------|-------------------------------|---------------|
| 31:16 | RO   | -    | Reserved                      |               |
| 15:0  | RO   | 0    | Ring oscillator Counter data. | RING_OSC_DATA |

# B.11 RAM size

Bits

31:2

1:0

The size of the RAM in bytes

**0x0C:** RAM size

| Perm | Init | Description                                | Identifier        |
|------|------|--------------------------------------------|-------------------|
| RO   |      | Most significant 16 bits of all addresses. | WORD_ADDRESS_BITS |
| RO   | -    | Reserved                                   |                   |

# B.12 Debug SSR

## DBG\_SSR 0x10

RAM\_SIZE OxOC

This register contains the value of the SSR register when the debugger was called.

| Bits  | Perm | Init | Description                                                      | Identifier               |
|-------|------|------|------------------------------------------------------------------|--------------------------|
| 31:11 | RO   | -    | Reserved                                                         |                          |
| 10    | DRW  |      | 1 if in high priority mode                                       | SR_QUEUE                 |
| 9     | DRW  |      | 1 if, on kernel entry, the thread will switch to dual issue.     | SR_KEDI                  |
| 8     | RO   |      | 1 when in dual issue mode.                                       | SR_D1                    |
| 7     | DRW  |      | 1 when the thread is in fast mode and will continually issue.    | SR_FAST                  |
| 6     | DRW  |      | 1 when the thread is paused waiting for events, a lock resource. | or another<br>SR_WAITING |
| 5     | RO   | -    | Reserved                                                         |                          |
| 4     | DRW  |      | 1 when in kernel mode.                                           | SR_IN                    |
| 3     | DRW  |      | 1 when in an interrupt handler.                                  | SR_ININ'                 |
| 2     | DRW  |      | 1 when in an event enabling sequence.                            | SR_INENH                 |
| 1     | DRW  |      | 1 when interrupts are enabled for the thread.                    | SR_IEBLI                 |
| 0     | DRW  |      | 1 when events are enabled for the thread.                        | SR_EEBLI                 |

0x10: Debug SSR

# B.13 Debug SPC

# DBG\_SPC 0x11

This register contains the value of the SPC register when the debugger was called.



| 0x11:     | Bits | Perm | Init | Description | Identifier |
|-----------|------|------|------|-------------|------------|
| Debug SPC | 31:0 | DRW  |      | Value.      | ALL_BITS   |

## B.14 Debug SSP

DBG\_SSP 0x12

This register contains the value of the SSP register when the debugger was called.

| 0x12:     | Bits | Perm | Init | Description | Identifier |
|-----------|------|------|------|-------------|------------|
| Debug SSP | 31:0 | DRW  |      | Value.      | ALL_BITS   |

# B.15 DGETREG operand 1

DBG\_T\_NUM 0x13

The resource ID of the logical core whose state is to be read.

| 0x13:     | Bits | Perm | Init | Description              | Identifier    |
|-----------|------|------|------|--------------------------|---------------|
| DGETREG   | 31:8 | RO   | -    | Reserved                 |               |
| operand 1 | 7:0  | DRW  |      | Thread number to be read | DBG_T_NUM_NUM |

# B.16 DGETREG operand 2

DBG\_T\_REG 0x14

Register number to be read by DGETREG

| 0x14:     | Bits | Perm | Init | Description                | Identifier    |
|-----------|------|------|------|----------------------------|---------------|
| DGETREG   | 31:5 | RO   | -    | Reserved                   |               |
| operand 2 | 4:0  | DRW  |      | Register number to be read | DBG_T_REG_REG |

# B.17 Debug interrupt type

DBG\_TYPE 0x15

Register that specifies what activated the debug interrupt.

|                                         | Bits  | Perm | Init | Description Identifier                                                                                                                                                                                                   |
|-----------------------------------------|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                         | 31:18 | RO   | -    | Reserved                                                                                                                                                                                                                 |
|                                         | 17:16 | DRW  |      | Number of the hardware breakpoint/watchpoint which caused the interrupt (always 0 for =HOST= and =DCALL=). If multiple breakpoints/watchpoints trigger at once, the lowest number is taken.                              |
|                                         | 15:8  | DRW  |      | Number of thread which caused the debug interrupt (always 0 in the case of =HOST=). $$\tt DBG_TYPE_T_NUM$$                                                                                                               |
|                                         | 7:3   | RO   | -    | Reserved                                                                                                                                                                                                                 |
| <b>0x15:</b><br>Debug<br>interrupt type | 2:0   | DRW  | 0    | Indicates the cause of the debug interrupt 1: Host initiated a debug interrupt through JTAG 2: Program executed a DCALL instruction 3: Instruction breakpoint 4: Data watch point 5: Resource watch point DEG_TYPE_CAUSE |

# B.18 Debug interrupt data

#### DBG\_DATA 0x16

On a data watchpoint, this register contains the effective address of the memory operation that triggered the debugger. On a resource watchpoint, it countains the resource identifier.

Ox16: Debug interrupt data

> 0x18: Debug core control

| <b>(16:</b><br>Dug | Bits | Perm | Init | Description | Identifier |
|--------------------|------|------|------|-------------|------------|
| ata                | 31:0 | DRW  |      | Value.      | ALL_BITS   |

#### B.19 Debug core control

#### DBG\_RUN\_CTRL 0x18

This register enables the debugger to temporarily disable logical cores. When returning from the debug interrupts, the cores set in this register will not execute. This enables single stepping to be implemented.

| Bits | Perm | Init | Description I                                                                                                                                  | dentifier |
|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 31:8 | RO   | -    | Reserved                                                                                                                                       |           |
| 7:0  | DRW  |      | 1-hot vector defining which threads are stopped when not is mode. Every bit which is set prevents the respective three running. $$\tt DBG_BT$$ |           |

#### B.20 Debug scratch

#### DBG\_SCRATCH 0x20 .. 0x27

A set of registers used by the debug ROM to communicate with an external debugger, for example over JTAG. This is the same set of registers as the Debug Scratch registers in the xCORE tile configuration.



| 0x20 0x27:    | Bits | Perm | Init | Description | Identifier |
|---------------|------|------|------|-------------|------------|
| Debug scratch | 31:0 | DRW  |      | Value.      | ALL_BITS   |

#### B.21 Instruction breakpoint address DBG\_IBREAK\_ADDR 0x30 .. 0x33

This register contains the address of the instruction breakpoint. If the PC matches this address, then a debug interrupt will be taken. There are four instruction breakpoints that are controlled individually.

0x30 .. 0x33: Instruction breakpoint address

| on<br>int | Bits | Perm | Init | Description | Identifier |
|-----------|------|------|------|-------------|------------|
| SS        | 31:0 | DRW  |      | Value.      | ALL_BITS   |

## B.22 Instruction breakpoint control DBG\_IBREAK\_CTRL 0x40 .. 0x43

This register controls which logical cores may take an instruction breakpoint, and under which condition.

| Bits  | Perm | Init | Description Identified                                                                                   |
|-------|------|------|----------------------------------------------------------------------------------------------------------|
| 31:24 | RO   | -    | Reserved                                                                                                 |
| 23:16 | DRW  | 0    | A bit for each thread in the machine allowing the breakpoint to be enabled individually for each thread. |
| 15:2  | RO   | -    | Reserved                                                                                                 |
| 1     | DRW  | 0    | When 0 break when PC == IBREAK_ADDR. When 1 = break when PC != IBREAK_ADDR.                              |
| 0     | DRW  | 0    | When 1 the breakpoint is enabled.                                                                        |

0x40 .. 0x43: Instruction breakpoint control

#### B.23 Data watchpoint address 1

DBG\_DWATCH\_ADDR1 0x50 .. 0x53

This set of registers contains the first address for the four data watchpoints. Condition A of a watchpoint is met if the effective address of an instruction is greater than or equal to the value in this register.

The CTRL register for the watchpoint will dictate whether the watchpoint triggers on stores only or on loads and stores, and whether it requires either condition A or B, or both A and B.



| <b>0x50 0x53:</b><br>Data |      |      |      |             |            |
|---------------------------|------|------|------|-------------|------------|
| watchpoint                | Bits | Perm | Init | Description | Identifier |
| address 1                 | 31:0 | DRW  |      | Value.      | ALL_BITS   |

#### B.24 Data watchpoint address 2 DBG\_DWATCH\_ADDR2 0x60 .. 0x63

This set of registers contains the second address for the four data watchpoints. Condition B of a watchpoint is met if the effective address of an instruction is less than or equal to the value in this register.

The CTRL register for the watchpoint will dictate whether the watchpoint triggers on stores only or on loads and stores, and whether it requires either condition A or B, or both A and B.

0x60 .. 0x63: Data watchpoint address 2

| ta<br>nt | Bits | Perm | Init | Description | Identifier |
|----------|------|------|------|-------------|------------|
| 2        | 31:0 | DRW  |      | Value.      | ALL_BITS   |

#### B.25 Data breakpoint control register DBG\_DWATCH\_CTRL 0x70 .. 0x73

This set of registers controls each of the four data watchpoints.

|                    | Bits  | Perm | Init | Description                                                                                      | Identifier     |
|--------------------|-------|------|------|--------------------------------------------------------------------------------------------------|----------------|
|                    | 31:24 | RO   | -    | Reserved                                                                                         |                |
|                    | 23:16 | DRW  | 0    | A bit for each thread in the machine allowing the breakpo<br>abled individually for each thread. | int to be en-  |
| 0x70 0x73:         | 15:3  | RO   | -    | Reserved                                                                                         |                |
| Data<br>breakpoint | 2     | DRW  | 0    | When 1 the breakpoints will be be triggered on loads.                                            | BRK_LOAD       |
| control            | 1     | DRW  | 0    | Determines the break condition: 0 = A AND B, 1 = A OR B.                                         | DBRK_CONDITION |
|                    | 0     | DRW  | 0    | When 1 the breakpoint is enabled.                                                                | BRK_ENABLE     |

#### B.26 Resources breakpoint mask DBG\_RWATCH\_ADDR1 0x80 .. 0x83

This set of registers contains the mask for the four resource watchpoints.

Ox80.. 0x83:<br/>Resources<br/>breakpoint<br/>maskPermInitDescriptionIdentifier31:0DRWValue.ALL\_BITS

## B.27 Resources breakpoint value DBG\_RWATCH\_ADDR2 0x90 .. 0x93

This set of registers contains the value for the four resource watchpoints.

0x90 .. 0x93: Resources breakpoint value

| es<br>nt | Bits | Perm | Init | Description | Identifier |
|----------|------|------|------|-------------|------------|
| Je       | 31:0 | DRW  |      | Value.      | ALL_BITS   |

# B.28 Resources breakpoint control register DBG\_RWATCH\_CTRL 0x9C .. 0x9F

This set of registers controls each of the four resource watchpoints.

|                               | Bits  | Perm | Init | Description Identifier                                                                                                        |  |  |  |  |
|-------------------------------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                               | 31:24 | RO   | -    | Reserved                                                                                                                      |  |  |  |  |
|                               | 23:16 | DRW  | 0    | A bit for each thread in the machine allowing the breakpoint to be enabled individually for each thread. $$\tt BRK\_THREADS$$ |  |  |  |  |
| <b>x9F:</b>                   | 15:2  | RO   | -    | Reserved                                                                                                                      |  |  |  |  |
| rces<br>oint<br>ntrol<br>ster | 1     | DRW  | 0    | When 0 break when condition A is met. When 1 = break when condition B is met.                                                 |  |  |  |  |
|                               | 0     | DRW  | 0    | When 1 the breakpoint is enabled.                                                                                             |  |  |  |  |

0x9C .. 0x9F Resources breakpoint control register

# **C** Tile Configuration

The xCORE Tile control registers can be accessed using configuration reads and writes (usewrite\_tile\_config\_reg(tileref, ...) and read\_tile\_config\_reg(tileref, ...) for reads and writes).

The identifiers for the registers needs a prefix "XS1\_PSWITCH\_" and a postfix "\_NUM", and are declared in "xs1.h"

| Number    | Perm | Description              | Register identifier |
|-----------|------|--------------------------|---------------------|
| 0x00      | CRO  | Device identification    | DEVICE_ID 0         |
| 0x01      | CRO  | xCORE Tile description 1 | DEVICE_ID 1         |
| 0x02      | CRO  | xCORE Tile description 2 | DEVICE_ID 2         |
| 0x04      | CRW  | PSwitch permissions      | DBG_CTRL            |
| 0x05      | CRW  | Cause debug interrupts   | DBG_INT             |
| 0x06      | CRW  | xCORE Tile clock divider | PLL_CLK_DIVIDER     |
| 0x07      | CRO  | Security configuration   | SECU_CONFIG         |
| 0x20 0x27 | CRW  | Debug scratch            | DBG_SCRATCH         |
| 0x40      | CRO  | PC of logical core 0     | TO_PC               |
| 0x41      | CRO  | PC of logical core 1     | T1_PC               |
| 0x42      | CRO  | PC of logical core 2     | T2_PC               |
| 0x43      | CRO  | PC of logical core 3     | T3_PC               |
| 0x44      | CRO  | PC of logical core 4     | T4_PC               |
| 0x45      | CRO  | PC of logical core 5     | T5_PC               |
| 0x46      | CRO  | PC of logical core 6     | T6_PC               |
| 0x47      | CRO  | PC of logical core 7     | T7_PC               |
| 0x60      | CRO  | SR of logical core 0     | T0_SR               |
| 0x61      | CRO  | SR of logical core 1     | T1_SR               |
| 0x62      | CRO  | SR of logical core 2     | T2_SR               |
| 0x63      | CRO  | SR of logical core 3     | T3_SR               |
| 0x64      | CRO  | SR of logical core 4     | T4_SR               |
| 0x65      | CRO  | SR of logical core 5     | T5_SR               |
| 0x66      | CRO  | SR of logical core 6     | T6_SR               |
| 0x67      | CRO  | SR of logical core 7     | T7_SR               |

Figure 50: Summary

# C.1 Device identification

#### DEVICE\_ID0 0x00

This register identifies the xCORE Tile



**0x00:** Device identification

0x01: xCORE Tile description 1 **Bits** 

31:24

23:16

15:8

7:0

Perm

CRO

CRO

CRO

CRO

### C.2 xCORE Tile description 1

Init

Description

XCore revision.

XCore version.

Processor ID of this XCore.

#### DEVICE\_ID1 0x01

DEVICE ID2 0x02

Identifier

DEVICE\_IDO\_PID

DEVICE\_IDO\_NODE

DEVICE\_IDO\_REVISION

DEVICE IDO VERSION

This register describes the number of logical cores, synchronisers, locks and channel ends available on this xCORE tile.

Number of the node in which this XCore is located.

| Bits  | Perm | Init | Description              | Identifier               |
|-------|------|------|--------------------------|--------------------------|
| 31:24 | CRO  |      | Number of channel ends.  | DEVICE_ID 1_NUM_CHANENDS |
| 23:16 | CRO  |      | Number of the locks.     | DEVICE_ID 1_NUM_LOCKS    |
| 15:8  | CRO  |      | Number of synchronisers. | DEVICE_ID 1_NUM_SYNCS    |
| 7:0   | RO   | -    | Reserved                 |                          |

# C.3 xCORE Tile description 2

# This register describes the number of timers and clock blocks available on this xCORE tile.

|               | Bits  | Perm | Init | Description             | Identifier             |
|---------------|-------|------|------|-------------------------|------------------------|
| 0x02:         | 31:16 | RO   | -    | Reserved                |                        |
| xCORE Tile    | 15:8  | CRO  |      | Number of clock blocks. | DEVICE_ID2_NUM_CLKBLKS |
| description 2 | 7:0   | CRO  |      | Number of timers.       | DEVICE_ID2_NUM_TIMERS  |

# C.4 PSwitch permissions

#### DBG\_CTRL 0x04

This register can be used to control whether the debug registers (marked with permission CRW) are accessible through the tile configuration registers. When this bit is set, write -access to those registers is disabled, preventing debugging of the xCORE tile over the interconnect.

|                        | Bits | Perm | Init | Description Identifier                                                                                                    |
|------------------------|------|------|------|---------------------------------------------------------------------------------------------------------------------------|
|                        | 31   | CRW  | 0    | When 1 the PSwitch is restricted to RO access to all CRW registers from           SSwitch, XCore(PS_DBG_Scratch) and JTAG |
| <b>0x04</b> :          | 30:1 | RO   | -    | Reserved                                                                                                                  |
| PSwitch<br>permissions | 0    | CRW  | 0    | When 1 the PSwitch is restricted to RO access to all CRW registers from SSwitch                                           |

# C.5 Cause debug interrupts

## DBG\_INT 0x05

This register can be used to raise a debug interrupt in this xCORE tile.

0x05 Cause debug interrupts

|          | Bits    | Perm | Init | Description                                 | Identifier      |
|----------|---------|------|------|---------------------------------------------|-----------------|
| 5:       | 31:2    | RO   | -    | Reserved                                    |                 |
| J.<br>Ig | 1       | CRW  | 0    | 1 when the processor is in debug mode.      | DBG_INT_IN_DBG  |
| ts       | 0 CRW 0 |      | 0    | Request a debug interrupt on the processor. | DBG_INT_REQ_DBG |

## C.6 xCORE Tile clock divider

#### PLL\_CLK\_DIVIDER 0x06

This register contains the value used to divide the PLL clock to create the xCORE tile clock. The divider is enabled under control of the tile control register

|               | Bits  | Perm | Init | Description                                                   | Identifier      |
|---------------|-------|------|------|---------------------------------------------------------------|-----------------|
| 0x06:         | 31    | CRW  | 0    | Clock disable. Writing '1' will remove the clock to the tile. | PLL_CLK_DISABLE |
| xCORE Tile    | 30:16 | RO   | -    | Reserved                                                      |                 |
| clock divider | 15:0  | CRW  | 0    | Clock divider.                                                | PLL_CLK_DIVIDER |

# C.7 Security configuration

SECU\_CONFIG 0x07

Copy of the security register as read from OTP.

| Bits  | Perm | Init | Description Identifier                                                           |
|-------|------|------|----------------------------------------------------------------------------------|
| 31    | CRO  |      | Disables write permission on this register SECUR_CFG_DISABLE_ACCESS              |
| 30:15 | RO   | -    | Reserved                                                                         |
| 14    | CRO  |      | Disable access to XCore's global debug SECUR_CFG_DISABLE_GLOBAL_DEBUG            |
| 13:10 | RO   | -    | Reserved                                                                         |
| 9     | CRO  |      | Disable read access to OTP. SECUR_CFG_OTP_READ_LOCK                              |
| 8     | CRO  |      | Prevent access to OTP SBPI interface to prevent programming and other functions. |
| 7     | CRO  |      | Combine OTP into a single address-space for reading.                             |
| 6     | RO   | -    | Reserved                                                                         |
| 5     | CRO  |      | Override boot mode and read boot image from OTP SECUR_CFG_SECURE_BOOT            |
| 4     | CRO  |      | Disable JTAG access to the PLL/BOOT configuration registers                      |
| 3:1   | RO   | -    | Reserved                                                                         |
| 0     | CRO  |      | Disable access to XCore's JTAG debug TAP SECUR_CFG_DISABLE_XCORE_JTAG            |

0x07: Security configuration

# C.8 Debug scratch

#### DBG\_SCRATCH 0x20 .. 0x27

A set of registers used by the debug ROM to communicate with an external debugger, for example over the switch. This is the same set of registers as the Debug Scratch registers in the processor status.

| <b>0x20 0x27:</b><br>Debug scratch | Bits | Perm | Init | Description | Identifier |
|------------------------------------|------|------|------|-------------|------------|
|                                    | 31:0 | CRW  |      | Value.      | ALL_BITS   |

# C.9 PC of logical core 0

Value of the PC of logical core 0.

| 0x40:         |      |      |      |             |            |
|---------------|------|------|------|-------------|------------|
| PC of logical | Bits | Perm | Init | Description | Identifier |
| core 0        | 31:0 | CRO  |      | Value.      | ALL_BITS   |

# C.10 PC of logical core 1

T1\_PC 0x41

TO\_PC 0x40

Value of the PC of logical core 1.



| of logical           | Bits            | Perm      | Init     | Description               | Identifier |
|----------------------|-----------------|-----------|----------|---------------------------|------------|
| core 1               | 31:0            | CRO       |          | Value.                    | ALL_BITS   |
|                      | C.11            | PC of lo  | ogical   | core 2                    | T2_PC 0x42 |
|                      | Value           | of the PC | C of log | gical core 2.             |            |
| <b>42:</b><br>cal    | Bits            | Perm      | Init     | Description               | Identifier |
| аг<br>2              | 31:0            | CRO       |          | Value.                    | ALL_BITS   |
|                      | C.12<br>Value o |           | -        | l core 3<br>gical core 3. | T3_PC 0x43 |
| <b>x43:</b><br>gical | Bits            | Perm      | Init     | Description               | Identifier |
| re 3                 | 31:0            | CRO       |          | Value.                    | ALL_BITS   |
|                      | C.13            | PC of I   | ogica    | T4_PC 0x44                |            |
|                      | Value           | of the PC | C of log | gical core 4.             |            |
| 0x44:<br>ogical      | Bits            | Perm      | Init     | Description               | Identifier |
| ore 4                | 31:0            | CRO       |          | Value.                    | ALL_BITS   |
|                      | C.14            | PC of I   | ogica    | T5_PC 0x45                |            |
|                      | Value           | of the PC | C of log | gical core 5.             |            |
| 0x45:<br>logical     | Bits            | Perm      | Init     | Description               | Identifier |
| ore 5                | 31:0            | CRO       |          | Value.                    | ALL_BITS   |
|                      | C.15            | DC of I   | ogioo    | l core 6                  | T6_PC 0x46 |

Value of the PC of logical core 6.



| PC of logical                 | Bits  | Perm      | Init       | Description   | Identifier |
|-------------------------------|-------|-----------|------------|---------------|------------|
| core 6                        | 31:0  | CRO       |            | Value.        | ALL_BITS   |
|                               | C.16  | PC of I   | ogica      | l core 7      | T7_PC 0x47 |
|                               | Value | of the PC | C of log   | gical core 7. |            |
| <b>0x47:</b><br>C of logical  | Bits  | Perm      | Init       | Description   | Identifier |
| c or logical<br>core 7        | 31:0  | CRO       |            | Value.        | ALL_BITS   |
|                               |       |           |            |               |            |
|                               | C.17  | SR of l   | T0_SR 0x60 |               |            |
|                               | Value | of the SF | ? of loc   | gical core 0  |            |
|                               | value |           |            |               |            |
| 0x60:                         |       |           |            |               |            |
| SR of logical                 | Bits  | Perm      | Init       | Description   | Identifier |
| core 0                        | 31:0  | CRO       |            | Value.        | ALL_BITS   |
|                               | 0.10  |           |            | Leore 1       |            |
|                               | C.18  | SR of I   | ogica      |               | T1_SR 0x61 |
|                               | Value | of the SF | R of log   | gical core 1  |            |
|                               |       |           |            |               |            |
| <b>0x61:</b><br>SR of logical | Bits  | Perm      | Init       | Description   | Identifier |
| core 1                        | 31:0  | CRO       |            | Value.        | ALL_BITS   |
|                               |       |           |            |               |            |
|                               | C.19  | SR of I   | ogica      | l core 2      | T2_SR 0x62 |
|                               | Value | of the SF | R of loo   | gical core 2  |            |
|                               |       |           |            | ·             |            |
| 0x62:                         |       |           |            |               |            |
| SR of logical                 | Bits  | Perm      | Init       | Description   | Identifier |
| core 2                        | 31:0  | CRO       |            | Value.        | ALL_BITS   |
|                               | C.20  | SR of I   | ogica      | l core 3      | T3_SR 0x63 |
|                               |       |           | <u> </u>   |               |            |

Value of the SR of logical core 3







# **D** Node Configuration

The digital node control registers can be accessed using configuration reads and writes (use write\_node\_config\_reg(device, ...) and read\_node\_config\_reg(device, ...) for reads and writes).

The identifiers for the registers needs a prefix "XS1\_SSWITCH\_" and a postfix "\_NUM", and are declared in "xs1.h"

| Number    | Perm | Description                           | <b>Register identifier</b> |
|-----------|------|---------------------------------------|----------------------------|
| 0x00      | RO   | Device identification                 | DEVICE_IDO                 |
| 0x01      | RO   | System switch description             | DEVICE_ID 1                |
| 0x04      | RW   | Switch configuration                  | NODE_CONFIG                |
| 0x05      | RW   | Switch node identifier                | NODE_ID                    |
| 0x06      | RW   | PLL settings                          | PLL_CTL                    |
| 0x07      | RW   | System switch clock divider           | CLK_DIVIDER                |
| 0x08      | RW   | Reference clock                       | REF_CLK_DIVIDER            |
| 0x09      | R    | System JTAG device ID register        | JTAG_DEVICE_ID             |
| 0x0A      | R    | System USERCODE register              | JTAG_USER CODE             |
| 0x0B      | RW   | LPDDR clock                           | DDR_CLK_DIVIDER            |
| 0x0C      | RW   | Directions 0-7                        | DIMENSION_DIRECTIONO       |
| 0x0D      | RW   | Directions 8-15                       | DIMENSION_DIRECTION 1      |
| 0x0E      | RW   | Application clock divider             | SS_APP_CLK_DIVIDER         |
| 0x0F      | RW   | Secondary PLL settings                | SS_APP_PLL_CTL             |
| 0x10      | RW   | Reserved                              | XCORE0_GLOBAL_DEBUG_CONFIG |
| 0x11      | RW   | Reserved.                             | XCORE1_GLOBAL_DEBUG_CONFIG |
| 0x12      | RW   | Secondary PLL Fractional N Divider    | SS_APP_PLL_FRAC_N_DIVIDER  |
| 0x13      | RW   | LPDDR Controller configuration        | SS_LPDDR_CONTROLLER_CONFIG |
| 0x14      | RW   | MIPI shim clock config                | MIPI_CLK_DIVIDER           |
| 0x15      | RW   | MIPI PHY clock config                 | MIPI_CFG_CLK_DIVIDER       |
| 0x1F      | RO   | Debug source                          | GLOBAL_DEBUG_SOURCE        |
| 0x20 0x28 | RW   | Link status, direction, and network   | SLINK                      |
| 0x40 0x47 | RO   | PLink status and network              | PLINK                      |
| 0x80 0x88 | RW   | Link configuration and initialization | XLINK                      |
| 0xA00xA7  | RW   | Static link configuration             | XSTATIC                    |

Figure 51: Summary

| Number | Perm | Description                             | Register identifier             |
|--------|------|-----------------------------------------|---------------------------------|
| 0xF008 | RW   | USB UTMI Config                         | U SB_PHY_CFG0                   |
| 0xF00A | RW   | USB reset                               | U SB_PHY_CFG2                   |
| 0xF00C | RW   | USB Shim configuration                  | U SB_SHIM_CFG                   |
| 0xF011 | RO   | USB Phy Status                          | USB_PHY_STATUS                  |
| 0xF020 | RW   | Watchdog Config                         | WATCHDOG_CFG                    |
| 0xF021 | RO   | Watchdog Prescaler                      | WATCHDOG_PRESCALER              |
| 0xF022 | RW   | Watchdog Prescaler wrap                 | WATCHDOG_PRESCALER_WRAP         |
| 0xF023 | RW   | Watchdog Count                          | WATCHD OG_COUNT                 |
| 0xF024 | RO   | Watchdog Status                         | WATCHD OG_STATUS                |
| 0xE013 | RW   | Mipi status                             | MIPI_STATUS0                    |
| 0xE014 | RW   | Mipi shim status                        | MIPI_SHIM_STATUS                |
| 0xE018 | RW   | MIPI D-PHY reset config                 | MIPI_DPHY_CFG0                  |
| 0xE01B | RW   | MIPI D-PHY lane config                  | MIPI_DPHY_CFG3                  |
| 0xE01C | RW   | Mipi phy congif 4                       | MIPI_DPHY_CFG4                  |
| 0xE01F | RW   | MIPI shim configuration                 | MIPI_SHIM_CFG0                  |
| 0xC000 | RW   | LPDDR enable IID transactions           | LPDDR_IID_ENABLE                |
| 0xC001 | RW   | LPDDR queue assignment for data         | LPDDR_IID_0_7                   |
| 0xC002 | RW   | LPDDR queue assignment for instructions | LPDDR_IID_8_15                  |
| 0xC003 | RW   | LPDDR Queue Control                     | LPDDR_QUEUE_CONT                |
| 0xC008 | RW   | LPDDR Arbiter RO priority data          | LPDDR_RO_COMMAND_QUEUE_PRIORITY |
| 0xC009 | RW   | LPDDR Arbiter RW priority data          | LPDDR_RW_COMMAND_QUEUE_PRIORIT  |
| 0xC00A | RW   | LPDDR Arbiter timeout data              | LPDDR_ARBITRATION_TIMEOUT       |
| 0xC01D | RW   | LPDDR PHY control                       | LPDDR_PHY_CONTROL               |
| 0xC01E | RW   | LPDDR LMR config                        | LPDDR_LMR_OPCODE                |
| 0xC01F | RW   | LPDDR EMR config                        | LPDDR_EMR_OPCODE                |
| 0xC020 | RW   | LPDDR timings 1                         | LPDDR_PROTOCOL_ENGINE_CONF_0    |
| 0xC021 | RW   | LPDDR timings 2                         | LPDDR_PROTOCOL_ENGINE_CONF_1    |
| 0xD000 | RW   | Padcontrol LPDDR CLK and CLK_N          | P AD CTRL_CLK                   |
| 0xD001 | RW   | Padcontrol LPDDR CKE                    | P AD CTRL_CKE                   |
| 0xD002 | RW   | Padcontrol LPDDR CS_N                   | P AD CTRL_CS_N                  |
| 0xD003 | RW   | Padcontrol LPDDR WE_N                   | P AD CTRL_WE_N                  |
| 0xD004 | RW   | Padcontrol LPDDR CAS_N                  | P AD CTRL_CAS_N                 |
| 0xD005 | RW   | Padcontrol LPDDR RAS_N                  | P AD CTRL_RAS_N                 |
| 0xD006 | RW   | Padcontrol LPDDR A0-A13                 | P AD CTRL_ADDR                  |

X

Figure 52: Summary (continued)

|             | Number | Perm | Description                | Register identifier |
|-------------|--------|------|----------------------------|---------------------|
|             | 0xD007 | RW   | Padcontrol LPDDR BA0/BA1   | PAD CTRL_BA         |
| Figure 53:  | 0xD008 | RW   | Padcontrol LPDDR DQ0-DQ15  | PAD CTRL_DQ         |
| Summary     | 0xD009 | RW   | Padcontrol LPDDR UDQS/LDQS | PAD CTRL_DQS        |
| (continued) | 0xD00A | RW   | Padcontrol LPDDR UDM/LDM   | PADCTRL_DM          |

### D.1 Device identification

#### DEVICE\_ID0 0x00

DEVICE\_ID1 0x01

This register contains version and revision identifiers and the mode-pins as sampled at boot-time.

|                | Bits  | Perm | Init | Description                                      | Identifier                |
|----------------|-------|------|------|--------------------------------------------------|---------------------------|
|                | 31:24 | RO   | -    | Reserved                                         |                           |
| 0x00:          | 23:16 | RO   |      | Sampled values of BootCtl pins on Power On Reset | . SS_DEVICE_ID0_BOOT_CTRL |
| Device         | 15:8  | RO   |      | SSwitch revision.                                | SS_DEVICE_ID 0_REVISION   |
| identification | 7:0   | RO   |      | SSwitch version.                                 | SS_DEVICE_ID0_VERSION     |

# D.2 System switch description

# This register specifies the number of processors and links that are connected to this switch.

|               | Bits  | Perm | Init | Description                          | Identifier                        |
|---------------|-------|------|------|--------------------------------------|-----------------------------------|
|               | 31:24 | RO   | -    | Reserved                             |                                   |
| 0x01:         | 23:16 | RO   |      | Number of SLinks on the SSwitch.     | SS_DEVICE_ID 1_NUM_SLINK S        |
| System switch | 15:8  | RO   |      | Number of processors on the SSwitch. | SS_DEVICE_ID1_NUM_PROCESSORS      |
| description   | 7:0   | RO   |      | Number of processors on the device.  | SS_DEVICE_ID1_NUM_PLINKS_PER_PROC |

# D.3 Switch configuration

#### NODE\_CONFIG 0x04

This register enables the setting of two security modes (that disable updates to the PLL or any other registers) and the header-mode.



|         | Bits | Perm | Init | Description Identifier                                                                                                   |
|---------|------|------|------|--------------------------------------------------------------------------------------------------------------------------|
|         | 31   | RW   | 0    | 0 = SSCTL registers have write access. 1 = SSCTL registers can not be<br>written to. ss_NODE_CONFIG_DISABLE_SSCTL_UPDATE |
|         | 30:9 | RO   | -    | Reserved                                                                                                                 |
|         |      |      |      | 0 = PLL_CTL_REG has write access. 1 = PLL_CTL_REG can not be written to.                                                 |
| 0x04:   | 8    | RW   | 0    | SS_NODE_CONFIG_DISABLE_PLL_CTL_REG                                                                                       |
| Switch  | 7:1  | RO   | -    | Reserved                                                                                                                 |
| uration | 0    | RW   | 0    | 0 = 2-byte headers, 1 = 1-byte headers (reset as 0). ss_node_config_headers                                              |

# D.4 Switch node identifier

#### NODE\_ID 0x05

This register contains the node identifier.

0x05 Switch node identifier

Switch configuration

| 5: | Bits      | Perm | Init | Description                 | Identifier    |
|----|-----------|------|------|-----------------------------|---------------|
| de | 31:16     | RO   | -    | Reserved                    |               |
| er | 15:0 RW 0 |      | 0    | The unique ID of this node. | SS_NODE_ID_ID |

# D.5 PLL settings

#### PLL\_CTL 0x06

An on-chip PLL multiplies the input clock up to a higher frequency clock, used to clock the I/O, processor, and switch, see Oscillator. Note: a write to this register will cause the tile to be reset.

| Bits  | Perm | Init | Description                                                                                    | Identifier                                        |
|-------|------|------|------------------------------------------------------------------------------------------------|---------------------------------------------------|
| 31    | RW   |      | If set to 1, the chip will not be reset                                                        | SS_PLL_CTL_NRESET                                 |
| 30    | RW   |      | If set to 1, the chip will not wait for the PLL to re-loo<br>gradual change is made to the PLL | ck. Only use this if a                            |
| 29    | DW   |      | If set to 1, set the boot mode to boot from JTAG                                               | SS_TEST_MODE_BOOT_JTAG                            |
| 28    | DW   |      | If set to 1, set the PLL to be bypassed                                                        | SS_TEST_WODE_PLL_BYPASS                           |
| 27:26 | RO   | -    | Reserved                                                                                       |                                                   |
| 25:23 | RW   |      | Output divider value range from 0 to 7. OD value.                                              | SS_PLL_CTL_POST_DIVISOR                           |
| 22:21 | RO   | -    | Reserved                                                                                       |                                                   |
| 20:8  | RW   |      | Feedback multiplication ratio, range from 1 (0x000 F value.                                    | )1) to 8191 (0x1FFF).<br>ss_pll_ctl_feedback_mul  |
| 7:6   | RO   | -    | Reserved                                                                                       |                                                   |
| 5:0   | RW   |      | Oscilator input divider value range from 0 (0x00) to                                           | 0 63 (0x3F). R value.<br>SS_PLL_CTL_INPUT_DIVISOR |

0x06: PLL settings

# D.6 System switch clock divider

# CLK DIVIDER 0x07

Sets the ratio of the PLL clock and the switch clock.

Syste clo

| 0x07: Bits Perm Init Description | Description | Identifier |   |                       |                        |
|----------------------------------|-------------|------------|---|-----------------------|------------------------|
| em switch                        | 31:16       | RO         | - | Reserved              |                        |
| ock divider                      | 15:0        | RW         | 0 | SSwitch clock divider | SS_CLK_DIVIDER_CLK_DIV |

#### D.7 Reference clock

#### REF CLK DIVIDER 0x08

Sets the ratio of the PLL clock and the reference clock used by the node.

| 0x08:     | Bits  | Perm | Init | Description                      | Identifier             |
|-----------|-------|------|------|----------------------------------|------------------------|
| Reference | 31:16 | RO   | -    | Reserved                         |                        |
| clock     | 15:0  | RW   | 3    | Software reference clock divider | SS_SSWITCH_REF_CLK_DIV |

# D.8 System JTAG device ID register

# JTAG\_DEVICE\_ID 0x09

|                                          | Bits  | Perm | Init | Description Identifier      |
|------------------------------------------|-------|------|------|-----------------------------|
| <b>0x09:</b><br>System JTAG<br>device ID | 31:28 | RO   |      | SS_JTAG_DEVICE_ID_VERSION   |
|                                          | 27:12 | RO   |      | SS_JTAG_DEVICE_ID_PART_NUM  |
|                                          | 11:1  | RO   |      | SS_JTAG_DEVICE_ID_MANU_ID   |
| register                                 | 0     | RO   |      | SS_JTAG_DEVICE_ID_CONST_VAL |

# D.9 System USERCODE register

# JTAG USERCODE OXOA

| 0x0A:<br>System | Bits  | Perm | Init | Description                                | Identifier              |
|-----------------|-------|------|------|--------------------------------------------|-------------------------|
| USERCODE        | 31:18 | RO   |      | JTAG USERCODE value programmed into OTP SR | SS_JTAG_U SER CODE_OTP  |
| register        | 17:0  | RO   |      | metal fixable ID code                      | SS_JTAG_USERCODE_MASKID |

# D.10 LPDDR clock

#### DDR\_CLK\_DIVIDER 0x0B

Sets the ratio of the PLL/APP PLL clock and the LPDDR clock. There is a divide by 2 permanently after the clock divider to create a matched mark space ratio. The LPDDR clock needs to be set to be twice the frequency required.



|                      | Bits  | Perm | Init | Description Identifier                                                                                                          |
|----------------------|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------|
| OxOB:<br>LPDDR clock | 31    | RW   | 0    | If set to 1, the secondary PLL is used as a source for the LPDDR clock divider. By default, the output of the core PLL is used. |
|                      | 30:17 | RO   | -    | Reserved                                                                                                                        |
|                      | 16    | RW   | 1    | LPDDR clock divider disable. When set to 0, the divider is enabled. $$\tt ss_ddr_ctk_dtv_dtsable$$                              |
|                      | 15:0  | RW   | 0    | LPDDR clock divider. When set to X the input clock is divided by $2(X + 1)$ .                                                   |

# D.11 Directions 0-7

#### DIMENSION\_DIRECTIONO OxOC

This register contains eight directions, for packets with a mismatch in bits 7..0 of the node-identifier. The direction in which a packet will be routed is goverened by the most significant mismatching bit.

| Bits  | Perm | Init | Description                                     | Identifier |
|-------|------|------|-------------------------------------------------|------------|
| 31:28 | RW   | 0    | The direction for packets whose dimension is 7. | DIM7_DIR   |
| 27:24 | RW   | 0    | The direction for packets whose dimension is 6. | DIM6_DIR   |
| 23:20 | RW   | 0    | The direction for packets whose dimension is 5. | DIM5_DIR   |
| 19:16 | RW   | 0    | The direction for packets whose dimension is 4. | DIM4_DIR   |
| 15:12 | RW   | 0    | The direction for packets whose dimension is 3. | DIM3_DIR   |
| 11:8  | RW   | 0    | The direction for packets whose dimension is 2. | DIM2_DIR   |
| 7:4   | RW   | 0    | The direction for packets whose dimension is 1. | DIM1_DIR   |
| 3:0   | RW   | 0    | The direction for packets whose dimension is 0. | DIMO_DIR   |

OxOC: Directions 0-7

# D.12 Directions 8-15

#### DIMENSION\_DIRECTION1 0x0D

This register contains eight directions, for packets with a mismatch in bits 15..8 of the node-identifier. The direction in which a packet will be routed is goverened by the most significant mismatching bit.

| Bits  | Perm | Init | Description                                     | Identifier |
|-------|------|------|-------------------------------------------------|------------|
| 31:28 | RW   | 0    | The direction for packets whose dimension is F. | DIMF_DIR   |
| 27:24 | RW   | 0    | The direction for packets whose dimension is E. | DIME_DIR   |
| 23:20 | RW   | 0    | The direction for packets whose dimension is D. | DIMD_DIR   |
| 19:16 | RW   | 0    | The direction for packets whose dimension is C. |            |
| 15:12 | RW   | 0    | The direction for packets whose dimension is B. |            |
| 11:8  | RW   | 0    | The direction for packets whose dimension is A. | DIMA_DIR   |
| 7:4   | RW   | 0    | The direction for packets whose dimension is 9. |            |
| 3:0   | RW   | 0    | The direction for packets whose dimension is 8. |            |

3.0 1100 0

D.13 Application clock divider

SS\_APP\_CLK\_DIVIDER 0x0E

The clock divider and output of the secondary PLL can be set in this register

| Bits  | Perm | Init | Description                                                                                                                          | Identifier    |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 31    | RW   | 0    | If set to 1, the secondary PLL is used as a source for the a clock divider. By default, the output of the core PLL is used.          |               |
| 31    | RVV  | 0    | SS_APP_CLM                                                                                                                           | _FROM_APP_PLL |
| 30:17 | RO   | -    | Reserved                                                                                                                             |               |
| 16    | RW   | 1    | Application clock divider disable. When set to 0, the divider and pin X1D11 will be connected to the application clock rath port 1D. | ,             |
| 15:0  | RW   | 0    | Application clock divider. When set to $X$ , the output of the PLL will be divided by $2(X+1)$ in order to form the output on pin    |               |

OxOE: Application clock divider

OxOD: Directions 8-15

# D.14 Secondary PLL settings

#### SS\_APP\_PLL\_CTL 0x0F

A secondary on-chip PLL multiplies the input clock up to a higher frequency clock. See Section 7.2.



| Bits  | Perm | n Init | Description Identifier                                                                               |
|-------|------|--------|------------------------------------------------------------------------------------------------------|
| 31:30 | RO   | -      | Reserved                                                                                             |
| 29    | DW   |        | If set to 1, set the APP PLL to be bypassed SS_APP_PLL_BYPASS                                        |
| 28    | DW   |        | If set to 1, use the output of the core PLL as input, otherwise use the crystal oscillator as input. |
| 27    | DW   | 0      | If set to 1, enable the secondary PLL SS_APP_PLL_ENABLE                                              |
| 26    | RO   | -      | Reserved                                                                                             |
| 25:23 | RW   |        | Output divider value range from 0 to 7. OD value. ss_PLL_CTL_POST_DIVISOR                            |
| 22:21 | RO   | -      | Reserved                                                                                             |
| 20:8  | RW   |        | Feedback multiplication ratio, range from 1 (0x0001) to 8191 (0x1FFF).<br>F value.                   |
| 7:6   | RO   | -      | Reserved                                                                                             |
| 5:0   | RW   |        | Oscilator input divider value range from 0 (0x00) to 63 (0x3F). R value.<br>ss_PLL_ctL_INPUT_DIVISOR |

0x0F: Secondary PLL settings

# XCOREO\_GLOBAL\_DEBUG\_CONFIG 0x10

XCORE1\_GLOBAL\_DEBUG\_CONFIG 0x11

Reserved.

D15 Reserved

|                   | Bits | Perm | Init | Description | Identifier                           |
|-------------------|------|------|------|-------------|--------------------------------------|
|                   | 31:2 | RO   | -    | Reserved    |                                      |
| 0x10:<br>Reserved | 1    | RW   | 0    | Reserved.   | GLOBAL_DEBUG_ENABLE_GLOBAL_DEBUG_REQ |
|                   | 0    | RW   | 0    | Reserved.   | GLOBAL_DEBUG_ENABLE_INDEBUG          |

# D.16 Reserved.

Reserved.

| Bits | Perm | Init | Description | Identifier                           |
|------|------|------|-------------|--------------------------------------|
| 31:2 | RO   | -    | Reserved    |                                      |
| 1    | RW   | 0    | Reserved.   | GLOBAL_DEBUG_ENABLE_GLOBAL_DEBUG_REQ |
| 0    | RW   | 0    | Reserved.   | GLOBAL_DEBUG_ENABLE_INDEBUG          |

0x11: Reserved.

# D.17 Secondary PLL Fractional N Divider SS\_APP\_PLL\_FRAC\_N\_DIVIDER 0x12

Controls an optional fractional N Divider on the secondary PLL. When enabled, the multiplier F for the secondary PLL will effectively become  $F + \frac{f+1}{p+1}$ , f must be less than p. This is achieved by running the PLL with a divider F for the first part of the fractional period, and then F + 1 for the remainder of the period. The period is measured in input clocks divided by R + 1.



|                                              | Bits  | Perm | Init | Description Identifier                                                                                                             |
|----------------------------------------------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------|
| <b>0x12:</b><br>ondary<br>ctional<br>Divider | 31    | DW   | 0    | When set to 1, the secondary PLL will be a fractional $N$ divided PLL $_{\rm SS\_FRAC_N\_ENABLE}$                                  |
|                                              | 30:16 | RO   | -    | Reserved                                                                                                                           |
|                                              | 15:8  | DW   |      | The $f$ value for the fractional divider. The number of clock cycles in the period that a divider $F+1$ is used is $f+1.$          |
|                                              | 7.0   | DW   |      | The $p$ value for the fractional divider. The period over which the fractional N divider oscillates between $F$ and $F+1$ is $p+1$ |
|                                              | 7:0   | DW   |      | SS_FRAC_N_PERIOD_CYC_CNT                                                                                                           |

PLL Fractional N Divider

**0x13:** LPDDR Controller configuration

Secondary

# D.18 LPDDR Controller configuration SS\_LPDDR\_CONTROLLER\_CONFIG 0x13

Controls whether LPDDR Controller is enabled, and which core it is accessible to through the mux.

| Bits | Perm | Init | Description Identifier                                                                              |  |
|------|------|------|-----------------------------------------------------------------------------------------------------|--|
| 31:2 | RO   | -    | Reserved                                                                                            |  |
| 1    | DW   |      | Defines which xCORE has access to the LPDDR controller via the mux $_{\tt SS\_LPDDR\_MUXTO\_CORE1}$ |  |
| 0    | DW   |      | When set to 1 this will allow the LPDDR controller to access the pact state $\state{state}$         |  |

# D.19 MIPI shim clock config

#### MIPI\_CLK\_DIVIDER 0x14

Configures the clock to the MIPI shim, the hardware block interfacing the MIPI PHY to the xČORE.

| Bits  | Perm | Init | Description Identifier                                                                                                              |  |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|--|
|       |      |      | If set to 1, the secondary PLL is used as a source for the MIPI shim clock divider. By default, the output of the core PLL is used. |  |
| 31    | RW   | 0    | SS_MIPI_CLK_FROM_APP_PLL                                                                                                            |  |
| 30:17 | RO   | -    | Reserved                                                                                                                            |  |
| 16    | RW   | 1    | MIPI clock divider disable. When set to 0, the divider is enabled.                                                                  |  |
| 15:0  | RW   | 3    | MIPI shim clock divider. When set to $X$ the input clock is divided by $2(X+1).$                                                    |  |

0x14: MIPI shim clock config

# D.20 MIPI PHY clock config

MIPI\_CFG\_CLK\_DIVIDER 0x15

Configures the clock to the MIPI PHY.



|        | Bits  | Perm | Init | Description Ident                                                                                                              | ifier |  |  |
|--------|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------|-------|--|--|
|        |       |      |      | If set to 1, the secondary PLL is used as a source for the MIPI PHY c divider. By default, the output of the core PLL is used. | lock  |  |  |
|        | 31    | RW   | 1    | SS_MIPI_CFG_CLK_FROM_AP                                                                                                        | P_PLL |  |  |
|        | 30:17 | RO   | -    | Reserved                                                                                                                       |       |  |  |
| j:     | 16    | RW   | 1    | MIPI PHY clock divider disable. When set to 0, the divider is enable ss_mipi_crg_ctk_Div_Di                                    |       |  |  |
| /<br>] | 15:0  | RW   | 0    | MIPI PHY clock divider. When set to $X$ , the input clock will be divided by $2(X + 1)$ .                                      |       |  |  |

0x15: MIPI PHY clock config

## D.21 Debug source

#### GLOBAL\_DEBUG\_SOURCE 0x1F

Contains the source of the most recent debug event.

| Bits | Perm | Init | Description                                 | Identifier                                          |
|------|------|------|---------------------------------------------|-----------------------------------------------------|
| 31:5 | RO   | -    | Reserved                                    |                                                     |
| 4    | RW   |      | Reserved.                                   | GLOBAL_DEBUG_SOURCE_EXTERNAL_PAD_INDEBUG            |
| 3:2  | RO   | -    | Reserved                                    |                                                     |
| 1    | RW   |      | If set, XCore1 is the source of last Global | Debug event.<br>global_debug_source_xcore1_indebug  |
| 0    | RW   |      | If set, XCore0 is the source of last Globa  | IDebug event.<br>global_debug_source_xcoreo_indebug |

0x1F: Debug source

# D.22 Link status, direction, and network

#### SLINK 0x20 .. 0x28

These registers contain status information for low level debugging (read-only), the network number that each link belongs to, and the direction that each link is part of. The registers control links 0..7.

| Bits  | Perm | Init | Description                                                                                 | Identifier                   |
|-------|------|------|---------------------------------------------------------------------------------------------|------------------------------|
| 31:26 | RO   | -    | Reserved                                                                                    |                              |
| 25:24 | RO   |      | Identify the SRC_TARGET type 0 - SLink, 1 - PLink, 2 - Undefine.                            | SSCTL, 3 -<br>rc_target_type |
| 23:16 | RO   |      | When the link is in use, this is the destination link number to which all packets are sent. |                              |
| 15:12 | RO   | -    | Reserved                                                                                    |                              |
| 11:8  | RW   | 0    | The direction that this link operates in.                                                   | LINK_DIRECTION               |
| 7:6   | RO   | -    | Reserved                                                                                    |                              |
| 5:4   | RW   | 0    | Determines the network to which this link belongs, reset as                                 | O.                           |
| 3     | RO   | -    | Reserved                                                                                    |                              |
| 2     | RO   |      | 1 when the current packet is considered junk and will be thrown away. $_{\tt LINK\_JUNK}$   |                              |
| 1     | RO   |      | 1 when the dest side of the link is in use.                                                 | LINK_DST_INUSE               |
| 0     | RO   |      | 1 when the source side of the link is in use.                                               | LINK_SRC_INUSE               |

0x20 .. 0x28: Link status, direction, and network

# D.23 PLink status and network

#### PLINK 0x40 .. 0x47

These registers contain status information and the network number that each processorlink belongs to.

| Bits  | Perm | Init | Description                                                                 | Identifier                              |
|-------|------|------|-----------------------------------------------------------------------------|-----------------------------------------|
| 31:26 | RO   | -    | Reserved                                                                    |                                         |
| 25:24 | RO   |      | Identify the SRC_TARGET type 0 - SLink, 1 - PLink, Undefine.                | 2 - SSCTL, 3 -<br>link_src_target_type  |
| 23:16 | RO   |      | When the link is in use, this is the destination link num packets are sent. | ber to which all<br>PLINK_SRC_TARGET_ID |
| 15:6  | RO   | -    | Reserved                                                                    |                                         |
| 5:4   | RW   | 0    | Determines the network to which this link belongs, res                      | et as O.                                |
| 3     | RO   | -    | Reserved                                                                    |                                         |
| 2     | RO   |      | 1 when the current packet is considered junk and will b                     | e thrown away.                          |
| 1     | RO   |      | 1 when the dest side of the link is in use.                                 | LINK_DST_INUSE                          |
| 0     | RO   |      | 1 when the source side of the link is in use.                               | LINK_SRC_INUSE                          |

**0x40** .. **0x47:** PLink status and network

## D.24 Link configuration and initialization XLINK 0x80 .. 0x88

These registers contain configuration and debugging information specific to external links. The link speed and width can be set, the link can be initialized, and the link status can be monitored. The registers control links 0..7.

| Bits  | Perm | Init | Description Identifier                                                                                                                         |  |
|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       |      |      | Write to this bit with '1' will enable the XLink, writing '0' will disable i<br>This bit controls the muxing of ports with overlapping xlinks. |  |
| 31    | RW   |      | XLINK_ENABLE                                                                                                                                   |  |
| 30    | RW   | 0    | 0: operate in 2 wire mode; 1: operate in 5 wire mode XLINK_WIDE                                                                                |  |
| 29:28 | RO   | -    | Reserved                                                                                                                                       |  |
| 27    | RO   |      | Rx buffer overflow or illegal token encoding received. XLINK_RX_EBROR                                                                          |  |
| 26    | RO   | 0    | This end of the xlink has issued credit to allow the remote end to transmit $$\tt RX\_CREDIT$$                                                 |  |
| 25    | RO   | 0    | This end of the xlink has credit to allow it to transmit. $$_{\tt TX\_CREDIT}$$                                                                |  |
| 24    | WO   |      | Clear this end of the xlink's credit and issue a HELLO token. XLINK_HELLO                                                                      |  |
| 23    | WO   |      | Reset the receiver. The next symbol that is detected will be the first symbol in a token.                                                      |  |
| 22    | RO   | -    | Reserved                                                                                                                                       |  |
| 21:11 | RW   | 0    | Specify min. number of idle system clocks between two continuous symbols witin a transmit token -1. XLINK_INTRA_TOKEN_DELAY                    |  |
| 10:0  | RW   | 0    | Specify min. number of idle system clocks between two continuous transmit tokens -1.                                                           |  |

0x80 .. 0x88: Link configuration and initialization

## D.25 Static link configuration

#### XSTATIC OxAO .. OxA7

These registers are used for static (ie, non-routed) links. When a link is made static, all traffic is forwarded to the designated channel end and no routing is attempted. The registers control links C, D, A, B, G, H, E, and F in that order.

|                           | Bits | Perm | Init | Description Identifier                                                                                                |
|---------------------------|------|------|------|-----------------------------------------------------------------------------------------------------------------------|
|                           | 31   | RW   | 0    | Enable static forwarding. xstatic_enable                                                                              |
|                           | 30:9 | RO   | -    | Reserved                                                                                                              |
|                           | 8    | RW   | 0    | The destination processor on this node that packets received in static mode are forwarded to. xstatic_DEST_PROC       |
| 0xA0 0xA7:                | 7:5  | RO   | -    | Reserved                                                                                                              |
| Static link configuration | 4:0  | RW   | 0    | The destination channel end on this node that packets received in static mode are forwarded to. xstatic_Dest_cHAN_END |



# D.26 USB UTMI Config

## USB\_PHY\_CFG0 0xF008

This register configures the UTMI signals to the USB PHY. See the UTMI specification for more details. The oscillator speed should be set to match the crystal on XIN/XOUT.

| Bits  | Perm | Init | Description                                                                          | Identifier                                  |
|-------|------|------|--------------------------------------------------------------------------------------|---------------------------------------------|
| 31:15 | RO   | -    | Reserved                                                                             |                                             |
| 14:12 | RW   | 1    | Oscillator freqeuncy. Set to: 0 (10MHz)<br>3 (30MHz), 4 (19.2MHz), 5 (24MHz), 6 (27M |                                             |
| 11    | RW   | 0    | Set to 1 to enable the ID PAD                                                        | USB_PHY_CFG0_IDPAD_EN                       |
| 10    | RW   | 0    | Set to 1 to enable USB LPM                                                           | USB_PHY_CFG0_LPM_ALIVE                      |
| 9     | RW   | 0    | Set to 1 to enable the USB PLL                                                       | USB_PHY_CFG0_PLL_EN                         |
| 8     | RW   | 0    | Set to 1 to enable USB Tx BitStuffing                                                | USB_PHY_CFG0_TXBITSTUFF_EN                  |
| 7     | RW   | 0    | Set to 1 to enable the DM Pulldown                                                   | USB_PHY_CFGO_DMPULLDOWN                     |
| 6     | RW   | 0    | Set to 1 to enable the DP Pulldown                                                   | USB_PHY_CFGO_DPPULLDOWN                     |
| 5     | RW   | 1    | Value of the UTMI SuspendM signal to the U                                           | JSB Phy<br>usb_phy_cfgo_utmi_suspendm       |
| 4:3   | RW   | 1    | Value of the UTMI OpMode signals to the US                                           | SB Phy usb_phy_cfgo_utni_opmode             |
| 2     | RW   | 1    | Value of the UTMI Terminal Select signal to                                          | the USB Phy<br>usb_phy_cfg0_utmi_termselect |
| 1:0   | RW   | 1    | Value of the UTMI XCVRSelect signals to the                                          | e USB Phy<br>usb_phy_cfg0_utmi_xcvrselect   |

0xF008: USB UTMI Config

# D.27 USB reset

## USB\_PHY\_CFG2 OxFOOA

| Bits Perm Init Description |      | Identifier |   |                                                      |                         |
|----------------------------|------|------------|---|------------------------------------------------------|-------------------------|
|                            | 31:2 | RO         | - | Reserved                                             |                         |
| 0xF00A:                    | 1    | RW         | 1 | UTMI reset, set to 0 to take UTMI out of reset       | USB_PHY_CFG2_UTMI_RESET |
| USB reset                  | 0    | RW         | 0 | USB PHY reset, set to 1 to take the PHY out of reset | USB_PHY_CFG2_PONRST     |

## D.28 USB Shim configuration

## USB\_SHIM\_CFG 0xF00C

This register contains the hardware interfacing the USB PHY and the xCORE. It governs how the rxActive, rxValid, and line-state signals are mapped onto two one-bit ports.



| Bits | Perm | Init | Description Identifier                                                                                          |  |
|------|------|------|-----------------------------------------------------------------------------------------------------------------|--|
| 31:2 | RO   | -    | Reserved                                                                                                        |  |
| 1    | RW   | 0    | USB flag mode selection: 1 selects linestate; 0 selects RxActive and RxValid $$\tt usb\_shim\_cfg\_flag\_node$$ |  |
| 0    | RW   | 0    | When enabled RxValid output to xCore is AND'd with RxActive                                                     |  |

**0xF00C:** USB Shim configuration

## D.29 USB Phy Status

### USB\_PHY\_STATUS 0xF011

| Bits | Perm | Init | Description Identify                            |                                          |
|------|------|------|-------------------------------------------------|------------------------------------------|
| 31:5 | RO   | -    | Reserved                                        |                                          |
| 4    | RO   | 0    | 1 if BIST succeeded                             | USB_PHY_STATUS_BIST_OK                   |
| 3    | RO   | 0    | 1 if resistance of IDPAD to ground is > 100 kOh | nm (mini B plug)<br>usb_phy_status_idpad |
| 2    | RO   | 0    | Set to 1 if no peripheral is connected          | USB_PHY_STATUS_HOSTDISCONNECT            |
| 1:0  | RO   | 0    | The UTMI line state; 0: SE0, 1: J, 2: K, 3: SE1 | USB_PHY_STATUS_UTWI_LINESTATE            |

0xF011: USB Phy Status

## D.30 Watchdog Config

### WATCHDOG\_CFG 0xF020

Register to control the watchdog. By default the watchdog is neither counting, nor triggering. When used as a watchdog it should be set to both count and trigger a reset on reaching 0. It can be set to just count for debugging purposes

|                            | Bits | Perm | Init | Description                                             | Identifier                                |
|----------------------------|------|------|------|---------------------------------------------------------|-------------------------------------------|
|                            | 31:2 | RO   | -    | Reserved                                                |                                           |
| <b>0xF020:</b><br>Watchdog | 1    | RW   | 0    | Set this bit to 1 to enable the watchdog to actually re | eset the chip.<br>watchdog_trigger_enable |
| Config                     | 0    | RW   | 0    | Set this bit to 1 to enable the watchdog counter.       | WATCHD OG_COUNT_ENABLE                    |

D.31 Watchdog Prescaler

#### WATCHDOG\_PRESCALER 0xF021

Register to read out the current divider counter. Can be used to implement a timer that is independent of the PLL.



|                                         | Bits  | Perm | Init | Description                                                                                                                                                                | Identifier                  |
|-----------------------------------------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
|                                         | 31:16 | RO   | -    | Reserved                                                                                                                                                                   |                             |
| <b>0xF021:</b><br>Watchdog<br>Prescaler | 15:0  | RO   | 0    | This is the current count of the prescaler.<br>put clock edge on the oscillator (XIN). Whe<br>wrap value (see below), it resets to zero and<br>watchdog count (see below). | en it reaches the prescaler |

#### D.32 Watchdog Prescaler wrap WATCHDOG\_PRESCALER\_WRAP 0xF022

Register to set the watchdog pre-scale divider value.

Init

-

**0xF022:** Watchdog Prescaler wrap

| og<br>er<br>ap | 15:0 | RW | 0xFFFF | • | ne input clock on XIN is divided by<br>used to adjust the watchdog count<br>watchdog_prescaler_wrap_value |
|----------------|------|----|--------|---|-----------------------------------------------------------------------------------------------------------|
|                |      |    |        |   |                                                                                                           |

**Description** 

Reserved

## D.33 Watchdog Count

Perm

RO

Bits

31:16

#### WATCHDOG\_COUNT 0xF023

Identifier

Register to set the value at which the watchdog timer should time out. This register must be overwritten regularly to stop the watchdog from resetting the chip.

|                              | Bits  | Perm | Init  | Description Identifier                                                                                                                                                                                                              |
|------------------------------|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | 31:12 | RO   | -     | Reserved                                                                                                                                                                                                                            |
| 0xF023:<br>Watchdog<br>Count | 11:0  | RW   | 0xFFF | This is the watchdog counter. It counts down every PRESCALER_WRAP_VALUE input clock edges. When it reaches zero the chip is reset. The maximum time for the watchdog is $2^{12} \times 2^{16} = 2^{28} = 268,435,456$ input clocks. |

#### D.34 Watchdog Status

#### WATCHDOG\_STATUS 0xF024

Register that can be used to inspect whether the watchdog has triggered.

|                    | Bits | Perm | Init | Description Identifier                                                                    |
|--------------------|------|------|------|-------------------------------------------------------------------------------------------|
| 0xF024:            | 31:1 | RO   | -    | Reserved                                                                                  |
| Watchdog<br>Status | 0    | RO   | 0    | When 1, the watchdog has been triggered. This bit is only reset to 0 on a power-on-reset. |



#### D.35 Mipi status

#### MIPI\_STATUS0 0xE013

| Bits  | Perm | Init | Description                           | Identifier                              |
|-------|------|------|---------------------------------------|-----------------------------------------|
| 31:15 | RO   | -    | Reserved                              |                                         |
| 14    | RO   |      | Lane 1 is in the stop state           | MIPI_STATUSO_STOPSTATE_LAN1             |
| 13    | RO   |      | Lane 0 is in the stop state           | MIPI_STATUSO_STOPSTATE_LANO             |
| 12    | RO   |      | Clock lane is in the stop state       | MIPI_STATUSO_STOPSTATE_CLK              |
| 11:6  | RO   |      | Test mode da cdphy r100 control0 2d10 | C mipi_statuso_da_cdphy_r100_ctrl0_2d1c |
| 5     | RO   |      | Test mode data correct lan2           | MIPI_STATUSO_DATA_CORRECT_LAN2          |
| 4     | RO   |      | Test mode data correct lan1           | MIPI_STATUSO_DATA_CORRECT_LAN 1         |
| 3     | RO   |      | Test mode data correct lan0           | MIPI_STATUSO_DATA_CORRECT_LANO          |
| 2     | RO   |      | Test mode bit clk greater than 2400G  | MIPI_STATUS0_BIT_CLK_GREATER_THAN_2400G |
| 1     | RO   |      | Test mode osc clock ready             | MIPI_STATUS0_OSC_CLK_READY              |
| 0     | RO   |      | Test mode osc clock act               | MIPI_STATUS0_OSC_CLK_ACT                |

0xE013: Mipi status

## D.36 Mipi shim status

#### MIPI\_SHIM\_STATUS 0xE014

This register provides status for the MIPI demuxing logic

|                                       | Bits | Perm | Init | Description                                                                                                              | Identifier |
|---------------------------------------|------|------|------|--------------------------------------------------------------------------------------------------------------------------|------------|
| <b>0xE014:</b><br>Mipi shim<br>status | 31:1 | RO   | -    | Reserved                                                                                                                 |            |
|                                       | 0    | RW   | 0    | Set to 1 if an overflow has been detected in the recoverable, and indicates that the MIPI_CLK is which data is received. |            |

#### D.37 MIPI D-PHY reset config

MIPI\_DPHY\_CFG0 0xE018

Controls the reset signals to the MIPI D-PHY

|                                              | Bits | Perm | Init | Description                                       | Identifier                 |
|----------------------------------------------|------|------|------|---------------------------------------------------|----------------------------|
| <b>0xE018:</b><br>MIPI D-PHY<br>reset config | 31:2 | RO   | -    | Reserved                                          |                            |
|                                              | 1    | RW   | 0    | Set to 1 NIPI                                     | DPHY_CFG0_RSTB09_ALWAYS_ON |
|                                              | 0    | RW   | 0    | Reset, set to 1 to take the MIPI PHY out of reset | MIPI_DPHY_CFGO_HW_RSTN     |

## D.38 MIPI D-PHY lane config

#### MIPI\_DPHY\_CFG3 0xE01B

Configures the settings for the three lanes, in particular, where the wires appear on the physical interfaces and which ones are enabled.



| Identifier                                            | Description                                      | Init | Perm | Bits  |
|-------------------------------------------------------|--------------------------------------------------|------|------|-------|
|                                                       | Reserved                                         | -    | RO   | 31:15 |
| MIPI_DPHY_CFG3_ENABLE_LAN1                            | Set to 0 to disable lane 1 receiver              | 1    | RW   | 14    |
| MIPI_DPHY_CFG3_ENABLE_LANO                            | Set to 0 to disable lane 0 receiver              | 1    | RW   | 13    |
| MIPI_DPHY_CFG3_ENABLE_CLK                             | Set to 0 to disable the clock lane receiver      | 1    | RW   | 12    |
| MIPI_DPHY_CFG3_DPDN_SWAP_LAN1                         | Set to 1 to swap the DN/DP pair on the lane 1    | 0    | RW   | 11    |
| MIPI_DPHY_CFG3_DPDN_SWAP_LANO                         | Set to 1 to swap the DN/DP pair on the lane 0    | 0    | RW   | 10    |
| Ne<br>mipi_dphy_cfg3_dpdn_swap_clk                    | Set to 1 to swap the DN/DP pair on the clock la  | 0    | RW   | 9     |
| /O lanes are needed)<br>mipi_dphy_cfg3_lane_swap_lan1 | The DP/DN pair over which to input lane 1 (if tw | 2    | RW   | 8:6   |
| MIPI_DPHY_CFG3_LANE_SWAP_LANO                         | The DP/DN pair over which to input lane 0        | 0    | RW   | 5:3   |
| MIPI_DPHY_CFG3_LANE_SWAP_CLK                          | The DP/DN pair over which to input the clock     | 1    | RW   | 2:0   |

0xE01B: MIPI D-PHY lane config

## D.39 Mipi phy congif 4

#### MIPI\_DPHY\_CFG4 0xE01C

|                                        | Bits  | Perm | Init | Description                     | Identifier                        |
|----------------------------------------|-------|------|------|---------------------------------|-----------------------------------|
|                                        | 31:24 | RO   | -    | Reserved                        |                                   |
| <b>0xE01C:</b><br>Mipi phy<br>congif 4 | 23:16 | RW   | 0xA  | MIPI dphy Tclk-settle in lane 1 | MIPI_DPHY_CFG4_PRECOUNTER_IN_LAN1 |
|                                        | 15:8  | RW   | 0xA  | MIPI dphy Tclk-settle in lane 0 | MIPI_DPHY_CFG4_PRECOUNTER_IN_LANO |
|                                        | 7:0   | RW   | 0xB  | MIPI dphy Tclk-settle for clock | MIPI_DPHY_CFG4_PRECOUNTER_IN_CLK  |

## D.40 MIPI shim configuration

#### MIPI\_SHIM\_CFG0 0xE01F

This register is used to configure the MIPI shim, the hardware block interfacing the MIPI D-PHY to the xCORE. By default the MIPI shim just passes the data from the MIPI D-PHY straight through to the receiver. This register enables you to demultiplex 10-bit, 12-bit, 14-bit and 565-data into 16-bit and 8-bit values. When the demultiplexer is enabled, you must specify the CSI-2 packet type that demultiplexing should apply to. Optionally, you can choose to align add an extra fourth byte for RGB formats, or you can choose to bias the data so that all the data values are signed.

| Identifier                                                                                      | Init | Perm | Bits  |
|-------------------------------------------------------------------------------------------------|------|------|-------|
|                                                                                                 | -    | RO   | 31:27 |
| MIPI_SHIM_CFG0_SEL_DEBUG                                                                        | 0    | RW   | 26    |
| MIPI_SHIM_CFG0_SEL_DEBUG_OUT                                                                    | 0    | RW   | 25    |
|                                                                                                 | -    | RO   | 24    |
| -0x80 (for 8-bit outputs) or<br>used to make unsigned data<br>MIPI_SHIM_BIA                     | 0    | RW   | 23    |
| ery RGB565 or RGB888 pixe                                                                       | 0    | RW   | 22    |
| s. The modes supported are<br>888to888.<br>NIPI_SHIM_CFGO_PIXEL_DEMUX_MOD                       | 0    | RW   | 21:16 |
| backet type that needs to be<br>type are demultiplexed.<br>MIPI_SHIM_GFGO_PIXEL_DEMUX_DATATYP   | 0    | RW   | 15:8  |
|                                                                                                 | -    | RO   | 7:1   |
| ultiplex data according to the<br>s only applied to packets tha<br>MIPI_SHIM_CFG0_PIXEL_DEMUX_E | 0    | RW   | 0     |

**0xE01F:** MIPI shim configuration

## D.41 LPDDR enable IID transactions

#### LPDDR\_IID\_ENABLE OxCOOO

This register is used to enable one or more threads to route its requests through specified queues. There are three queues (one read-only queue, RO, and two read-write queues, RW0/RW1) and for each thread instruction accesses and data accesses can be routed through specified queues.

0xC000 LPDDR enable IID transactions

|               | Bits  | Perm | Init | Description                                                                                                                                       | Identifier |
|---------------|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 0:            | 31:16 | RO   | -    | Reserved                                                                                                                                          |            |
| le<br>D<br>IS | 15:0  | RW   | 0    | Two 8-bit masks, one bit per thread. Top eight bit<br>to be routed through a specified queue, bottom e<br>to be routed through a specified queue. |            |

## D.42 LPDDR queue assignment for data LPDDR\_IID\_0\_7 0xC001

For each thread, this register specifies which queue a data access should be routed through.



|                                                  | Bits | Perm | Init | Description                                                                                                                                                                               | Identifier          |
|--------------------------------------------------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 0xC001:<br>LPDDR queue<br>assignment<br>for data | 31:0 | RW   | 0    | Four bits per thread. Top bit sets the queue type that<br>be using (0: RO, 1: RW), further three bits the number<br>values for the further three bits are 000 for RO queue<br>a RW queue. | of the queue. Valid |

## D.43 LPDDR queue assignment for instructions LPDDR\_IID\_8\_15 0xC002

For each thread, this register specifies which queue an instruction access should be routed through.

| 0xC002:                                          | Bits | Perm | Init | Description Identifier                                                                                                                                                                                                                                   |
|--------------------------------------------------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LPDDR queue<br>assignment<br>for<br>instructions | 31:0 | RW   | 0    | Four bits per thread. Top bit sets the queue type that this thread should be using (0: RO, 1: RW), further three bits the number of the queue. Valid values for the further three bits are 000 for RO queues, and 000/001 for a RW queue. LPDDR_IID_8_15 |

## D.44 LPDDR Queue Control

#### LPDDR\_QUEUE\_CONT OxCOO3

|                                   | Bits | Perm | Init | Description Identifier                                                                                  |
|-----------------------------------|------|------|------|---------------------------------------------------------------------------------------------------------|
| 0xC003:<br>LPDDR Queue<br>Control | 31:1 | RO   | -    | Reserved                                                                                                |
|                                   | 0    | RW   | 0    | Slow sys clock. Set this bit if the tile clock is less than the LPDDR clock. $$\tt LPDDR\_QUEUE\_CONT$$ |

## D.45 LPDDR Arbiter RO priority data LPDDR\_R0\_COMMAND\_QUEUE\_PRIORITY 0xC008

| 0xC008:<br>LPDDR Arbiter<br>R0 priority | Bits | Perm | Init | Description                                     | Identifier   |
|-----------------------------------------|------|------|------|-------------------------------------------------|--------------|
|                                         | 31:3 | RO   | -    | Reserved                                        |              |
| data                                    | 2:0  | RW   | 7    | Priority for RO queue. Zero is lowest priority. | LPDDR_R0_PRI |

## D.46 LPDDR Arbiter RW priority data LPDDR\_RW\_COMMAND\_QUEUE\_PRIORITY 0xC009

OxC009: LPDDR Arbiter RW priority data

|               | Bits                                              | Perm                                              | Init          | Description | Identifier |
|---------------|---------------------------------------------------|---------------------------------------------------|---------------|-------------|------------|
| 009:<br>Diter | 31:6                                              | RO                                                | -             | Reserved    |            |
| ority         |                                                   | Priority for RW queue 1. Zero is lowest priority. | LPDDR_RW1_PRI |             |            |
| data 2:0 RW 5 | Priority for RW queue 0. Zero is lowest priority. | LPDDR_RW0_PRI                                     |               |             |            |

#### D.47 LPDDR Arbiter timeout data LPDDR\_ARBITRATION\_TIMEOUT 0xCOOA

Setting this to a non-zero value guarantees that each queue is served at least every N transactions and prevents starvation.

|                                                 | Bits | Perm | Init | Description Id                                                                | lentifier |
|-------------------------------------------------|------|------|------|-------------------------------------------------------------------------------|-----------|
| <b>0xC00A:</b><br>LPDDR Arbiter<br>timeout data | 31:4 | RO   | -    | Reserved                                                                      |           |
|                                                 | 3:0  | RW   | 4    | Maximum number of transactions until a queue is served. Set disable a timeout | to 0 to   |

## D.48 LPDDR PHY control

#### LPDDR\_PHY\_CONTROL OxCO1D

| 0xC01D:   | Bits  | Perm | Init   | Description | Identifier        |
|-----------|-------|------|--------|-------------|-------------------|
| LPDDR PHY | 31:14 | RO   | -      | Reserved    |                   |
| control   | 13:0  | RW   | 0x2101 | PHY Control | LPDDR_PHY_CONTROL |

## D.49 LPDDR LMR config

#### **Description** Identifier **Bits** Perm Init **0xC01E:** 31:14 RO Reserved LPDDR LMR config 13:0 RW 0x0034 LMR opcode LPDDR\_LMR\_OPCODE

#### LPDDR\_EMR\_OPCODE 0xC01F

LPDDR\_LMR\_OPCODE OxCO1E

## D.50 LPDDR EMR config

| 0xC01F:   | Bits  | Perm | Init   | Description | Identifier       |
|-----------|-------|------|--------|-------------|------------------|
| LPDDR EMR | 31:14 | RO   | -      | Reserved    |                  |
| config    | 13:0  | RW   | 0x0000 | EMR opcode  | LPDDR_EMR_OPCODE |



#### D.51 LPDDR timings 1

#### LPDDR\_PROTOCOL\_ENGINE\_CONF\_0 0xC020

Register used to set the tREFI, tRAS, tXSR, and tWR timings, all measured in terms of LPDDR clocks

| Bits  | Perm | Init | Description Ide         |                    |
|-------|------|------|-------------------------|--------------------|
| 31:24 | RO   | -    | Reserved                |                    |
| 23:21 | RW   | 1    | LPDDR tWR clock count   | LPDDR_PE_TWR_CNT   |
| 20:15 | RW   | 39   | LPDDR tXSR clock count  | LPDDR_PE_TXSR_CNT  |
| 14:11 | RW   | 8    | LPDDR tRAS clock count  | LPDDR _PE_TRAS_CNT |
| 10:0  | RW   | 779  | LPDDR tREFI clock count |                    |

### D.52 LPDDR timings 2

#### LPDDR\_PROTOCOL\_ENGINE\_CONF\_1 0xC021

Register used to set the tRRC, tRCD, tRP, tRFC, and tRRD timings, all measured in terms of LPDDR clocks. This register is also used to configure the use of 256 bit memories.

| Bits  | Perm | Init | Description Identif                          |  |  |  |
|-------|------|------|----------------------------------------------|--|--|--|
| 31:18 | RO   | -    | Reserved                                     |  |  |  |
| 17    | RW   | 0    | Enable 256 Mbit device LPDDR_PE_EN_256M_DEV_ |  |  |  |
| 16:15 | RW   | 1    | LPDDR tRRD clock count                       |  |  |  |
| 14:10 | RW   | 27   | LPDDR tRFC clock count                       |  |  |  |
| 9:7   | RW   | 4    | LPDDR tRP clock count                        |  |  |  |
| 6:4   | RW   | 4    | LPDDR tRCD clock count                       |  |  |  |
| 3:0   | RW   | 11   | LPDDR tRC clock count                        |  |  |  |

0xC021: LPDDR timings 2

0xC020: LPDDR timings 1

## D.53 Padcontrol LPDDR CLK and CLK\_N

#### PADCTRL\_CLK OxDOOO

When LPDDR is enabled, this register controls the PAD properties for the CLK and CLK\_N pins

| Identifier                                              | Description                                                            | Init | Perm | Bits |
|---------------------------------------------------------|------------------------------------------------------------------------|------|------|------|
|                                                         | Reserved                                                               | -    | RO   | 31:7 |
| PADCTRL_SCHWITT_TRIGGER_ENABLE                          | Set to 1 to enable the schmitt trigger                                 | 0    | RW   | 6    |
| PAD CTRL_SLEW_RATE_CONTROL                              | Set to 1 to enable slew-rate control                                   | 0    | RW   | 5    |
| MA; 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength | Pad drive strength: 00 for 2 mA; 01 for 4 mA.                          | 10   | RW   | 4:3  |
| l-up; 10 for weak pull-down; or<br>PADCTRL_PULL         | Pull resistor: 00 for none; 01 for weak pull-<br>11 for weak bus-keep. | 00   | RW   | 2:1  |
| PAD CTRL_RECEIVER_ENABLE                                | Set to 1 to enable the input receiver                                  | 0    | RW   | 0    |

#### D.54 Padcontrol LPDDR CKE

#### PADCTRL\_CKE 0xD001

When LPDDR is enabled, this register controls the PAD properties for the CKE pin

| Bits | Perm | Init | Description                                                               | Identifier                                            |
|------|------|------|---------------------------------------------------------------------------|-------------------------------------------------------|
| 31:7 | RO   | -    | Reserved                                                                  |                                                       |
| 6    | RW   | 0    | Set to 1 to enable the schmitt trigger                                    | PADCTRL_SCHWITT_TRIGGER_ENABLE                        |
| 5    | RW   | 0    | Set to 1 to enable slew-rate control                                      | PAD CTRL_SLEW_RATE_CONTROL                            |
| 4:3  | RW   | 10   | Pad drive strength: 00 for 2 mA; 01 for 4 mA mA.                          | ; 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength |
| 2:1  | RW   | 00   | Pull resistor: 00 for none; 01 for weak pull-up;<br>11 for weak bus-keep. | 10 for weak pull-down; or padctrl_pull                |
| 0    | RW   | 0    | Set to 1 to enable the input receiver                                     | PAD CTRL_RECEIVER_ENABLE                              |

0xD001: Padcontrol LPDDR CKE

OxD000: Padcontrol LPDDR CLK and CLK\_N

#### D.55 Padcontrol LPDDR CS\_N

#### PADCTRL\_CS\_N 0xD002

When LPDDR is enabled, this register controls the PAD properties for the CS\_N pin

| Bits | Perm | Init | Description                                                                 | Identifier                                          |
|------|------|------|-----------------------------------------------------------------------------|-----------------------------------------------------|
| 31:7 | RO   | -    | Reserved                                                                    |                                                     |
| 6    | RW   | 0    | Set to 1 to enable the schmitt trigger                                      | PAD CTRL_SCHMITT_TRIGGER_ENABLE                     |
| 5    | RW   | 0    | Set to 1 to enable slew-rate control                                        | PAD CTRL_SLEW_RATE_CONTROL                          |
| 4:3  | RW   | 10   | Pad drive strength: 00 for 2 mA; 01 for 4 mA; mA.                           | 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength |
| 2:1  | RW   | 00   | Pull resistor: 00 for none; 01 for weak pull-up; 1<br>11 for weak bus-keep. | 0 for weak pull-down; or<br>padctrl_pull            |
| 0    | RW   | 0    | Set to 1 to enable the input receiver                                       | PADCTRL_RECEIVER_ENABLE                             |

OxD002: Padcontrol LPDDR CS\_N

## D.56 Padcontrol LPDDR WE\_N PADCTRL\_WE\_N 0xD003

When LPDDR is enabled, this register controls the PAD properties for the WE\_N pin

| Bits | Perm | Init | Description                                                             | Identifier                                             |
|------|------|------|-------------------------------------------------------------------------|--------------------------------------------------------|
| 31:7 | RO   | -    | Reserved                                                                |                                                        |
| 6    | RW   | 0    | Set to 1 to enable the schmitt trigger                                  | PADCTRL_SCHMITT_TRIGGER_ENABLE                         |
| 5    | RW   | 0    | Set to 1 to enable slew-rate control                                    | PAD CTRL_SLEW_RATE_CONTROL                             |
| 4:3  | RW   | 10   | Pad drive strength: 00 for 2 mA; 01 for 4 m mA.                         | A; 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength |
| 2:1  | RW   | 00   | Pull resistor: 00 for none; 01 for weak pull-u<br>11 for weak bus-keep. | p; 10 for weak pull-down; or<br>padctrl_pull           |
| 0    | RW   | 0    | Set to 1 to enable the input receiver                                   | PAD CTRL_RECEIVER_ENABLE                               |

0xD003: Padcontrol LPDDR WE\_N

## D.57 Padcontrol LPDDR CAS\_N

#### PADCTRL\_CAS\_N 0xD004

When LPDDR is enabled, this register controls the PAD properties for the CAS\_N pin

| Identifier                                              | Description                                                               | Init | Perm | Bits |
|---------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|
|                                                         | Reserved                                                                  | -    | RO   | 31:7 |
| PADCTRL_SCHWITT_TRIGGER_ENABLE                          | Set to 1 to enable the schmitt trigger                                    | 0    | RW   | 6    |
| PAD CTRL_SLEW_RATE_CONTROL                              | Set to 1 to enable slew-rate control                                      | 0    | RW   | 5    |
| NA; 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength | Pad drive strength: 00 for 2 mA; 01 for 4 mA; mA.                         | 10   | RW   | 4:3  |
| p; 10 for weak pull-down; or<br>Padctrl_Pull            | Pull resistor: 00 for none; 01 for weak pull-up;<br>11 for weak bus-keep. | 00   | RW   | 2:1  |
| PADCTRL_RECEIVER_ENABLE                                 | Set to 1 to enable the input receiver                                     | 0    | RW   | 0    |

0xD004: Padcontrol LPDDR CAS\_N

## D.58 Padcontrol LPDDR RAS\_N

#### PADCTRL\_RAS\_N 0xD005

When LPDDR is enabled, this register controls the PAD properties for the RAS\_N pin

| Identifier                                              | Description                                                         | Init | Perm | Bits |
|---------------------------------------------------------|---------------------------------------------------------------------|------|------|------|
|                                                         | Reserved                                                            | -    | RO   | 31:7 |
| PADCTRL_SCHMITT_TRIGGER_ENABLE                          | Set to 1 to enable the schmitt trigger                              | 0    | RW   | 6    |
| PAD CTRL_SLEW_RATE_CONTROL                              | Set to 1 to enable slew-rate control                                | 0    | RW   | 5    |
| mA; 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength | Pad drive strength: 00 for 2 mA; 01 for 4 mA.                       | 10   | RW   | 4:3  |
| l-up; 10 for weak pull-down; or<br>PADCTRL_PULL         | Pull resistor: 00 for none; 01 for weak pu<br>11 for weak bus-keep. | 00   | RW   | 2:1  |
| PAD CTRL_RECEIVER_ENABLE                                | Set to 1 to enable the input receiver                               | 0    | RW   | 0    |

#### D.59 Padcontrol LPDDR A0-A13

#### PADCTRL\_ADDR 0xD006

When LPDDR is enabled, this register controls the PAD properties for the A0-A13 pins

| Bits | Perm | Init | Description                                                                 | Identifier                                          |
|------|------|------|-----------------------------------------------------------------------------|-----------------------------------------------------|
| 31:7 | RO   | -    | Reserved                                                                    |                                                     |
| 6    | RW   | 0    | Set to 1 to enable the schmitt trigger                                      | PADCTRL_SCHWITT_TRIGGER_ENABLE                      |
| 5    | RW   | 0    | Set to 1 to enable slew-rate control                                        | PADCTRL_SLEW_RATE_CONTROL                           |
| 4:3  | RW   | 10   | Pad drive strength: 00 for 2 mA; 01 for 4 mA; mA.                           | 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength |
| 2:1  | RW   | 00   | Pull resistor: 00 for none; 01 for weak pull-up; 1<br>11 for weak bus-keep. | 0 for weak pull-down; or<br>padctrl_pull            |
| 0    | RW   | 0    | Set to 1 to enable the input receiver                                       | PAD CTRL_RECEIVER_ENABLE                            |

OxD006: Padcontrol LPDDR A0-A13

0xD005: Padcontrol LPDDR RAS\_N

#### D.60 Padcontrol LPDDR BA0/BA1

#### PADCTRL\_BA 0xD007

When LPDDR is enabled, this register controls the PAD properties for the BA0 and BA1  $\ensuremath{\mathsf{pins}}$ 

|                                | Bits | Perm | Init | Description                                                               | Identifier                                            |
|--------------------------------|------|------|------|---------------------------------------------------------------------------|-------------------------------------------------------|
|                                | 31:7 | RO   | -    | Reserved                                                                  |                                                       |
|                                | 6    | RW   | 0    | Set to 1 to enable the schmitt trigger                                    | PADCTRL_SCHWITT_TRIGGER_ENABLE                        |
|                                | 5    | RW   | 0    | Set to 1 to enable slew-rate control                                      | PAD CTRL_SLEW_RATE_CONTROL                            |
| 0xD007:                        | 4:3  | RW   | 10   | Pad drive strength: 00 for 2 mA; 01 for 4 mA mA.                          | ; 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength |
| Padcontrol<br>LPDDR<br>BA0/BA1 | 2:1  | RW   | 00   | Pull resistor: 00 for none; 01 for weak pull-up;<br>11 for weak bus-keep. | ; 10 for weak pull-down; or<br>padctrl_pull           |
|                                | 0    | RW   | 0    | Set to 1 to enable the input receiver                                     | PAD CTRL_RECEIVER_ENABLE                              |

## D.61 Padcontrol LPDDR DQ0-DQ15 PADCTRL\_DQ 0xD008

When LPDDR is enabled, this register controls the PAD properties for the DQ0-DQ15 pins

| Identifier                                            | Description                                                              | Init | Perm | Bits |
|-------------------------------------------------------|--------------------------------------------------------------------------|------|------|------|
|                                                       | Reserved                                                                 | -    | RO   | 31:7 |
| PAD CTRL_SCHWITT_TRIGGER_ENABLE                       | Set to 1 to enable the schmitt trigger                                   | 0    | RW   | 6    |
| PAD CTRL_SLEW_RATE_CONTROL                            | Set to 1 to enable slew-rate control                                     | 0    | RW   | 5    |
| mA; 10 for 8 mA; or 11 for 12 pad ctrl_drive_strength | Pad drive strength: 00 for 2 mA; 01 for 4 m/<br>mA.                      | 10   | RW   | 4:3  |
| l-up; 10 for weak pull-down; or<br>PADCTRL_PULL       | Pull resistor: 00 for none; 01 for weak pull-up<br>11 for weak bus-keep. | 00   | RW   | 2:1  |
| PAD CTRL_RECEIVER_ENABLE                              | Set to 1 to enable the input receiver                                    | 1    | RW   | 0    |

Padcontrol LPDDR DQ0-DQ15

0xD008:

## D.62 Padcontrol LPDDR UDQS/LDQS

#### PADCTRL\_DQS 0xD009

When LPDDR is enabled, this register controls the PAD properties for the UDQS and LDQS pins

| Bits | Perm | Init | Description                                                               | Identifier                                            |
|------|------|------|---------------------------------------------------------------------------|-------------------------------------------------------|
| 31:7 | RO   | -    | Reserved                                                                  |                                                       |
| 6    | RW   | 0    | Set to 1 to enable the schmitt trigger                                    | PADCTRL_SCHWITT_TRIGGER_ENABLE                        |
| 5    | RW   | 0    | Set to 1 to enable slew-rate control                                      | PAD CTRL_SLEW_RATE_CONTROL                            |
| 4:3  | RW   | 10   | Pad drive strength: 00 for 2 mA; 01 for 4 mA mA.                          | ; 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength |
| 2:1  | RW   | 00   | Pull resistor: 00 for none; 01 for weak pull-up;<br>11 for weak bus-keep. | 10 for weak pull-down; or PADCTRL_PULL                |
| 0    | RW   | 1    | Set to 1 to enable the input receiver                                     | PAD CTRL_RECEIVER_ENABLE                              |

OxD009: Padcontrol LPDDR UDQS/LDQS

## D.63 Padcontrol LPDDR UDM/LDM

#### PADCTRL\_DM OxDOOA

When LPDDR is enabled, this register controls the PAD properties for the UDM and LDM  $\ensuremath{\mathsf{pins}}$ 

|                     | Bits | Perm | Init | Description                                                               | Identifier                                            |
|---------------------|------|------|------|---------------------------------------------------------------------------|-------------------------------------------------------|
|                     | 31:7 | RO   | -    | Reserved                                                                  |                                                       |
|                     | 6    | RW   | 0    | Set to 1 to enable the schmitt trigger                                    | PADCTRL_SCHWITT_TRIGGER_ENABLE                        |
|                     | 5    | RW   | 0    | Set to 1 to enable slew-rate control                                      | PADCTRL_SLEW_RATE_CONTROL                             |
| 0xD00A:             | 4:3  | RW   | 10   | Pad drive strength: 00 for 2 mA; 01 for 4 mA mA.                          | ; 10 for 8 mA; or 11 for 12<br>padctrl_drive_strength |
| Padcontrol<br>LPDDR | 2:1  | RW   | 00   | Pull resistor: 00 for none; 01 for weak pull-up;<br>11 for weak bus-keep. | 10 for weak pull-down; or padctrl_pull                |
| UDM/LDM             | 0    | RW   | 0    | Set to 1 to enable the input receiver                                     | PAD CTRL_RECEIVER_ENABLE                              |



# **E** Resources and their configuration

This section documents how many of each resources are present, and how the SETC instruction is used to configure the resource. For all other information on resources, please refer to the XS3 ISA specification.

The SETC operand is a number with the following bit fields that have been organised so that frequently used modes can be encoded in an immediate 6-bit operand.

#### 31..16

Reserved

15..12

Long mode setting

11..3 Value

2..0 Mode setting, set to 0x7 to denote a long mode.

The meaning of the bits is resource dependent.

E.1 Ports

There are:

- ▶ 32 1-bit ports
- ▶ 9 4-bit ports
- ▶ 68-bit ports
- ▶ 216-bit ports
- 0 32-bit ports

The following controls can be set using **SETC**:

| INUSE_OFF,<br>INUSE_ON                              | Mode bits 0x0000. Switches the port resource on (value 1) and off (value 0). Before using a port it must be switched on.                                                                                                                                                                                                                                               |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COND_NONE, COND_EQ,<br>COND_NEQ                     | Mode bits 0x0001. Sets the port condition. Value 1 sets up a test for equal, and value 2 sets up a test for not equal. An input of a port with a condition will only succeed when the condition matches. <b>SETD</b> is used to set the test operand.                                                                                                                  |
| IE_MODE_EVENT,<br>IE_MODE_INTERRUPT                 | Mode bits 0x0002. Sets the resource to generate events (value 0) or interrupts (value 1). By default it generates events.                                                                                                                                                                                                                                              |
| DRIVE_DRIVE,<br>DRIVE_PULL_DOWN,<br>DRIVE_PULL_UP   | Mode bits 0x0003. Sets the drive mode of the port. Value 1 sets the drive transistor to just drive the high side and enable a weak pull-down, Value 2 sets the drive transistors to just drive the low side and enable a weak pull-up                                                                                                                                  |
| MODE_SETP AD CTRL                                   | Mode bits 0x0006. Sets the pad options according to the value of bits 2318. Bits 19 and 18 set the pull resistor (00 for none; 01 for weak pull-up; 10 for weak pull-down; or 11 for weak buskeep.). Bits 21 and 20 set the drive strength (00 for 2mA; 01 for 4mA; 10 for 8mA; or 11 for 12mA). Bit 22 enables slew-rate control. Bit 23 enables the Schmitt-Trigger. |
| RUN_CLRBUF                                          | Mode bits 0x0007, value 2: clears the port buffer                                                                                                                                                                                                                                                                                                                      |
| MS_MASTER,<br>MS_SLAVE                              | Mode bits 0x1007. Sets the port to master mode (value 0) or slave mode (value 1).                                                                                                                                                                                                                                                                                      |
| BUF_NOBUFFERS,<br>BUF_BUFFERS                       | Mode bits 0x2007. Sets the port to be buffered (value 1) or unbuffered (value 0). Unbuffered is the default.                                                                                                                                                                                                                                                           |
| RDY_NOREADY,<br>RDY_STROBED,<br>RDY_HANDSHAKE       | Mode bits 0x3007. Sets the port to use data strobes (value 1) or full handshaking (value 2). Default is no ready wires.                                                                                                                                                                                                                                                |
| SDELAY_NOSDELAY,<br>SDELAY_SDELAY                   | Mode bits 0x4007. Sets the port to optionally capture data on the falling edge (value 1) $% \left( \frac{1}{2}\right) =0$                                                                                                                                                                                                                                              |
| PORT_DATAPORT,<br>PORT_CLOCKPORT,<br>PORT_READYPORT | Mode bits 0x5007. Sets the port to be a clock (value 1) or ready signal (value 2). By default the port is a data port. This can only be applied to 1-bit ports.                                                                                                                                                                                                        |
| INV_NOINVERT,<br>INV_INVERT                         | Mode bits 0x6007. Sets the port to optionally invert the signal (value 1).                                                                                                                                                                                                                                                                                             |
| PAD_DELAY                                           | Mode bits 0x7007, value must be in the range 04. Delays the input signals by a set number of core clock ticks. Defaults to 0.                                                                                                                                                                                                                                          |

## E.2 Timers

There are 10 timers. The following controls can be set using **SETC**:



| COND_NONE,<br>COND_AFTER            | Mode bits $0x0001$ . Sets the timer to have to only be ready after the given time (value 1). Set the time for comparison using SETD. |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| IE_MODE_EVENT,<br>IE_MODE_INTERRUPT | Mode bits 0x0002. Sets the resource to generate events (value 0) or interrupts (value 1). By default it generates events.            |

#### E.3 Channel ends

There are 32 channel-ends. The following controls can be set using **SETC**:

| IE_MODE_EVENT,    | Mode bits 0x0002. Sets the resource to generate events (value |
|-------------------|---------------------------------------------------------------|
| IE_MODE_INTERRUPT | 0) or interrupts (value 1). By default it generates events.   |

## E.4 Synchronizers

There are 7 synchronizers. They cannot be configured using SETC.

#### E.5 Threads

There are 8 threads. They cannot be configured using SETC.

#### E.6 Locks

There are 4 locks. They cannot be configured using SETC.

#### E.7 Clock blocks

There are 6 clock-blocks.

| INUSE_OFF,<br>INUSE_ON   | Mode bits 0x0000. Switches the clock block on (value 1) and off (value 0). Before using a port it must be switched on.                                                    |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RUN_STOPR,<br>RUN_STARTR | Mode bits 0x0007. Starts the clock running (value 1). Once it is running, the clock block cannot be reconfigured.                                                         |
| FALL_DELAY               | Mode bits 0x8007, value 0511. Delays the falling edge of the clock block by this many core clock cycles. The clock block cannot delay beyond the rising input clock edge. |
| RISE_DELAY               | Mode bits 0x9007, value 0511. Delays the rising edge of the clock block by this many core clock cycles. The clock block cannot delay beyond the falling input clock edge. |

## E.8 Software Defined Memory

There are two software defined memory resources in each tile: the read miss resource and the write miss resource.

| INUSE_OFF,<br>INUSE_ON              | Mode bits 0x0000. Switches the software memory on (value 1) or off (value 0). When on, the software memory address space will be routed to the mini-cache, and misses will cause an even-t/interrupt on this resource. |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IE_MODE_EVENT,<br>IE_MODE_INTERRUPT | Mode bits 0x0002. Sets the resource to generate events (value 0) or interrupts (value 1). By default it generates events.                                                                                              |
| RUN_STARTR                          | Mode bits 0x0007, data 1. This operation signals to the hard-<br>ware that the software memory miss has been serviced by soft-<br>ware.                                                                                |

# F JTAG, xSCOPE and Debugging

If you intend to design a board that can be used with the XMOS toolchain and xTAG debugger, you will need an xSYS2 connection on your board. There are three physical xSYS2 connections that XMOS uses:

- ▶ In its smallest form you can put 6 testpoints and three through-holes on the PCB and use a *TAG-connect* cable to connect to an XTAG.
- You can use a half-sized header (approximately 7 mm wide) that supports just JTAG, which is cabled to an XTAG.
- You can use a full sized header (approximately 13 mm wide) supports both JTAG and XSCOPE, again cabled to an XTAG.

Note that the xSYS2 header has a different form-factor than the xSYS header used on older devices. This is because the signal levels are different (1.8V rather than 3.3V). Only use 1.8V XTAG adapters to program this device. It needs an XTAG4 or above.

Figure 54 shows a decision diagram which explains what type of xSYS2 connectivity you need. The three subsections below explain the options in detail.



#### F.1 No xSYS2 connection

The use of an xSYS2 connection is optional, and may not be required for volume production designs. However, the XMOS toolchain expects the xSYS2 connection; if you do not have an xSYS2 connection then you must provide your own method for writing to flash/OTP and for debugging.



## F.2 JTAG-only TAG-connect header

This header requires six test-points on the PCB with three through holes for registration, see Figure 55. These connect to a TC2030-IDC cable from Tag-Connect, which in turn is plugged into an XTAG4. For details on the foot-print and on the cable see https://www.tag-connect.com/. Use the following pin-out:

Figure 55: Foot print for tag-connect header



- ▶ pin 1: TCK
- ▶ pin 2: GND
- ▶ pin 3: TMS
- ▶ pin 4: TDI
- ▶ pin 5: VREF
- ▶ pin 6: TDO

#### F.3 JTAG-only xSYS2 header

Connect the following pins of the 0.05" header:

- ▶ pins 3, 5, 7, and 9 to GROUND
- ▶ pin 1 to VDDIOB18 (with a decoupler)
- ▶ pin 2 to TMS
- ▶ pin 4 to TCK
- ▶ pin 6 to TDO
- ▶ pin 8 to TDI
- ▶ pin 10 to RST\_N

The pin-out of this header is shown in the blue section of Figure 56.

#### F.4 Full xSYS2 header

For a full xSYS2 header you will need to connect the pins as discussed in Section F.3, and then connect a 2-wire xCONNECT Link to the xSYS2 header. The pin-out of this header is shown in Figure 56.

The links can be found in the Signal description table (Section 4): they are labelled XL0, XL1, etc in the function column. The 2-wire link comprises two inputs and outputs, la-





belled  $\frac{1}{out}$ ,  $\frac{0}{out}$ ,  $\frac{1}{in}$ , and  $\frac{1}{in}$ . For example, if you choose to use XL0 for xSCOPE I/O, you need to connect up XL0<sup>1</sup><sub>out</sub>, XL0<sup>0</sup><sub>out</sub>, XL0<sup>1</sup><sub>in</sub>, XL0<sup>1</sup><sub>in</sub> as follows:

- XL0<sup>1</sup><sub>out</sub> (X0D19) to pin 18 of the xSYS2 header with a 43R series resistor close to the device.
- XL0<sup>0</sup><sub>out</sub> (X0D18) to pin 16 of the xSYS2 header with a 43R series resistor close to the device.
- XL0<sup>0</sup><sub>in</sub> (X0D17) to pin 14 of the xSYS2 header.
- >  $XLO_{in}^{1}$  (X0D16) to pin 12 of the xSYS2 header.
- Connect pin 11 to the VDDIO that is used to power the link, with a decoupler. In this case, that will be VDDIOR, as that is the IO supply for X0D16..X0D19.

For links 0..3 you will need to connect pin 13 to VDDIOR, for links 4..6 connect it to VDDIOL, and for link 7 use VDDIOB18.

# **G** Schematics Design Check List

M This section is a checklist for use by schematics designers using the XU316-1024-TQ128. Each of the following sections contains items to check for each design.

## G.1 Power supplies

- The VDD (core) supply is capable of supplying the required current, see Section 14 and Figure 32.
- PLL\_AVDD is filtered with a low pass filter, for example an RC filter, see Section 14
- □ If any of the VDDIOL, VDDIOT, or VDDIOR domains are at 1V8, then then the corresponding LV\_L\_N, LV\_T\_N, or LV\_R\_N pin has been strapped to GROUND (Section 14).
- If any of the VDDIOL, VDDIOT, or VDDIOR domains are at 3V3, then power supplies have been sequenced as specified in Section 14.
- G.2 Power supply decoupling
  - The design has multiple decoupling capacitors per supply, as specified in Section 14.
  - A bulk decoupling capacitor of at least 10uF is placed on each supply (Section 14).

#### G.3 Power on reset

- At least one of these two conditions is true:
  - 1. All VDDIO pins are supplied by the same 1.8V supply (the on-chip poweron-reset will operate correctly); or
  - RST\_N is kept low until all VDDIO are valid, and RST\_N is fast enough to meet USB timings.
     See Section 14.

#### G.4 Clock

- □ If you put a crystal between XIN/XOUT you followed the guidelines in Section 7.3.
- □ If you supply a clock directly onto XIN, then it is 1.8V, low jitter, and has monotonic edges.



- You have chosen an input clock frequency that is supported by the device (Section 7).
- If you use USB, then your clock frequency is one of 12 or 24 MHz (Section 7).
- G.5 Boot
  - The device is connected to a QSPI flash for booting, connected to X0D01, X0D04..X0D07, and X0D10 (Section 9). If not, you must boot the device through OTP or JTAG, or set it to boot from SPI and connect a SPI flash.
- The Flash that you have chosen is supported by the tools.

## G.6 JTAG, XScope, and debugging

- $\hfill \Box$  You have decided as to whether you need an xSYS2 header or not (Section F)
- $\hfill\square$  If you included an xSYS2 header, you are using the smaller 0.05" header (Section F)
- $\Box$  If you have not included an xSYS2 header, you have devised a method to program the SPI-flash or OTP (Section F).
- G.7 GPIO
- You have not mapped both inputs and outputs to the same multi-bit port.
- Pins X0D04, X0D05, X0D06, and X0D07 are output only and are, during and after reset, pulled high and low appropriately (Section 9)

#### G.8 Multi device designs

Skip this section if your design only includes a single XMOS device.

- $\Box$  One device is connected to a QSPI or SPI flash for booting.
- Devices that boot from link have, for example, X0D06 pulled high and have link XL0 connected to a device to boot from (Section 9).

# H PCB Layout Design Check List

✓ This section is a checklist for use by PCB designers using the XU316-1024-TQ128. Each of the following sections contains items to check for each design.

### H.1 Ground Plane

- □ Multiple vias have been used to connect the center pad to the PCB ground plane. These minimize impedance and conduct heat away from the device. (Section 14.4).
- Other than ground vias, there are no (or only a few) vias underneath or closely around the device. This create a good, solid, ground plane.

## H.2 Power supply decoupling

- $\Box$  The decoupling capacitors are all placed close to a supply pin (Section 14).
- $\Box$  The decoupling capacitors are spaced around the device (Section 14).
- The ground side of each decoupling capacitor has a direct path back to the center ground of the device.
- H.3 PLL\_AVDD
  - The PLL\_AVDD filter (especially the capacitor) is placed close to the PLL\_AVDD pin (Section 14).

# I Associated Design Documentation

| Document Title  | Information                            | Document |
|-----------------|----------------------------------------|----------|
| XTC Tools Guide | Compilers, assembler and linker/mapper | Link     |
|                 | Timing analyzer, xScope, debugger      |          |
|                 | Flash and OTP programming utilities    |          |

# J Related Documentation

| Document Title            | Information                         | Document |
|---------------------------|-------------------------------------|----------|
| the XMOS XS3 Architecture | ISA manual                          | X14007   |
| xCONNECT Architecture     | Link, switch and system information | Link     |



# **K** Revision History

| Date       | Description                                                    |
|------------|----------------------------------------------------------------|
| 2020-08-05 | Preliminary release                                            |
| 2020-10-10 | Fixed boot table                                               |
| 2021-06-23 | Characterisation data completed for all parts                  |
| 2021-07-14 | QF60B datasheet introduced                                     |
| 2022-01-19 | TQ128 datasheet introduced                                     |
| 2022-01-20 | Fixes to links                                                 |
| 2022-08-15 | Industrial grade TQ128 and FB265 introduced, updated max power |
| 2022-09-28 | Added statement on power sequencing for 3v3 VDDIO              |



Copyright © 2022, All Rights Reserved.

Xmos Ltd. is the owner or licensee of this design, code, or Information (collectively, the "Information") and is providing it to you "AS IS" with no warranty of any kind, express or implied and shall have no liability in relation to its use. Xmos Ltd. makes no representation that the Information, or any particular implementation thereof, is or will be free from any claims of infringement and again, shall have no liability in relation to any such claims.

XMOS, xCore, xcore.ai, and the XMOS logo are registered trademarks of XMOS Ltd in the United Kingdom and other countries and may not be used without written permission. Company and product names mentioned in this document are the trademarks or registered trademarks of their respective owners.

