### INTEGRATED CIRCUITS

## DATA SHEET

# **74LVT240**ABT octal inverting buffer (3-State)

Product specification Supersedes data of 1994 May 16 IC23 Data Handbook





## 3.3V Octal inverting buffer (3-State)

74LVT240

#### **FEATURES**

- Octal bus interface
- 3-State buffers
- Output capability: +64mA/-32mA
- TTL input and output switching levels
- Input and output interface capability to systems at 5V supply
- Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Power-up 3-State
- Live insertion/extraction permitted
- No bus current loading when output is tied to 5V bus
- Latch-up protection exceeds 500mA per JEDEC Std 17
- ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200V per Machine Model.

#### **DESCRIPTION**

The LVT240 is a high-performance BiCMOS product designed for  $V_{CC}$  operation at 3.3V.

This device is an octal inverting buffer that is ideal for driving bus lines. The device features two Output Enables ( $1\overline{OE}$ ,  $2\overline{OE}$ ), each controlling four of the 3-State outputs.

#### **QUICK REFERENCE DATA**

| SYMBOL                               | PARAMETER                    | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL    | UNIT |
|--------------------------------------|------------------------------|-------------------------------------------------|------------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay nAx to n∀x | $C_L = 50pF;$<br>$V_{CC} = 3.3V$                | 2.5<br>2.6 | ns   |
| C <sub>IN</sub>                      | Input capacitance            | V <sub>I</sub> = 0V or 3.0V                     | 4          | pF   |
| C <sub>OUT</sub>                     | Output capacitance           | Outputs disabled; V <sub>O</sub> = 0V or 3.0V   | 8          | pF   |
| I <sub>CCZ</sub>                     | Total supply current         | Outputs disabled; V <sub>CC</sub> = 3.6V        | 0.12       | mA   |

#### ORDERING INFORMATION

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|-----------------------------|-------------------|-----------------------|---------------|------------|
| 20-Pin Plastic SOL          | -40°C to +85°C    | 74LVT240 D            | 74LVT240 D    | SOT163-1   |
| 20-Pin Plastic SSOP Type II | -40°C to +85°C    | 74LVT240 DB           | 74LVT240 DB   | SOT339-1   |
| 20-Pin Plastic TSSOP Type I | -40°C to +85°C    | 74LVT240 PW           | 74LVT240PW DH | SOT360-1   |

#### **PIN CONFIGURATION**



#### **PIN DESCRIPTION**

| PIN NUMBER     | SYMBOL                              | NAME AND FUNCTION       |
|----------------|-------------------------------------|-------------------------|
| 2, 4, 6, 8     | 1A0 – 1A3                           | Data inputs             |
| 11, 13, 15, 17 | 2A0 – 2A3                           | Data inputs             |
| 18, 16, 14, 12 | 1₹0 – 1₹3                           | Data outputs            |
| 9, 7, 5, 3     | 2 <del>7</del> 0 − 2 <del>7</del> 3 | Data outputs            |
| 1, 19          | 1 <del>0E</del> , 2 <del>0E</del>   | Output enables          |
| 10             | GND                                 | Ground (0V)             |
| 20             | V <sub>CC</sub>                     | Positive supply voltage |

## 3.3V Octal inverting buffer (3-State)

74LVT240

#### LOGIC SYMBOL



#### LOGIC SYMBOL (IEEE/IEC)



#### **FUNCTION TABLE**

| INP | INPUTS |     |  |  |  |  |
|-----|--------|-----|--|--|--|--|
| nOE | nAx    | n₹x |  |  |  |  |
| L   | L      | Н   |  |  |  |  |
| L   | Н      | L   |  |  |  |  |
| Н   | Х      | Z   |  |  |  |  |

H = High voltage level

L = Low voltage level

X = Don't care

Z = High impedance "Off" state

#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +4.6 | V    |
| VI               | DC input voltage <sup>3</sup>  |                             | -0.5 to +7.0 | V    |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | -0.5 to +7.0 | V    |
|                  | DC submit surrent              | Output in Low state         | 128          | 1    |
| lout             | DC output current              | Output in High state        | -64          | mA   |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0          | -50          | mA   |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

#### NOTES:

- 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

## 3.3V Octal inverting buffer (3-State)

74LVT240

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                                                    | LIM | UNIT |       |
|------------------|--------------------------------------------------------------|-----|------|-------|
| STWIBOL          | TANAMETER                                                    | MIN | MAX  | ONIT  |
| V <sub>CC</sub>  | DC supply voltage                                            | 2.7 | 3.6  | V     |
| V <sub>I</sub>   | Input voltage                                                | 0   | 5.5  | V     |
| V <sub>IH</sub>  | High-level input voltage                                     | 2.0 |      | V     |
| V <sub>IL</sub>  | Low-level Input voltage                                      |     | 0.8  | V     |
| I <sub>OH</sub>  | High-level output current                                    |     | -32  | mA    |
| la               | Low-level output current                                     |     | 32   | mA    |
| lor              | Low-level output current; current duty cycle ≤ 50%; f ≥ 1kHz |     | 64   | III/A |
| Δt/Δν            | Input transition rise or fall rate; outputs enabled          |     | 10   | ns/V  |
| T <sub>amb</sub> | Operating free-air temperature range                         | -40 | +85  | °C    |

#### DC ELECTRICAL CHARACTERISTICS

|                    |                                                                                |                                                                                                                     |                                        |                      | LIMITS               |            |      |
|--------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------|----------------------|------------|------|
| SYMBOL             | PARAMETER                                                                      | TEST CONDITIONS                                                                                                     | 5                                      | T <sub>amb</sub> =   | -40°C to -           | +85°C      | UNIT |
|                    |                                                                                |                                                                                                                     |                                        | MIN                  | TYP <sup>1</sup>     | MAX        | 1    |
| V <sub>IK</sub>    | Input clamp voltage                                                            | $V_{CC} = 2.7V; I_I = -18mA$                                                                                        |                                        | 0.9                  | -1.2                 | V          |      |
|                    |                                                                                | $V_{CC} = 2.7 \text{ to } 3.6\text{V}; I_{OH} = -100\mu\text{A}$                                                    |                                        | V <sub>CC</sub> -0.2 | V <sub>CC</sub> -0.1 |            | V    |
| $V_{OH}$           | High-level output voltage                                                      | $V_{CC} = 2.7V; I_{OH} = -8mA$                                                                                      |                                        | 2.4                  | 2.5                  |            | V    |
|                    |                                                                                | $V_{CC} = 3V; I_{OH} = -32mA$                                                                                       |                                        | 2                    | 2.2                  |            | V    |
|                    |                                                                                | $V_{CC} = 2.7V; I_{OL} = 100\mu A$                                                                                  |                                        |                      | 0.1                  | 0.2        |      |
|                    |                                                                                | V <sub>CC</sub> = 2.7V; I <sub>OL</sub> = 24mA                                                                      |                                        |                      | 0.3                  | 0.5        | 1    |
| $V_{OL}$           | Low-level output voltage                                                       | V <sub>CC</sub> = 3V; I <sub>OL</sub> = 16mA                                                                        |                                        |                      | 0.25                 | 0.4        | V    |
|                    |                                                                                | V <sub>CC</sub> = 3V; I <sub>OL</sub> = 32mA                                                                        |                                        |                      | 0.3                  | 0.5        | 1    |
|                    |                                                                                | V <sub>CC</sub> = 3V; I <sub>OL</sub> = 64mA                                                                        |                                        |                      | 0.4                  | 0.55       | 1    |
|                    |                                                                                | V <sub>CC</sub> = 0 or 3.6V; V <sub>I</sub> = 5.5V                                                                  |                                        |                      | 1                    | 10         |      |
| I.                 | Input leakage current                                                          | $V_{CC} = 3.6V$ ; $V_I = V_{CC}$ or GND                                                                             | Control pins                           |                      | ±0.1                 | ±1         | 1    |
| l <sub>l</sub>     | input leakage current                                                          | V <sub>CC</sub> = 3.6V; V <sub>I</sub> = V <sub>CC</sub>                                                            | Data pins <sup>4</sup>                 |                      | 0.1                  | 1          | μΑ   |
|                    |                                                                                | $V_{CC} = 3.6V; V_I = 0$                                                                                            | Data pins                              |                      | -1                   | -5         | 1    |
| I <sub>OFF</sub>   | Output off current                                                             | $V_{CC} = 0V; V_{I} \text{ or } V_{O} = 0 \text{ to } 4.5V$                                                         |                                        |                      | 1                    | ±100       | μΑ   |
|                    | Due Held summed A                                                              | $V_{CC} = 3V; V_I = 0.8V$                                                                                           |                                        | 75                   | 150                  |            |      |
| I <sub>HOLD</sub>  | Bus Hold current A inputs <sup>NO TAG</sup>                                    | $V_{CC} = 3V; V_{I} = 2.0V$                                                                                         |                                        | -75                  | -150                 |            | μΑ   |
|                    |                                                                                | $V_{CC} = 0V \text{ to } 3.6V; V_{CC} = 3.6V$                                                                       |                                        | ±500                 |                      |            |      |
| I <sub>EX</sub>    | Current into an output in the High state when V <sub>O</sub> > V <sub>CC</sub> | V <sub>O</sub> = 5.5V; V <sub>CC</sub> = 3.0V                                                                       |                                        |                      | 60                   | 125        | μА   |
| I <sub>PU/PD</sub> | Power up/down 3-State output current <sup>3</sup>                              | $V_{CC} = \le 1.2V$ ; $V_O = 0.5V$ to $V_{CC}$ ; $V_I = 0.5V$ to $V_{CC}$ ; $V_I = 0.5V$ to $V_{CC}$ ; $V_I = 0.5V$ | GND or V <sub>CC</sub> ;               |                      | ±1                   | ±100       | μА   |
| I <sub>OZH</sub>   | 3-State output High current                                                    | $V_{CC} = 3.6V; V_{O} = 3.0V$                                                                                       |                                        |                      | 1                    | 5          | μΑ   |
| I <sub>OZL</sub>   | 3-State output Low current                                                     | $V_{CC} = 3.6V; V_{O} = 0.5V$                                                                                       |                                        |                      | -1                   | <b>-</b> 5 | μΑ   |
| I <sub>CCH</sub>   |                                                                                | $V_{CC} = 3.6V$ ; Outputs High, $V_I = GND$ o                                                                       | r V <sub>CC</sub> , I <sub>O</sub> = 0 |                      | 0.12                 | 0.19       |      |
| I <sub>CCL</sub>   | Quiescent supply current                                                       | $V_{CC} = 3.6V$ ; Outputs Low, $V_I = GND$ or                                                                       |                                        | 3                    | 12                   | mA         |      |
| I <sub>CCZ</sub>   | 1                                                                              | $V_{CC} = 3.6V$ ; Outputs Disabled; $V_I = GN$                                                                      | ND or $V_{CC}$ , $I_{O} =$             |                      | 0.12                 | 0.19       | ]    |
| Δl <sub>CC</sub>   | Additional supply current per input pin <sup>2</sup>                           | $V_{CC}$ = 3.0 to 3.6V; One input at $V_{CC}$ -0 Other inputs at $V_{CC}$ or GND                                    | .6V;                                   |                      | 0.1                  | 0.2        | mA   |

#### NOTES:

- All typical values are at T<sub>amb</sub> = 25°C.
   This is the increase in supply current for each input at V<sub>CC</sub> –0.6V.
   This parameter is valid for any V<sub>CC</sub> between 0V and 1.2V with a transition time of up to 10msec. From V<sub>CC</sub> = 1.2V to V<sub>CC</sub> = 3.3V ± 10% a transition time of 100µsec is permitted. This parameter is valid for T<sub>amb</sub> = 25°C, only.
   Unused pins at V<sub>CC</sub> or GND

- 5. I<sub>CCZ</sub> is measured with outputs pulled to V<sub>CC</sub> or GND.
  6. This is the bus hold overdrive current required to force the input to the opposite logic state.

## 3.3V Octal inverting buffer (3-State)

74LVT240

#### **AC CHARACTERISTICS**

GND = 0V;  $t_R$  =  $t_F$  = 2.5ns;  $C_L$  = 50pF;  $R_L$  = 500 $\Omega$ ;  $T_{amb}$  = -40°C to +85°C.

|                                      |                                             |          |                                    | L                                                      | IMITS      |                        |      |
|--------------------------------------|---------------------------------------------|----------|------------------------------------|--------------------------------------------------------|------------|------------------------|------|
| SYMBOL PARAMETER                     |                                             | WAVEFORM | T <sub>amb</sub><br>V <sub>C</sub> | = $-40^{\circ}$ C to + $_{\text{C}}$ = +3.3V $\pm 0$ . | 85°C<br>3V | V <sub>CC</sub> = 2.7V | UNIT |
|                                      |                                             |          | MIN                                | TYP <sup>1</sup>                                       | MAX        | MAX                    |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nAx to nYx             | 1        | 1<br>1                             | 2.5<br>2.5                                             | 4.3<br>4.3 | 5.2<br>5.0             | ns   |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>to High and Low level | 2        | 1<br>1                             | 3.7<br>3.1                                             | 5.2<br>5.2 | 6.3<br>6.7             | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from High and Low level | 2        | 2<br>1.6                           | 3.4<br>3.2                                             | 5.6<br>5.1 | 6.3<br>5.6             | ns   |

#### NOTE:

#### **AC WAVEFORMS**

 $V_M = 1.5V$ ,  $V_{IN} = GND$  to 2.7V



Waveform 1. Input (nAx) to Output ( $n\overline{Y}x$ ) Propagation Delays



Waveform 2. 3-State Output Enable and Disable Times

1998 Feb 19 5

<sup>1.</sup> All typical values are at  $V_{CC}$  = 3.3V and  $T_{amb}$  = 25°C.

## 3.3V Octal inverting buffer (3-State)

74LVT240

#### **TEST CIRCUIT AND WAVEFORMS**



| TEST                               | SWITCH |
|------------------------------------|--------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open   |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 6V     |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND    |

#### **DEFINITIONS**

R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value.

 $C_L$  = Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.

| FAMILY | IN        | PUT PULSE R                                                      | EQUIRE | MENTS  |        |  |  |
|--------|-----------|------------------------------------------------------------------|--------|--------|--------|--|--|
| FAMILI | Amplitude | Amplitude Rep. Rate t <sub>W</sub> t <sub>R</sub> t <sub>F</sub> |        |        |        |  |  |
| 74LVT  | 2.7V      | ≤10MHz                                                           | 500ns  | ≤2.5ns | ≤2.5ns |  |  |

SV00092

1998 Feb 19 6

## 3.3V Octal inverting buffer (3-State)

74LVT240

#### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp             | O              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp         | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|-------|------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 13.0<br>12.6     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4 | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49     | 0.30<br>0.29     | 0.050 | 0.42<br>0.39   | 0.055 |            | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | o° |

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER    | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|--------|----------|--------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                      |
| SOT163-1 | 075E04 | MS-013AC |        |            | <del>92-11-17</del><br>95-01-24 |

## 3.3V Octal inverting buffer (3-State)

74LVT240

#### SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm

SOT339-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | bр           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Ø          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05 | 1.80<br>1.65   | 0.25           | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE  |     | REFER    | ENCES | EUROPEAN   | ISSUE DATE                      |  |
|----------|-----|----------|-------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ  | PROJECTION | ISSUE DATE                      |  |
| SOT339-1 |     | MO-150AE |       |            | <del>93-09-08</del><br>95-02-04 |  |

1998 Feb 19 8

## 3.3V Octal inverting buffer (3-State)

74LVT240

TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1





#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | А3   | рb           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Ø          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05 | 0.95<br>0.80   | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER    | RENCES | EUROPEAN   | ICCUE DATE                       |  |
|----------|-----|----------|--------|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                       |  |
| SOT360-1 |     | MO-153AC |        |            | <del>-93-06-16</del><br>95-02-04 |  |

74LVT240

#### Data sheet status

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                            |
|---------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                         |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                      |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 05-96

Document order number: 9397-750-03806

Let's make things better.

Philips Semiconductors



