# 2.65 W Filterless with Selectable Gain Class-D Audio Amplifier

NCP2821 is a cost effective mono audio power amplifier designed for portable communication device applications such as mobile phones. The internal gain setting between 6 dB and 12 dB will also save external gain setting resistors. To achieve a typical audio mono application, you only need an external capacitor for filtering the power supply. The NCP2821 processes analog inputs with a PWM technique that lowers significantly output noise and THD.

This part is capable of delivering 2.65 W of continuous average power to a 4.0  $\Omega$  BTL load from a 5.0 V power supply. Operating on a single 3 V supply, the output power stage can provide 500 mW to an 8.0  $\Omega$  BTL load with less than 1% THD+N. For cellular handsets or PDAs it offers space and cost savings because no output filter is required when using inductive transducers. Its improved Class–D technology makes it suitable for portable devices. With 90% efficiency and very low shutdown current, it increases widely the lifetime of your battery compared to a ClassAB solution. It also minimizes the junction temperature.

It fully rejects "pop & click" noises with a fast start—up time of 9 ms. Added to a -65 dB PSRR, the NCP2821 audio power amplifier is specifically designed to provide high quality output power from low supply voltage, requiring only 1 external capacitor.

### **Features**

- Optimized PWM Output Stage: Filterless Capability
- Selectable Gain of 6 dB or 12 dB: No Need for External Gain Setting Resistors
- Efficiency up to 90% and Low Quiescent Current

#### **Maximum Battery Life and Minimum Heat**

- High Output Power Capability: 1.4 W with 8.0  $\Omega$  Load
- Wide Supply Voltage Range: 2.5–5.5 V Operating Voltage
- High Performance, THD+N of 0.05%
- Excellent PSRR (-65 dB): No Need for Voltage Regulation
- Surface Mounted Package 9-Pin Flip-Chip CSP
- Fully Differential Capability: No Need for Input Coupling Capacitor
- Very Fast Turn On Time: 9.0 ms (typ)
- "Pop and Click" Noise Protection Circuitry

#### **Applications**

- Cellular Phone
- Personal Computer
- PDAs
- Portable Electronic Devices



# ON Semiconductor®

http://onsemi.com

# MARKING DIAGRAM



9-PIN FLIP-CHIP CSP FC SUFFIX CASE 499AL



MAU = Device Code

A = Assembly Location

Y = Year WW = Work Week ■ = Pb-Free Package

#### PIN CONNECTIONS 9-Pin Flip-Chip CSP



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 18 of this data sheet.





Figure 1. Typical Application

# **PIN DESCRIPTION**

| Pin No. | Symbol         | Туре | Description                                         |
|---------|----------------|------|-----------------------------------------------------|
| A1      | INP            | I    | Positive Differential Input.                        |
| A2      | GS             | I    | Gain Select Input.                                  |
| А3      | OUTM           | 0    | Negative BTL Output.                                |
| B1      | V <sub>p</sub> | I    | Power Analog Positive Supply. Range: 2.5 V – 5.5 V. |
| B2      | $V_p$          | I    | Power Analog Positive Supply. Range: 2.5 V – 5.5 V. |
| В3      | GND            | I    | Analog Ground.                                      |
| C1      | INM            | I    | Negative Differential Input.                        |
| C2      | SD             | I    | Shutdown Input.                                     |
| C3      | OUTP           | 0    | Positive BTL Output.                                |

#### **MAXIMUM RATINGS**

| Rating                                                                           | Symbol           | Max                         | Unit |
|----------------------------------------------------------------------------------|------------------|-----------------------------|------|
| Supply Voltage                                                                   | V <sub>p</sub>   | 6.0                         | V    |
| Operating Supply Voltage                                                         | $O_p V_p$        | 2.5 to 5.5                  | V    |
| Input Voltage                                                                    | V <sub>in</sub>  | -0.3 to V <sub>p</sub> +0.3 | V    |
| Power Dissipation (Note 1)                                                       | P <sub>d</sub>   | Internally Limited          | -    |
| Operating Ambient Temperature                                                    | T <sub>A</sub>   | -40 to +85                  | °C   |
| Max Junction Temperature                                                         | T <sub>J</sub>   | 150                         | °C   |
| Storage Temperature Range                                                        | T <sub>stg</sub> | -65 to +150                 | °C   |
| Thermal Resistance Junction-to-Air                                               | $R_{	hetaJA}$    | 90 (Note 2)                 | °C/W |
| ESD Protection<br>Human Body Model (HBM) (Note 3)<br>Machine Model (MM) (Note 4) |                  | > 2000<br>> 200             | V    |
| Latchup Current @ T <sub>A</sub> = 85°C (Note 5)                                 | -                | ±100                        | mA   |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

- The thermal shutdown is set to 160°C (typical) avoiding irreversible damage to the device due to power dissipation.
   For the 9-Pin Flip-Chip CSP package, the R<sub>θJA</sub> is highly dependent of the PCB Heatsink area. For example, R<sub>θJA</sub> can equal 195°C/W with 50 mm² total area and also 135°C/W with 500 mm². When using ground and power planes, the value is around 90°C/W, as specified in table.
   Human Body Model: 100 pF discharged through a 1.5 kΩ resistor following specification JESD22/A114.

- Machine Model: 200 pF discharged through all pins following specification JESD22/A115.
   Latchup Testing per JEDEC Standard JESD78. SD and GS are qualified at 70 mA versus 100 mA for the other pins.

# **ELECTRICAL CHARACTERISTICS** (Limits apply for T<sub>A</sub> = +25°C unless otherwise noted)

| Characteristic                | Symbol            | Conditions                                              | Min  | Тур          | Max  | Unit  |
|-------------------------------|-------------------|---------------------------------------------------------|------|--------------|------|-------|
| Operating Supply Voltage      | V <sub>P</sub>    | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$           | 2.5  | -            | 5.5  | V     |
| Supply Quiescent Current      | I <sub>dd</sub>   | $V_P = 3.6 \text{ V}, R_L = 8.0 \Omega$                 | -    | 2.5          | _    | mA    |
|                               |                   | $V_P = 5.5 \text{ V}$ , No Load                         | _    | 3.1          | -    |       |
|                               |                   | $V_P$ from 2.5 V to 5.5 V, No Load                      | _    | _            | _    |       |
|                               |                   | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                  | _    | _            | 4.5  |       |
| Shutdown Current              | I <sub>sd</sub>   | Vp = 4.2 V, T <sub>A</sub> = +25°C                      | -    | 0.5          |      | μΑ    |
|                               |                   | $Vp = 5.5 V, T_A = +25^{\circ}C$                        | _    | 0.8          | _    | μΑ    |
|                               |                   | Vp = 2.5 V  to  5.5 V                                   | _    | _            | -    |       |
|                               |                   | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                  | -    | -            | 1.4  |       |
| SD Voltage High               | $V_{sdih}$        |                                                         | 1.2  | _            | -    | V     |
| SD Voltage Low                | V <sub>sdil</sub> |                                                         | _    | _            | 0.4  | V     |
| GS Voltage High               | $V_{gsih}$        |                                                         | 1.2  | _            | _    | V     |
| GS Voltage Low                | V <sub>gsil</sub> |                                                         | _    | _            | 0.4  | V     |
| Differential Input Resistance | R <sub>in</sub>   | G = 6 dB                                                | _    | 150          | _    | kΩ    |
| ·                             | ""                | G = 12 dB                                               | _    | 75           | _    | kΩ    |
| Switching Frequency           | F <sub>SW</sub>   | Vp = 2.5 V to 5.5 V                                     |      |              |      | kHz   |
| 2 mem g r requestes           | . 300             | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$     | 200  | 250          | 300  |       |
| Gain                          | G                 | $R_L = 8.0 \Omega$ , $V_{GS} = High$                    | 5.5  | 6            | 6.5  | dB    |
| Cam                           |                   | $R_L = 8.0 \Omega$ , $V_{GS} = Low$                     | 11.5 | 12           | 12.5 | dB    |
| Resistance from SD to Gnd     | R <sub>SD</sub>   | 11 = 0.0 32, VGS = 20W                                  | 200  | 300          | -    | kΩ    |
| Output Offset Voltage         | Vos               | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$           | -25  | 2.5          | +25  | mV    |
| Turn On Time                  |                   | Vp = 2.5 V to 5.5 V                                     |      |              |      |       |
|                               | T <sub>ON</sub>   |                                                         | -    | 9            | -    | ms    |
| Turn Off Time                 | T <sub>OFF</sub>  | Vp = 2.5 V to 5.5 V                                     | _    | 5            | -    | ms    |
| Thermal Shutdown Temperature  | Tsd               |                                                         | _    | 160          | _    | °C    |
| Output Noise Voltage          | Vn                | Vp = 3.6 V                                              |      |              |      | μVrms |
|                               |                   | F = 20Hz to 20kHz                                       | _    | 60           | _    |       |
|                               |                   | No weighting filter A weighting filter                  | _    | 63<br>40     | _    |       |
| DM0.0 + + B                   |                   |                                                         |      | 40           | _    | 14/   |
| RMS Output Power              | Po                | $R_L = 8 \Omega, f = 1 \text{ kHz}, THD+N < 1\%$        |      | 0.22         |      | W     |
|                               |                   | Vp = 2.5 V<br>Vp = 3.0 V                                | _    | 0.32<br>0.48 | _    |       |
|                               |                   | Vp = 3.6 V                                              |      | 0.40         | _    |       |
|                               |                   | Vp = 6.6 V<br>Vp = 4.2 V                                | _    | 0.97         | _    |       |
|                               |                   | Vp = 5.0 V                                              | _    | 1.38         | _    |       |
|                               | <u> </u>          | R <sub>L</sub> = 8 Ω, f = 1 kHz, THD+N < 10%            |      |              |      | W     |
|                               |                   | Vp = 2.5 V                                              | _    | 0.4          | _    |       |
|                               |                   | Vp = 3.0 V                                              | _    | 0.59         | _    |       |
|                               |                   | Vp = 3.6 V                                              | _    | 0.87         | _    |       |
|                               |                   | Vp = 4.2 V                                              | _    | 1.19         | _    |       |
|                               |                   | Vp = 5.0 V                                              | _    | 1.7          | -    |       |
| RMS Output Power              | Ро                | $R_L = 4 \Omega$ , $f = 1 \text{ kHz}$ , $THD+N < 1\%$  |      |              |      | W     |
|                               |                   | Vp = 2.5 V                                              | _    | 0.49         | _    |       |
|                               |                   | Vp = 3.0 V                                              | _    | 0.72         | _    |       |
|                               |                   | Vp = 3.6 V                                              | _    | 1.06         | _    |       |
|                               |                   | Vp = 4.2 V                                              | _    | 1.62         | _    |       |
|                               |                   | Vp = 5.0 V                                              | -    | 2.12         | -    |       |
|                               |                   | $R_L = 4 \Omega$ , $f = 1 \text{ kHz}$ , $THD+N < 10\%$ |      |              |      | W     |
|                               |                   | Vp = 2.5 V                                              | _    | 0.6          | _    |       |
|                               |                   | Vp = 3.0 V                                              | _    | 0.9          | _    |       |
|                               |                   | Vp = 3.6 V                                              | _    | 1.33         | _    |       |
|                               |                   | Vp = 4.2 V                                              | _    | 2.0          | _    |       |
|                               |                   | Vp = 5.0 V                                              | _    | 2.65         | -    |       |

**ELECTRICAL CHARACTERISTICS** (Limits apply for T<sub>A</sub> = +25°C unless otherwise noted)

| Characteristic                    | Symbol | Conditions                                             | Min | Тур  | Max | Unit |
|-----------------------------------|--------|--------------------------------------------------------|-----|------|-----|------|
| Total Harmonic Distortion + Noise | THD+N  | $Vp = 5.0 \text{ V}, R_L = 8 \Omega,$                  |     |      |     | %    |
|                                   |        | f = 1  kHz, Pout = 0.25  W                             | _   | 0.05 | _   |      |
|                                   |        | $Vp = 3.6 V, R_L = 8 \Omega,$                          |     |      |     |      |
|                                   |        | f = 1  kHz,  Pout = 0.25  W                            | _   | 0.09 | _   |      |
| Efficiency                        | η      | $R_L = 8 \Omega$ , $f = 1 \text{ kHz}$                 |     |      |     | %    |
|                                   |        | Vp = 5 V, $Pout = 1.2 W$                               | _   | 91   | _   |      |
|                                   |        | Vp = 3.6 V, $Pout = 600 mW$                            | -   | 90   | _   |      |
|                                   |        | $R_L = 4 \Omega$ , $f = 1 \text{ kHz}$                 |     |      |     | %    |
|                                   |        | Vp = 5 V, $Pout = 2 W$                                 | _   | 82   | _   |      |
|                                   |        | Vp = 3.6 V, Pout = 600 mW                              | _   | 81   | _   |      |
| Common Mode Rejection Ratio       | CMRR   | Vp = 2.5 V to 5.5 V, G = 6 dB                          |     |      |     | dB   |
|                                   |        | $V_{ic} = 0.5 \text{ V to Vp} - 0.8 \text{ V}$         |     | -62  |     |      |
|                                   |        | $Vp = 3.6 \text{ V}, V_{ic} = 1 \text{ V}_{pp}$        |     |      |     |      |
|                                   |        | G = 6 dB, f = 1 kHz                                    |     | -59  |     |      |
|                                   |        | G = 12 dB, f = 1 kHz                                   |     | -53  |     |      |
| Power Supply Rejection Ratio      | PSRR   | $Vp_{ripple\_pk-pk} = 200 \text{ mV}, R_L = 8 \Omega,$ |     |      |     | dB   |
|                                   |        | Inputs AC grounded, Vp = 3.6 V                         |     |      |     |      |
|                                   |        | f = 217 Hz                                             |     | -63  | _   |      |
|                                   |        | f = 1  kHz                                             | _   | -63  | _   |      |



Figure 2. Test Setup for Graphs

# NOTES:

- 1. Unless otherwise noted,  $C_i = 100$  nF and  $R_i = 150$  k $\Omega$ . Thus, the gain setting is 2 V/V and the cutoff frequency of the input high pass filter is set to 10 Hz. Input capacitors are shorted for CMRR measurements.
- 2. To closely reproduce a real application case, all measurements are performed using the following loads:
  - $R_L=8~\Omega$  means Load = 15  $\mu H + 8~\Omega + 15~\mu H$
  - $R_L=4~\Omega$  means Load = 15  $\mu H + 4~\Omega + 15~\mu H$

Very low DCR 15  $\mu$ H inductors (50 m $\Omega$ ) have been used for the following graphs. Thus, the electrical load measurements are performed on the resistor (8  $\Omega$  or 4  $\Omega$ ) in differential mode.

3. For Efficiency measurements, the optional 30 kHz filter is used. An RC low–pass filter is selected with (100  $\Omega$ , 47 nF) on each PWM output.



Figure 3. Efficiency vs.  $P_{out}$   $V_p = 5 \text{ V}$ ,  $R_L = 8 \Omega$ , f = 1 kHz



Figure 4. Die Temperature vs.  $P_{out}$   $V_p$  = 5 V,  $R_L$  = 8  $\Omega$ , f = 1 kHz @  $T_A$  = +25°C



Figure 5. Efficiency vs. P  $_{out}$  V $_{p}$  = 3.6 V, R $_{L}$  = 8  $\Omega$ , f = 1 kHz



Figure 6. Die Temperature vs. P  $_{out}$  V $_{p}$  = 3.6 V, R $_{L}$  = 8  $\Omega$ , f = 1 kHz @ T $_{A}$  = +25°C



Figure 8. Efficiency vs.  $P_{out}$  V<sub>p</sub> = 5 V,  $R_L$  = 4  $\Omega$ , f = 1 kHz



Figure 7. Die Temperature vs.  $P_{out}$   $V_p$  = 5 V,  $R_L$  = 4  $\Omega$ , f = 1 kHz @  $T_A$  = +25°C





Figure 9. Efficiency vs.  $\text{P}_{\text{out}}$  V  $_{\text{p}}$  = 3.6 V, R  $_{\text{L}}$  = 4  $\Omega,$  f = 1 kHz

Figure 10. Die Temperature vs. Pout Vp = 3.6 V, RL = 4  $\Omega$ , f = 1 kHz @ TA = +25°C





Figure 11. THD+N vs.  $P_{out}$ V<sub>D</sub> = 5 V,  $R_L$  = 8  $\Omega$ , f = 1 kHz

Figure 12. THD+N vs.  $P_{out}$  V<sub>p</sub> = 4.2 V,  $R_L$  = 8  $\Omega$ , f = 1 kHz





Figure 13. THD+N vs.  $\text{P}_{\text{out}}$  V $_{\text{p}}$  = 3.6 V,  $\text{R}_{\text{L}}$  = 8  $\Omega,$  f = 1 kHz

Figure 14. THD+N vs.  $P_{out}$  V<sub>p</sub> = 3 V,  $R_L$  = 8  $\Omega$ , f = 1 kHz

# **TYPICAL CHARACTERISTICS**



Figure 19. THD+N vs. Power Out  $V_p$  = 3 V,  $R_L$  = 4  $\Omega$ , f = 1 kHz

P<sub>out</sub> (W)

Figure 20. THD+N vs. Power Out  $V_p$  = 2.5 V,  $R_L$  = 4  $\Omega$ , f = 1 kHz

Pout (W)



3.0
2.5
R<sub>L</sub> = 4 \Omega
2.0
THD+N = 10%
THD+N = 1%
0.5
0
2.5
3.0
3.5
4.0
4.5
5.0
POWER SUPPLY (V)

Figure 21. Output Power vs. Power Supply  $R_L = 8~\Omega ~@~f = 1~kHz$ 

Figure 22. Output Power vs. Power Suppy  ${\rm R_L} = {\rm 4}~\Omega~@~{\rm f} = {\rm 1~kHz}$ 





Figure 23. THD+N vs. Frequency  $R_L$  = 8  $\Omega$ ,  $P_{out}$  = 250 mW @ f = 1 kHz

Figure 24. THD+N vs. Frequency  $R_L = 4 \Omega$ ,  $P_{out} = 250 \text{ mW } @ f = 1 \text{ kHz}$ 





Figure 25. PSRR vs. Frequency Inputs Grounded,  $R_L$  = 8  $\Omega$ , Vripple = 200 mvpkpk

Figure 26. PSRR vs. Frequency Inputs grounded,  $R_L$  = 4  $\Omega$ , Vripple = 200 mVpkpk





Figure 29. Shutdown Current vs. Power Supply  $R_L = 8 \Omega$ 



Figure 31. Noise Floor, Inputs AC Grounded with 1  $\mu$ F V<sub>p</sub> = 3.6 V



Figure 30. Quiescent Current vs. Power Supply  $R_L = 8 \Omega$ 



Figure 32. Noise Floor, Inputs AC Grounded with 1  $\mu$ F  $V_p = 5 V$ 



Figure 33. Turn on Time



Figure 34. Turn off Time



Figure 35. Turn on sequence  $\mbox{V}_{\mbox{\scriptsize p}}$  = 3.6 V,  $\mbox{R}_{\mbox{\scriptsize L}}$  = 8  $\Omega$ 



Figure 36. Turn off sequence V<sub>p</sub> = 3.6 V, R<sub>L</sub> = 8  $\Omega$ 

#### **DESCRIPTION INFORMATION**

#### **Detailed Description**

The basic structure of the NCP2821 is composed of one analog pre–amplifier, a pulse width modulator and an H–bridge CMOS power stage. The first stage is externally configurable with gain–setting resistor  $R_{\rm i}$  and the internal fixed feedback resistor  $R_{\rm f}$  (the closed–loop gain is fixed by the ratios of these resistors) and the other stage is fixed. The load is driven differentially through two output stages.

The differential PWM output signal is a digital image of the analog audio input signal. The human ear is a band pass filter regarding acoustic waveforms, the typical values of which are 20 Hz and 20 kHz. Thus, the user will hear only the amplified audio input signal within the frequency range. The switching frequency and its harmonics are fully filtered. The inductive parasitic element of the loudspeaker helps to guarantee a superior distortion value.

#### **Power Amplifier**

The output PMOS and NMOS transistors of the amplifier have been designed to deliver the output power of the specifications without clipping. The channel resistance  $(R_{on})$  of the NMOS and PMOS transistors is typically 0.3  $\Omega$ .

#### **Turn On and Turn Off Transitions**

In order to eliminate "pop and click" noises during transition, the output power in the load must not be established or cutoff suddenly. When a logic high is applied to the shutdown pin, the internal biasing voltage rises quickly and, 4 ms later, once the output DC level is around the common mode voltage, the gain is established slowly

(5.0 ms). This method to turn on the device is optimized in terms of rejection of "pop and click" noises. Thus, the total turn on time to get full power to the load is 9 ms (typical) (see Figure 35).

The device has the same behavior when it is turned—off by a logic low on the shutdown pin. No power is delivered to the load 5 ms after a falling edge on the shutdown pin (see Figure 36). Due to the fast turn on and off times, the shutdown signal can be used as a mute signal as well.

#### **Shutdown Function**

The device enters shutdown mode when the shutdown signal is low. During the shutdown mode, the DC quiescent current of the circuit does not exceed 1.5  $\mu A$ .

#### **Current Breaker Circuit**

The maximum output power of the circuit corresponds to an average current in the load of 820 mA.

In order to limit the excessive power dissipation in the load if a short–circuit occurs, a current breaker cell shuts down the output stage. The current in the four output MOS transistors are real–time controlled, and if one current exceeds the threshold set to 1.5 A, the MOS transistor is opened and the current is reduced to zero. As soon as the short–circuit is removed, the circuit is able to deliver the expected output power.

This patented structure protects the NCP2821. Since it completely turns off the load, it minimizes the risk of the chip overheating which could occur if a soft current limiting circuit was used.

#### **APPLICATION INFORMATION**

#### NCP2821 PWM Modulation Scheme

The NCP2821 uses a PWM modulation scheme with each output switching from 0 to the supply voltage. If  $V_{in} = 0 \text{ V}$  outputs OUTM and OUTP are in phase and no current is flowing through the differential load. When a positive signal

is applied, OUTP duty cycle is greater than 50% and OUTM is less than 50%. With this configuration, the current through the load is 0 A most of the switching period and thus power losses in the load are lowered.



Figure 37. Output Voltage and Current Waveforms into an Inductive Loudspeaker DC Output Positive Voltage Configuration

#### **Voltage Gain**

The first stage is an analog amplifier. The second stage is a comparator: the output of the first stage is compared with a periodic ramp signal. The output comparator gives a pulse width modulation signal (PWM). The third and last stage is the direct conversion of the PWM signal with MOS transistors H-bridge into a powerful output signal with low impedance capability.

With an 8  $\Omega$  load, the total gain of the device is typically set to:

- 12 dB if a low level is applied to the GS pin
- 6 dB if a high level is applied to the GS pin

# Input Capacitor Selection (Cin)

The input coupling capacitor blocks the DC voltage at the amplifier input terminal. This capacitor creates a high–pass filter with  $R_{in},$  the cut–off frequency is given by  $\mbox{Fc} = \frac{1}{2 \times \pi \times R_i \times C_i} \, . \label{eq:figure}$ 

When a 6 dB gain is chosen the internal impedance is set to 150 k $\Omega$ . With a 12 dB gain, the internal resistance is 75 k $\Omega$  and thus an input capacitor value between 10 nF and 1  $\mu$ F will give a cutoff frequency between 1 Hz and 212 Hz. The NCP2821 also includes a built in low pass filtering function. Its cutoff frequency is set to 20 kHz.

#### **Optional Output Filter**

This filter is optional due to the capability of the speaker to filter by itself the high frequency signal. Nevertheless, the high frequency is not audible and filtered by the human ear.

An optional filter can be used for filtering high frequency signal before the speaker. In this case, the circuit consists of two inductors (15  $\mu$ H) and two capacitors (2.2  $\mu$ F) (Figure 38). The size of the inductors is linked to the output power requested by the application. A simplified version of this filter requires a 1  $\mu$ F capacitor in parallel with the load, instead of two 2.2  $\mu$ F connected to ground (Figure 39).

Cellular phones and portable electronic devices are great applications for Filterless Class–D as the track length between the amplifier and the speaker is short, thus, there is usually no need for an EMI filter. However, to lower radiated emissions as much as possible when used in filterless mode, a ferrite filter can often be used. Select a ferrite bead with the high impedance around 100 MHz and a very low DCR value in the audio frequency range is the best choice. The MPZ1608S221A1 from TDK is a good choice. The package size is 0603.





Figure 38. Advanced Optional Audio Output Filter

Figure 39. Optional Audio Output Filter



Figure 40. Optional EMI Ferrite Bead Filter



Figure 41. NCP2821 Application Schematic with Fully Differential Input Configuration



Figure 42. NCP2821 Application Schematic with Fully Differential Input Configuration and Ferrite Chip Beads as an Output EMI Filter



Figure 43. NCP2821 Application Schematic with Differential Input Configuration and High Pass Filtering Function



Figure 44. NCP2821 Application Schematic with Single Ended Input Configuration



Figure 45. Schematic of the Demonstration Board of the 9-pin Flip-Chip CSP Device



Figure 46. Silkscreen Layer

#### **PCB Layout Information**

NCP2821 is suitable for low cost solution. In a very small package it gives all the advantages of a Class–D audio amplifier. The required application board is focused on low cost solution too. Due to its fully differential capability, the audio signal can only be provided by an input resistor. If a low pass filtering function is required, then an input coupling capacitor is needed. The values of these components determine the voltage gain and the bandwidth frequency. The battery positive supply voltage requires a good decoupling capacitor versus the expected distortion.

When the board is using Ground and Power planes with at least 4 layers, a single 4.7  $\mu$ F filtering ceramic capaction on the bottom face will give optimized performance.

A 1.0  $\mu F$  low ESR ceramic capacitor can also be used with slightly degraded performances on the THD+N from 0.06% up to 0.2% .

In a two layers application, if both  $V_p$  pins are connected on the top layer, a single 4.7  $\mu F$  decoupling capacitor will optimize the THD+N level.

The NCP2821 power audio amplifier can operate from 2.5 V until 5.5 V power supply. With less than 2% THD+N, it delivers 500 mW rms output power to a 8.0  $\Omega$  load at  $V_p$  =3.0 V and 1.0 W rms output power at  $V_p$  = 4.0 V.



Figure 47. Top Layer

Note: This track between Vp pins is only needed when a 2 layers board is used. In case of a typical 4 or more layers, the use of laser vias in pad will optimize the THD+N floor. The demonstration board delivered by ON Semiconductor is a 4 Layers with Top, Ground, Power Supply and Bottom.

# **Bill of Materials**

| Item | Part Description                                                     | Ref    | PCB<br>Footprint | Manufacturer           | Part Number     |
|------|----------------------------------------------------------------------|--------|------------------|------------------------|-----------------|
| 1    | NCP2821 Audio Amplifier                                              | U1     |                  |                        | NCP2821         |
| 2    | Ceramic Capacitor 100 nF, 50 V, X7R                                  | C1, C2 | 0603             | TDK                    | C1608X7R1H104KT |
| 3    | Ceramic Capacitor 4.7 μF, 6.3 V, X5R                                 | C4     | 0603             | TDK                    | C1608X5R0J475MT |
| 4    | PCB Footprint                                                        | J7, J8 |                  |                        |                 |
| 5    | I/O connector. It can be plugged by MC-1,5/3-ST-3,81                 | J2     |                  | Phoenix Contact        | MC-1,5/3-G      |
| 6    | I/O connector. It can be plugged by BLZ5.08/2 (Weidmuller Reference) | J1, J3 |                  | Weidmuller             | SL5.08/2/90B    |
| 7    | Jumper Connector, 400 mils                                           | J4     |                  | Harwin                 | D3082-B01       |
| 8    | Jumper Header Vertical Mount 3*1, 2.54 mm.                           | J5, J9 |                  | Tyco Electronics / AMP | 5-826629-0      |

# **ORDERING INFORMATION**

| Device       | Marking | Package                          | Shipping†          |
|--------------|---------|----------------------------------|--------------------|
| NCP2821FCT1G | MAU     | 9-Pin Flip-Chip CSP<br>(Pb-Free) | 3000 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### 9-PIN FLIP-CHIP CSP **FC SUFFIX** CASE 499AL-01 ISSUE O





#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETERS.
  COPLANARITY APPLIES TO SPHERICAL
- CROWNS OF SOLDER BALLS.

|     | MILLIMETERS |       |  |  |  |  |
|-----|-------------|-------|--|--|--|--|
| DIM | MIN         | MAX   |  |  |  |  |
| Α   | 0.540       | 0.660 |  |  |  |  |
| A1  | 0.210 0.270 |       |  |  |  |  |
| A2  | 0.330       | 0.390 |  |  |  |  |
| D   | 1.450 BSC   |       |  |  |  |  |
| Е   | 1.450 BSC   |       |  |  |  |  |
| b   | 0.290 0.340 |       |  |  |  |  |
| е   | 0.500 BSC   |       |  |  |  |  |
| D1  | 1.000 BSC   |       |  |  |  |  |
| E1  | 1,000 BSC   |       |  |  |  |  |

ON Semiconductor and una are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.