# **General Description**

DA9313 is a high-voltage power converter with a maximum output current of 10 A, suitable for applications supplied from a dual (2S) Li-ion or Li-polymer stacked cell battery pack, or any input voltage between 5 V and 10.5 V. The converter operates with efficiency during conversion of up to 98 %. Master/slave operation is offered, where a pair of devices can combine to double the peak output current to 20 A.

Low profile external components and a minimum PCB footprint allow small circuit implementation in compact applications. The pass devices are fully integrated therefore no external FETs are needed.

DA9313 utilizes a programmable soft start to limit the inrush current from the input node and secure a slope controlled activation of the rails. It also implements integrated over-temperature and overcurrent protection for increased system reliability without the need for external sensing components.

Enable, low power mode entry and exit, and power good signals are available at configurable ports flexibly supporting different applications and power-up or power-down scenarios.

# **Key Features**

- 2S to 1S power voltage converter
- 5 V to 10.5 V input voltage (2S Li-ion stacked battery pack)
- 10 A total output current (standalone)
- 20 A total output current (master/slave)
- 1.0 mm max external components height
- Integrated power switches
- I<sup>2</sup>C compatible interface

## **Applications**

- Ultrabooks<sup>™</sup>
- Notebook computers
- Chromebooks<sup>™</sup>
- Tablets
- Smartphone direct charging

- VOUT =  $\frac{1}{2}$  VIN
- High and flat efficiency, up to 98 %
- Typical 55 μA quiescent current (standalone)
  - Typical 70 µA total quiescent current in master/slave configuration
- Package 43 WLCSP (RouteEasy<sup>™</sup> equivalent to 0.65 mm pitch)
- DSLR and mirrorless cameras
- Camcorders
- Power banks
- 2S battery applications



## High Efficiency Dual Cell Switched Capacitor Divider

# Contents

| Ge  | neral l            | Description                                                                   | 1           |
|-----|--------------------|-------------------------------------------------------------------------------|-------------|
| Ke  | y Feat             | ures                                                                          | 1           |
| Ар  | plicati            | ons                                                                           | 1           |
| Co  | ntents             | 3                                                                             | 2           |
| Fig | ures               |                                                                               |             |
| Tal | oles               |                                                                               | 4           |
| 1   | Term               | s and Definitions                                                             | 5           |
| 2   | Refer              | ences                                                                         | 5           |
| 3   |                    | tional Block Diagrams                                                         |             |
| 4   |                    | Jt                                                                            |             |
| 5   |                    | lute Maximum Ratings                                                          |             |
| -   |                    |                                                                               |             |
| 6   |                    | mmended Operating Conditions                                                  |             |
| 7   | <b>Elect</b>       | rical Characteristics<br>Power-On-Reset, Reference Generation and Supervision |             |
|     | 7.1                | Internal Oscillator                                                           |             |
|     | 7.3                | Power Voltage Converter                                                       |             |
|     | 7.4                | VCORE                                                                         |             |
|     | 7.5                | VDDIO                                                                         |             |
|     | 7.6                | Digital I/O Characteristics                                                   |             |
| 8   | I <sup>2</sup> C C | ontrol Bus                                                                    |             |
| 9   | Typic              | al Characteristics                                                            |             |
| -   | 9.1                | Standalone Operation                                                          |             |
|     | 9.2                | Master/Slave Operation                                                        |             |
| 10  | Func               | tional Description                                                            |             |
|     | 10.1               | Start Up                                                                      |             |
|     |                    | 10.1.1 Standalone Operation                                                   |             |
|     |                    | 10.1.2 Master/Slave Operation                                                 |             |
|     | 10.2               | Interface Functions                                                           |             |
|     |                    | 10.2.1 GPIOs                                                                  |             |
|     | 100                | 10.2.2 nONKEY                                                                 |             |
|     | 10.3               | Power Voltage Converter                                                       |             |
|     |                    | <ul><li>10.3.1 PVC Output Voltage</li><li>10.3.2 PVC Start-Up</li></ul>       |             |
|     |                    | 10.3.3 PVC Start-Op                                                           |             |
|     |                    | 10.3.4 PVC Operating Modes                                                    |             |
|     |                    | 10.3.5 PVC Current Limit                                                      |             |
| 11  | Oper               | ating Modes                                                                   |             |
| ••  | 11.1               | OFF Mode (HARDRESET)                                                          |             |
|     |                    | POWER_DOWN Mode                                                               |             |
|     |                    | ACTIVE Mode                                                                   |             |
|     | 11.4               | SLEEP Mode                                                                    |             |
|     | tashee             | et Revision 3.6                                                               | 16-Jun-2023 |

## High Efficiency Dual Cell Switched Capacitor Divider

|          | 11.5                                                           | FAULT R                                                                                                       | ECOVERY Mode                                                                                                               | 32                                                                         |
|----------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
|          |                                                                | 11.5.1                                                                                                        | Input Under-Voltage                                                                                                        |                                                                            |
|          |                                                                | 11.5.2                                                                                                        | Over-Temperature                                                                                                           | 33                                                                         |
|          |                                                                | 11.5.3                                                                                                        | PVC Current Limit                                                                                                          | 33                                                                         |
|          |                                                                | 11.5.4                                                                                                        | PVC Start-Up Failure                                                                                                       | 33                                                                         |
|          | 11.6                                                           | VCORE                                                                                                         | Voltage Regulator                                                                                                          | 33                                                                         |
|          | 11.7                                                           | VDDIO G                                                                                                       | Generation                                                                                                                 | 33                                                                         |
|          | 11.8                                                           | Internal C                                                                                                    | Dscillator                                                                                                                 |                                                                            |
|          |                                                                | 11.8.1                                                                                                        | Internal Temperature Supervision                                                                                           |                                                                            |
| 12       | Cont                                                           | rol Interfa                                                                                                   | се                                                                                                                         | 35                                                                         |
|          | 12.1                                                           | I <sup>2</sup> C Comr                                                                                         | nunication                                                                                                                 |                                                                            |
|          | 12.2                                                           | I <sup>2</sup> C Contr                                                                                        | ol Bus Protocol                                                                                                            |                                                                            |
|          |                                                                |                                                                                                               |                                                                                                                            |                                                                            |
| 13       | Regis                                                          | ster Defini                                                                                                   | itions                                                                                                                     | 38                                                                         |
|          | -                                                              |                                                                                                               |                                                                                                                            |                                                                            |
|          | -                                                              | age Inforn                                                                                                    | nation                                                                                                                     | 50                                                                         |
|          | Pack                                                           | <b>age Inforr</b><br>Package                                                                                  |                                                                                                                            | <b>50</b><br>50                                                            |
|          | <b>Pack</b><br>14.1                                            | <b>age Inforn</b><br>Package<br>Moisture                                                                      | <b>nation</b><br>Outline<br>Sensitivity Level                                                                              | <b>50</b><br>50<br>51                                                      |
|          | <b>Pack</b><br>14.1<br>14.2<br>14.3                            | <b>age Inforn</b><br>Package<br>Moisture<br>WLCSP F                                                           | nation<br>Outline                                                                                                          | <b>50</b><br>50<br>51<br>51                                                |
| 14       | Packa<br>14.1<br>14.2<br>14.3<br>14.4                          | age Inform<br>Package<br>Moisture<br>WLCSP H<br>Soldering                                                     | nation<br>Outline<br>Sensitivity Level<br>Handling                                                                         |                                                                            |
| 14       | Packa<br>14.1<br>14.2<br>14.3<br>14.4                          | age Inforn<br>Package<br>Moisture<br>WLCSP H<br>Soldering<br>ut Guideli                                       | <b>nation</b><br>Outline<br>Sensitivity Level<br>Handling                                                                  |                                                                            |
| 14       | Packa<br>14.1<br>14.2<br>14.3<br>14.4<br>Layo                  | age Inform<br>Package<br>Moisture<br>WLCSP H<br>Soldering<br>ut Guideli<br>Suggeste                           | mation<br>Outline<br>Sensitivity Level<br>Handling<br>Information                                                          |                                                                            |
| 14<br>15 | Packa<br>14.1<br>14.2<br>14.3<br>14.4<br>Layou<br>15.1<br>15.2 | age Inform<br>Package<br>Moisture<br>WLCSP H<br>Soldering<br>ut Guideli<br>Suggeste<br>RouteEas               | mation         Outline         Sensitivity Level         Handling         J Information         ines         ed PCB Layout | 50<br>50<br>51<br>51<br>51<br>51<br>51<br>52<br>52<br>52                   |
| 14<br>15 | Packa<br>14.1<br>14.2<br>14.3<br>14.4<br>Layou<br>15.1<br>15.2 | age Inform<br>Package<br>Moisture<br>WLCSP H<br>Soldering<br>ut Guideli<br>Suggeste<br>RouteEas<br>cation Inf | mation<br>Outline<br>Sensitivity Level<br>Handling<br>Information<br>ines<br>ed PCB Layout<br>syTM Technology Chart        | 50<br>50<br>51<br>51<br>51<br>51<br>51<br>52<br>52<br>52<br>52<br>52<br>53 |

# **Figures**

| Figure 1: Functional Block Diagram Standalone (I <sup>2</sup> C Not Connected)             | 6  |
|--------------------------------------------------------------------------------------------|----|
| Figure 2: Functional Block Diagram Master/Slave Operation (I <sup>2</sup> C Not Connected) | 7  |
| Figure 3: Functional Block Diagram Standalone (I <sup>2</sup> C Connected)                 | 8  |
| Figure 4: Functional Block Diagram Master/Slave Operation (I <sup>2</sup> C Connected)     |    |
| Figure 5: Connection Diagram                                                               | 10 |
| Figure 5: Connection Diagram<br>Figure 6: I <sup>2</sup> C Bus Timing                      | 18 |
| Figure 7: DA9313 Efficiency Automatic Mode Standalone                                      | 19 |
| Figure 8: DA9313 Efficiency Fixed Frequency Mode Standalone                                | 19 |
| Figure 9: DA9313 Output Voltage Drop Automatic Mode Standalone                             | 20 |
| Figure 10: DA9313 Efficiency Automatic Mode Master/Slave                                   | 20 |
| Figure 11: DA9313 Efficiency Fixed Frequency Mode Master/Slave                             | 21 |
| Figure 12: DA9313 Output Voltage Drop Automatic Mode Master/Slave                          | 21 |
| Figure 13: Master Slave Timing in Automatic Frequency Mode                                 | 28 |
| Figure 14: Operating Modes                                                                 | 30 |
| Figure 15: Timing of I <sup>2</sup> C START and STOP Condition                             | 36 |
| Figure 16: I <sup>2</sup> C Byte Write (SDA Line)                                          | 36 |
| Figure 17: I <sup>2</sup> C Byte Read (SDA Line)                                           |    |
| Figure 18: I <sup>2</sup> C Page Read (SDA Line)                                           | 37 |
| Figure 19: I <sup>2</sup> C Page Write (SDA Line)                                          | 37 |
| Figure 20: I <sup>2</sup> C Repeated Write (SDA Line)                                      |    |
| Figure 21: 43 WLCSP Package Outline Drawing                                                |    |
| Figure 22: Suggested PCB Layout                                                            | 52 |

# **Tables**

| Table 1: Pin Description                                           | 10   |
|--------------------------------------------------------------------|------|
| Table 2: Pin Type Definition                                       | .11  |
| Table 3: Absolute Maximum Ratings                                  | .12  |
| Table 4: Recommended Operating Conditions                          | 12   |
| Table 5: Power-on-Reset, Reference and Supervision Characteristics | 13   |
| Table 6: Internal Oscillator Characteristics                       | . 14 |
| Table 7: Power Voltage Converter Characteristics                   | .14  |
| Table 8: VCORE Characteristics                                     |      |
| Table 9: VDDIO Characteristics                                     |      |
| Table 10: Digital I/O Characteristics                              |      |
| Table 11: I <sup>2</sup> C Control Bus Characteristics             |      |
| Table 12: GPIO Configuration Overview                              |      |
| Table 13: SLEEP_CTRL Register Configuration                        | 32   |
| Table 14: Register Map                                             |      |
| Table 15: VENDORID 0x01                                            |      |
| Table 16: MODE_CTRL 0x02                                           |      |
| Table 17: SLEEP_CTRL 0x03                                          |      |
| Table 18: PVC_CTRL 0x04                                            |      |
| Table 19: GPIO_CTRL 0x05                                           |      |
| Table 20: GPIO_CTRL_2 0x06                                         |      |
| Table 21: INTERFACE_CTRL 0x07                                      |      |
| Table 22: NONKEY_CTRL 0x08                                         |      |
| Table 23: MASK 0x09                                                |      |
| Table 24: STATUS 0x0A                                              |      |
| Table 25: EVENT 0x0B                                               |      |
| Table 26: FAULT_LOG 0x0C                                           |      |
| Table 27: LOCK_REG 0x0D                                            |      |
| Table 28: PVC_CONFIG_1 0x0E                                        |      |
| Table 29: PVC_CONFIG_2 0x0F                                        | 45   |
| Table 30: PVC_CONFIG_3 0X10                                        | 46   |
| Table 31: CONFIG_A 0x11                                            |      |
| Table 32: CONFIG_C 0x13                                            |      |
| Table 33: CONFIG_D 0x14                                            |      |
| Table 34: VARIANT_ID 0x30                                          |      |
| Table 35: DEVICE_ID 0x31                                           |      |
| Table 36: CUSTOMER_ID 0x32                                         |      |
| Table 37: CONFIG_ID 0x33                                           |      |
| Table 38: MSL Classification                                       |      |
| Table 39: Recommended Capacitor Types                              |      |
| Table 40: Ordering Information                                     | 53   |



## High Efficiency Dual Cell Switched Capacitor Divider

# **1** Terms and Definitions

| CCM  | Continuous Conduction Mode          |
|------|-------------------------------------|
| DCM  | Discontinuous Conduction Mode       |
| HBM  | Human Body Model                    |
| OTP  | One Time Programmable               |
| PCB  | Printed Circuit Board               |
| PG   | Power Good                          |
| PMIC | Power Management Integrated Circuit |
| POR  | Power On Reset                      |
| PVC  | Power Voltage Converter             |
| PWC  | Power Cycle                         |

## 2 References

[1] UM10204 I<sup>2</sup>C Bus Specification and User Manual

## High Efficiency Dual Cell Switched Capacitor Divider

## 3 Functional Block Diagrams



Figure 1: Functional Block Diagram Standalone (I<sup>2</sup>C Not Connected)



Figure 2: Functional Block Diagram Master/Slave Operation (I<sup>2</sup>C Not Connected)





Figure 3: Functional Block Diagram Standalone (I<sup>2</sup>C Connected)



Figure 4: Functional Block Diagram Master/Slave Operation (I<sup>2</sup>C Connected)



## High Efficiency Dual Cell Switched Capacitor Divider

## 4 Pinout



### Figure 5: Connection Diagram

#### **Table 1: Pin Description**

| Location                                 | Pin Name | Pin Type<br>(Table 2) | Description                                                                                                    |
|------------------------------------------|----------|-----------------------|----------------------------------------------------------------------------------------------------------------|
| F12                                      | VBAT     | AI/P                  | $V_{\text{BAT}}$ input for voltage supervision and supply input voltage for power voltage converter controller |
| A1, B2, C3<br>J1, H2, G3                 | VIN      | PWR                   | Supply input voltage for power path                                                                            |
| A3, B4, A5                               | C1P      | AIO                   | Flying capacitance 1 positive terminal                                                                         |
| A9, B10,<br>A11                          | C1N      | AIO                   | Flying capacitance 1 negative terminal                                                                         |
| A7                                       | BS1      | AIO                   | Boot strap capacitor positive terminal for power voltage converter                                             |
| J3, H4, J5                               | C2P      | AIO                   | Flying capacitance 2 positive terminal                                                                         |
| J9, H10, J11                             | C2N      | AIO                   | Flying capacitance 2 negative terminal                                                                         |
| J7                                       | BS2      | AIO                   | Boot strap capacitor positive terminal for power voltage converter                                             |
| B6, B8, C5,<br>C7, C9, G5,<br>G7,G9, H6, | VOUT     | AO                    | Power voltage converter output voltage                                                                         |

#### Datasheet

**Revision 3.6** 



## High Efficiency Dual Cell Switched Capacitor Divider

| Location              | Pin Name | Pin Type<br>(Table 2) | Description                                                                       |
|-----------------------|----------|-----------------------|-----------------------------------------------------------------------------------|
| H8                    |          |                       |                                                                                   |
| F10                   | VOUT_S   | AI                    | Power voltage converter output sense                                              |
| D12                   | VCORE    | AIO                   | Main internal supply                                                              |
| C1                    | nONKEY   | AIO                   | On key signal (active low)                                                        |
| E1                    | GPIO_0   | DIO                   | General purpose input/output                                                      |
| G1                    | GPIO_1   | DIO                   | General purpose input/output                                                      |
| F2                    | SDA      | DIO                   | I <sup>2</sup> C data. Must be connected to GND if no I <sup>2</sup> C interface  |
| D2                    | SCL      | DI                    | I <sup>2</sup> C clock. Must be connected to GND if no I <sup>2</sup> C interface |
| E11                   | AGND     | GND                   | Analog quiet ground                                                               |
| B12, C11,<br>G11, H12 | PGND     | GND                   | Power ground for power voltage converter                                          |

### Table 2: Pin Type Definition

| Pin Type | Description          | Pin Type | Description         |
|----------|----------------------|----------|---------------------|
| DI       | Digital Input        | AI       | Analog Input        |
| DO       | Digital Output       | AO       | Analog Output       |
| DIO      | Digital Input/Output | AIO      | Analog Input/Output |
| PWR      | Power Supply         | GND      | Ground              |

## High Efficiency Dual Cell Switched Capacitor Divider

## 5 Absolute Maximum Ratings

#### Table 3: Absolute Maximum Ratings

| Parameter                   | Description                                                     | Conditions (Note 1)                                                                           | Min  | Мах                           | Unit |
|-----------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|-------------------------------|------|
| T <sub>STG</sub>            | Storage temperature                                             |                                                                                               | -65  | +165                          | °C   |
| TA                          | Operating temperature                                           |                                                                                               | -40  | +85                           | °C   |
| TJ                          | Junction temperature                                            |                                                                                               | -40  | +125                          | °C   |
| $V_{\text{DD}\_\text{LIM}}$ | Limiting supply voltage VBAT, VIN,                              | PVC_EN =0<br>and VBAT, VIN ramp < 1 V/μs                                                      | -0.3 | 20                            | V    |
| Vvout_lim                   | Limiting output voltage converter voltage                       |                                                                                               | -0.3 | 5.5                           | V    |
| Vc1p_lim,<br>Vc2p_lim       | Limiting flying cap positive<br>pin voltage<br>C1P, C2P         | When the voltage converter is off V <sub>C1P</sub> = V <sub>C2P</sub> = V <sub>VOUT</sub> = 0 | -0.3 | V <sub>O_PVC</sub><br>+ 5.5   | V    |
| Vc1n_lim,<br>Vc2n_lim       | Limiting flying cap negative<br>pin voltage<br>C1N, C2N         |                                                                                               | -0.3 | + 5.5                         | V    |
| Vbs1_lim,<br>Vbs2_lim       | Limiting bootstrap voltage<br>converter pin voltage<br>BS1, BS2 |                                                                                               | -0.3 | V <sub>C1P/C2P</sub><br>+ 5.5 | V    |
| V <sub>CORE_LIM</sub>       | Limiting VCORE voltage                                          |                                                                                               | -0.3 | 5.5                           | V    |
| Vsda_lim                    | Limiting voltage at SDA                                         |                                                                                               | -0.3 | 5.0                           | V    |
| V <sub>SCL_LIM</sub>        | Limiting voltage at SCL                                         |                                                                                               | -0.3 | 5.0                           | V    |
| VPIN_LIM                    | Limiting voltage at all pins                                    |                                                                                               | -0.3 | Vo_vcore<br>+ 0.3             | V    |
| R <sub>TH</sub>             | Thermal resistance (junction to ambient $\theta_{JA}$ )         |                                                                                               |      | 36.8                          | ºC/W |
| Vesd_hbm                    | Electrostatic discharge voltage                                 | Human Body Model (HBM)                                                                        |      | 2                             | kV   |

**Note 1** Stresses beyond those listed under absolute maximum ratings (Table 3) may cause permanent damage to the device. These are stress ratings only, so functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## 6 Recommended Operating Conditions

#### Table 4: Recommended Operating Conditions

| Parameter     | Description                                 | Conditions                                                                        | Min | Тур | Max  | Unit |
|---------------|---------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|------|------|
| Vdd           | Supply voltage                              | V <sub>DD</sub> = V <sub>BAT</sub><br>PVC_EN =1<br>and VBAT, VIN ramp <<br>1 V/μs | 5   | 7.4 | 10.5 | V    |
| Io_max_pvc_dc | PVC maximum<br>continuous output<br>current |                                                                                   |     |     | 10   | А    |

# 7 Electrical Characteristics

### 7.1 Power-On-Reset, Reference Generation and Supervision

#### Table 5: Power-on-Reset, Reference and Supervision Characteristics

Unless otherwise noted, the following is valid for  $T_J$  = -40  $^{o}C$  to +125  $^{o}C,\,V_{IN}$  = 5 V to 10.5 V for standalone/master device

| Parameter                              | Description                                                 | Conditions                                                                   | Min | Тур | Max  | Unit |
|----------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|-----|-----|------|------|
| IDD_PD                                 | Quiescent current in<br>POWER_DOWN mode                     |                                                                              |     | 6   |      | μA   |
| Idd_act                                | Quiescent current in<br>ACTIVE/SLEEP mode<br>(standalone)   | PVC enabled in auto.<br>frequency mode<br>no load<br>VDDIO disabled          |     | 55  |      | μA   |
| I <sub>DD_ACT_MASTER</sub>             | Quiescent current in<br>ACTIVE mode (master)                | PVC enabled in auto.<br>frequency mode<br>no load<br>VDDIO disabled          |     | 60  |      | μA   |
| IDD_ACT_SLAVE                          | Quiescent current (slave)                                   | Master PVC in auto.<br>frequency mode<br>no load<br>VDDIO disabled           |     | 10  |      | μA   |
| $V_{\text{TH}\_\text{LO}\_\text{POR}}$ | Power on reset lower threshold                              | Measured @VCORE<br>VDD decreasing                                            | 2.8 |     |      | V    |
| VTH_HI_POR                             | Power on reset higher threshold                             | Measured @VCORE<br>VDD increasing                                            |     |     | 3.7  | V    |
| VTH_UVLO_VDD                           | Under voltage lockout threshold @ VDD                       | VDD decreasing<br>Configurable in 50 mV<br>steps (Note 1)<br>(VBAT_UV_CRIT)  | 4.6 | 5.0 | 6.15 | V    |
| VTH_UVLO_ACC                           | Under voltage lockout threshold accuracy                    |                                                                              | -2  |     | +2   | %    |
| VHYST_UVLO_VDD                         | Under voltage lockout<br>hysteresis @ VDD                   | Configurable in 50 mV<br>steps (VBAT_UV_HYS)                                 | 50  | 200 | 400  | mV   |
| Vth_warn                               | Under voltage warning threshold                             | V <sub>DD</sub> decreasing<br>Configurable in 200 mV<br>steps (VBAT_UV_WARN) | 5.2 |     | 6.6  | V    |
| VTH_WARN_ACC                           | Under voltage warning threshold accuracy                    |                                                                              | -2  |     | +2   | %    |
| VTH_PG_PVC                             | Power voltage converter power good threshold                | Configurable in 100 mV steps (PVC_PG_ADJ)                                    | 2.5 | 3.0 | 5.0  | V    |
| VTH_PG_ACC                             | Power voltage converter<br>power good threshold<br>accuracy |                                                                              | -2  |     | +2   | %    |
| V <sub>HYST_PG_PVC</sub>               | Power voltage converter power good hysteresis               |                                                                              |     | 100 |      | mV   |
| T <sub>TH_WARN</sub><br>(Note 2)       | Thermal warning<br>threshold temperature                    |                                                                              | 110 | 125 | 140  | °C   |
| T <sub>TH_CRIT</sub><br>(Note 2)       | Thermal critical threshold temperature                      |                                                                              | 125 | 140 | 155  | °C   |
|                                        |                                                             |                                                                              |     |     |      |      |



## High Efficiency Dual Cell Switched Capacitor Divider

| Parameter | Description                            | Conditions                                                         | Min | Тур | Max | Unit |
|-----------|----------------------------------------|--------------------------------------------------------------------|-----|-----|-----|------|
|           | OFF mode                               | AUTOBOOT = 1                                                       |     |     |     |      |
| ten       | Time to ACTIVE from<br>POWER_DOWN mode | NONKEY_MODE= 1<br>after IC_EN asserted<br>NONKEY_DEBOUNCE =<br>001 |     |     | 500 | μs   |

Note 1 PVC requires 5.0 V minimum setting for correct operation.

**Note 2** Thermal thresholds are non-overlapping.

### 7.2 Internal Oscillator

#### **Table 6: Internal Oscillator Characteristics**

Unless otherwise noted, the following is valid for  $T_J$  = -40 °C to +125 °C,  $V_{DD}$  = 5 V to 10.5 V

| Parameter | Description                            | Conditions     | Min | Тур | Max | Unit |
|-----------|----------------------------------------|----------------|-----|-----|-----|------|
| fosc      | Internal oscillator frequency          |                |     | 6   |     | MHz  |
| fosc_acc  | Internal oscillator frequency accuracy | After trimming | -5  |     | +5  | %    |

### 7.3 Power Voltage Converter

### **Table 7: Power Voltage Converter Characteristics**

Unless otherwise noted, the following is valid for  $T_J = -40 \ ^{o}C$  to  $+125 \ ^{o}C$ ,  $V_{DD} = 5 \ V$  to  $10.5 \ V$  and typical external components

| Parameter            | Description                                       | Conditions                                           | Min | Тур                          | Max   | Unit |  |
|----------------------|---------------------------------------------------|------------------------------------------------------|-----|------------------------------|-------|------|--|
| V <sub>DD</sub>      | Supply voltage                                    | $V_{DD} = V_{BAT}$                                   | 5.0 |                              | 10.5  | V    |  |
| Vo_pvc               | Power voltage converter output voltage            | Iout = 0                                             |     | 50                           |       | %    |  |
| Io_max_pvc           | Power voltage converter maximum output current    |                                                      |     |                              | 10    | A    |  |
| I <sub>LIM_PVC</sub> | Power voltage converter<br>current limit          | Configurable in 450 mA steps (PVC_ILIM)              | 4.8 |                              | 11.55 | A    |  |
|                      | Power voltage converter<br>current limit accuracy | I <sub>O</sub> = I <sub>LIM_PVC</sub> trimming range | -20 |                              | +20   | %    |  |
|                      | current limit accuracy                            | I <sub>O</sub> = 10 A                                | -10 |                              | +10   |      |  |
| I <sub>ALARM</sub>   | Current alarm                                     |                                                      |     | 80 %<br>I <sub>LIM_PVC</sub> |       | A    |  |
| CFLY                 | External flying capacitors                        | Nominal (Note 1)                                     |     | 2 * 47                       |       | μF   |  |
| Co_pvc               | External output capacitor                         | Nominal                                              |     | 4.7                          |       | μF   |  |
| CLOAD                | External load capacitor                           |                                                      |     | 47                           | 470   | μF   |  |
| CBS_PVC              | External boot strap capacitors 1 and 2            | Nominal                                              |     | 10                           |       | nF   |  |
| CIN_PVC              | External decoupling capacitor                     | Nominal                                              |     | 2 * 4.7                      |       | μF   |  |
| ISTUP_PVC            | Power voltage converter start-up current          | Configurable in 500 mA steps (I_STUP_PVC)            | 500 |                              | 2000  | mA   |  |

#### **Datasheet**

**Revision 3.6** 



## High Efficiency Dual Cell Switched Capacitor Divider

| Parameter         | Description                                          | Conditions                                                                                                                                           | Min  | Тур | Max | Unit |
|-------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| fsw_pvc           | Power voltage converter switching frequency          | Fixed frequency mode                                                                                                                                 |      | 500 |     | kHz  |
| η <sub>peak</sub> | Power converter peak<br>efficiency                   | V <sub>DD</sub> = 7.4 V<br>fixed frequency mode /<br>auto. frequency mode                                                                            |      | 98  |     | %    |
| ηρνς              | Power voltage converter efficiency                   | $V_{DD} = 7.4 V$<br>$I_{OUT} = 30 \text{ mA to 3 A},$<br>auto. frequency mode                                                                        | 97.5 |     |     | %    |
| ηрис              | Power voltage converter efficiency                   | $V_{DD} = 7.4 V$<br>$I_{OUT} = 500 \text{ mA to 8 A,}$<br>fixed frequency mode<br>$I_{OUT} = 10 \text{ mA to 5.5 A}$<br>auto. frequency mode         |      | 95  |     | %    |
| ηрусмs            | Power voltage converter<br>efficiency (master/slave) | $V_{DD} = 7.4 V$<br>$I_{OUT} = 1 A \text{ to } 15 A$ ,<br>fixed frequency mode<br>$I_{OUT} = 10 \text{ mA to } 10 \text{ A}$<br>auto. frequency mode |      | 95  |     | %    |
| IQ_PVC            | PVC quiescent current                                | V <sub>DD</sub> = 7.4 V<br>no load<br>auto. frequency mode                                                                                           |      | 13  |     | μΑ   |

**Note 1** Effective capacitance must be  $C_{FLY} \ge 18 \ \mu F @ 5 \ V$ ,  $I_{RMS} = 8 \ A$ 

## 7.4 VCORE

### Table 8: VCORE Characteristics

Unless otherwise noted, the following is valid for  $T_J$  = -40  $^{\circ}C$  to +125  $^{\circ}C$ ,  $V_{DD}$  = 5 V to 10.5 V

| Parameter       | Description                                        | Conditions                                    | Min | Тур | Max  | Unit |
|-----------------|----------------------------------------------------|-----------------------------------------------|-----|-----|------|------|
| V <sub>DD</sub> | Supply voltage                                     | $V_{DD} = V_{BAT}$                            | 5.0 |     | 10.5 | V    |
| Vo_vcore        | Output voltage @<br>VCORE                          |                                               |     | 4.0 |      | V    |
| IO_VCORE        | Max load on VCORE                                  |                                               |     |     | 20   | mA   |
| Vo_vcore_acc    | Accuracy of output<br>voltage at VCORE             |                                               | -5  |     | +5   | %    |
| Co_vcore        | External output<br>capacitance @<br>VCORE (Note 1) | Including voltage and temperature coefficient |     | 2.2 |      | μF   |

Note 1 Effective external capacitance should be min 0.5  $\mu$ F, max 1.3  $\mu$ F and is typically 1.0  $\mu$ F.

**Datasheet** 

## 7.5 **VDDIO**

### Table 9: VDDIO Characteristics

Unless otherwise noted, the following is valid for  $T_J = -40$  °C to +125 °C,  $V_{DD} = 5$  V to 10.5 V

| Parameter | Description                                | Conditions                                                                       | Min | Тур | Max | Unit |
|-----------|--------------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
| Vddio     | Internal VDDIO<br>voltage rail             | Internally generated, no<br>external capacitor<br>Configurable via<br>VDDIO_CONF | 1.5 | 1.8 | 3.3 | v    |
| VDDIO_ACC | Accuracy of internal<br>VDDIO voltage rail |                                                                                  | -5  |     | +5  | %    |

## 7.6 Digital I/O Characteristics

#### Table 10: Digital I/O Characteristics

Unless otherwise noted, the following is valid for  $T_J$  = -40  $^{o}C$  to +125  $^{o}C,\,V_{DD}$  = 5 V to 10.5 V, VDDIO enabled

| Parameter          | Description                                 | Conditions              | Min                                                  | Тур | Max               | Unit |
|--------------------|---------------------------------------------|-------------------------|------------------------------------------------------|-----|-------------------|------|
| VIH_ONKEY          | HIGH level input<br>voltage @ pin<br>nONKEY |                         | 1.1                                                  |     |                   | V    |
| VIL_ONKEY          | LOW level input<br>voltage @ pin<br>nONKEY  |                         |                                                      |     | 0.4               | V    |
| VHYS_ONKEY         | Hysteresis voltage<br>@<br>pin nONKEY       |                         |                                                      | 100 |                   | mV   |
| VIH_IC_EN          | IC_EN<br>Input HIGH voltage                 | NONKEY_MODE = 0x1       | 0.7*VCO<br>RE                                        |     |                   | V    |
| VIL_IC_EN          | IC_EN<br>Input LOW voltage                  | NONKEY_MODE = 0x1       |                                                      |     | 0.3*<br>VCOR<br>E | V    |
| Ro_pu_gpo          | Pull-up resistor @<br>GPO                   |                         |                                                      | 24  |                   | kΩ   |
| RI_PD_GPI          | Pull-down resistor<br>@ GPI                 |                         |                                                      | 210 |                   | kΩ   |
| $R_{I\_PU\_ONKEY}$ | Pull-up resistor @<br>nONKEY                | To VCORE                |                                                      | 21  |                   | kΩ   |
| Vін                | GPI_0-1, SCL,<br>SDA,<br>Input HIGH voltage |                         | 0.7*Voidd                                            |     |                   | V    |
| VIL                | GPI_0-1, SCL,<br>SDA,<br>Input LOW voltage  |                         |                                                      |     | 0.3*<br>Vddio     | V    |
| Vон                | GPO_0-1<br>Output HIGH<br>voltage           | Push-pull mode<br>@1 mA | 0.8*<br>(V <sub>CORE</sub> or<br>V <sub>DDIO</sub> ) |     |                   | V    |

Datasheet

**Revision 3.6** 





| Parameter        | Description                                  | Conditions                                         | Min    | Тур | Max      | Unit |
|------------------|----------------------------------------------|----------------------------------------------------|--------|-----|----------|------|
| V <sub>OL1</sub> | GPO_0-1, SDA,<br>Output LOW<br>voltage       | @I <sub>OL</sub> = 1 mA                            |        |     | 0.1      | V    |
| Vol3             | SDA,<br>Output LOW<br>voltage                | @I <sub>OL</sub> = 3 mA                            |        |     | 0.24     | V    |
| Vol20            | SDA<br>Output LOW<br>voltage                 | @I <sub>OL</sub> = 20 mA                           |        |     | 0.4      | V    |
| Cgpo_load        | GPO_0-1<br>Maximum<br>capacitive load        |                                                    |        |     | 50       | pF   |
| CIN_I2C          | CLK, SDA<br>Input capacitance                |                                                    |        | 2.5 | 10       | pF   |
| tsp              | CLK, SDA<br>Spike suppression<br>pulse width | Fast-mode / Fast-mode Plus<br>High-speed (Hs) mode | 0<br>0 |     | 50<br>10 | ns   |



## High Efficiency Dual Cell Switched Capacitor Divider

# 8 I<sup>2</sup>C Control Bus



#### Figure 6: I<sup>2</sup>C Bus Timing

#### Table 11: I<sup>2</sup>C Control Bus Characteristics

Unless otherwise noted, the following is valid for  $T_{\rm J}$  = -40  $^{\rm o}C$  to +125  $^{\rm o}C$ 

| Parameter        | Description                                | Conditions        | Min        | Мах  | Unit |
|------------------|--------------------------------------------|-------------------|------------|------|------|
| t <sub>BUF</sub> | Bus free time from STOP to START condition |                   | 0.5        |      | μs   |
| Cb               | Bus line capacitive load                   |                   |            | 150  | pF   |
| Standard-mod     | le / Fast-mode / Fast-mode Plus            |                   | <u> </u>   |      |      |
| f <sub>SCL</sub> | Clock frequency @ pin SCL                  |                   | 0 (Note 1) | 1000 | kHz  |
| tsu_sta          | START condition set-up time                |                   | 0.26       |      | μs   |
| th_sta           | START condition hold time                  |                   | 0.26       |      | μs   |
| tw_c∟            | Clock LOW duration                         |                   | 0.5        |      | μs   |
| tw_сн            | Clock HIGH duration                        |                   | 0.26       |      | μs   |
| t <sub>R</sub>   | Rise time @ pin SCL and SDA                | Input requirement |            | 1000 | ns   |
| tF               | Fall time @ pin SCL and SDA                | Input requirement |            | 300  | ns   |
| tsu_p            | Data set-up time                           |                   | 50         |      | ns   |
| t <sub>H_D</sub> | Data hold time                             |                   | 0          |      | ns   |
| High-Speed M     | ode                                        |                   | •          |      |      |
| fclk_Hs          | Clock frequency @ pin SCL                  |                   | 0 (Note 1) | 3400 | kHz  |
| tsu_sta_hs       | START condition set-up time                |                   | 160        |      | ns   |
| th_sta_hs        | START condition hold time                  |                   | 160        |      | ns   |
| tw_cL_нs         | Clock LOW duration                         |                   | 160        |      | ns   |
| tw_cн_нs         | Clock HIGH duration                        |                   | 60         |      | ns   |
| tr_Hs            | Rise time @ pin SCL and SDA                | Input requirement |            | 160  | ns   |
| tF_HS            | Fall time @ pin SCL and SDA                | Input requirement |            | 160  | ns   |
| tsu_d_нs         | Data set-up time                           |                   | 10         |      | ns   |
| tн_d_нs          | Data hold time                             |                   | 0          |      | ns   |
| tsu_sтo_нs       | STOP condition set-up time                 |                   | 160        |      | ns   |



### High Efficiency Dual Cell Switched Capacitor Divider

Note 1 Maximum clock period is 38 ms if OTP control I2C\_TO\_EN is enabled.

# 9 **Typical Characteristics**

### 9.1 Standalone Operation



Figure 7: DA9313 Efficiency Automatic Mode Standalone



#### Figure 8: DA9313 Efficiency Fixed Frequency Mode Standalone

| Datasheet | Revision 3.6 | 16-Jun-2023 |
|-----------|--------------|-------------|
|           |              |             |



Figure 9: DA9313 Output Voltage Drop Automatic Mode Standalone



## 9.2 Master/Slave Operation

Figure 10: DA9313 Efficiency Automatic Mode Master/Slave







Figure 12: DA9313 Output Voltage Drop Automatic Mode Master/Slave

| Dat | 20  | ho | ot |
|-----|-----|----|----|
| Dai | as. | пе | eι |

## **10 Functional Description**

DA9313 is a 2S compliant high-voltage power converter that generates an unregulated 1S output voltage ( $V_{OUT}$ ) of half of  $V_{IN}$  using a capacitive interleaved charge-pump divider.  $V_{OUT}$  is a 10 A peak current output in standalone configuration and 20 A peak current when driven from two DA9313 chips paired in master/slave configuration.

Host communication is not required for operation with OTP loading to configure DA9313 on start-up. However, an I<sup>2</sup>C interface is available for host configuration of the register map if required. In addition, the GPIOs can be configured as nIRQ for fault signaling and recovery. An internal LDO can be enabled to supply VDDIO if required.

### 10.1 Start Up

DA9313 is OTP configured as a standalone or master/slave variant. The OTP variants are described in a separate document.

### 10.1.1 Standalone Operation

DA9313 starts as a standalone device as default, when master/slave operation is not enabled (MSTSLV\_IF\_EN bit is set to 0).

On battery insertion the full OTP content is loaded to the register map. DA9313 self-checks that the system is stable and then proceeds to ACTIVE Mode or POWER\_DOWN Mode as configured by the AUTOBOOT bit.

POWER\_DOWN mode is an ultra-low power state of the system implemented to extend the shelf life of applications with a battery connected during shipping and before first user boot. DA9313 can be brought from POWER\_DOWN mode to ACTIVE mode via a user press of the nONKEY pin (the user, or external IC, activated power on/off button). Once in ACTIVE mode the system will perform as configured in either automatic or fixed frequency mode, see section 10.3.3.

To ensure minimal quiescent current requirements the oscillator is enabled only on demand, see section 11.8. If necessary, the system can safely transfer clocking from the internal oscillator to an external clock (within the specified operating frequency, see Table 6) via GPIO configuration, see section 10.2.1.4.

DA9313 responds to critical faults by power cycling the device to protect circuitry, see section 11.5.

### 10.1.2 Master/Slave Operation

DA9313 starts in master/slave mode when MSTSLV\_IF\_EN bit is set to 1. GPIO\_0 operates as the master/slave interface (MS\_IF) and is pulled down internally. On the master device, GPIO\_1 should not be driven externally. To configure the device as slave, GPIO\_1 should be tied to VCORE of the slave device, see Figure 2. DA9313 will remain in this state unless a cold boot is performed by removing the battery.

The master takes control over the slave in such a way that the slave always operates in POWER\_DOWN Mode.



### 10.1.2.1 Master Operation

In master operation, GPIO\_0 operates as the master slave interface (MS\_IF) and provides the PVC phase and enable/disable sequencing controls from the master to the slave. The start-up time is extended to ensure that the slave device completes the cold boot to POWER\_DOWN mode sequence. Once the slave device has entered POWER\_DOWN Mode, the master device enters ACTIVE Mode and GPIO\_0 is configured as a push-pull GPO for use as a master/slave interface (MS\_IF).

After the master device has entered ACTIVE mode, the master PVC triggers the slave PVC over the MS\_IF. GPIO\_1 is functional in the master and can be configured via I<sup>2</sup>C.

#### NOTE

All master IOs, GPIO\_1 and I<sup>2</sup>C, are supplied from VCORE in master mode not VDDIO. Thus I<sup>2</sup>C communications are only possible if host I<sup>2</sup>C IOs also run from a 4 V supply, or are externally level shifted.

#### 10.1.2.2 Slave Operation

When the device is operating as slave, it goes directly to POWER\_DOWN Mode. There is no communication to the slave (slave I<sup>2</sup>C lines are grounded) and the master controls the slave PVC directly via MS\_IF.

### **10.2 Interface Functions**

DA9313 incorporates two general purpose input/output pins (GPIOs) and a dual mode onkey (nONKEY) pin. Functions are assigned to the GPIOs via GPIO\_CTRL and GPIO\_CTRL\_2 registers and to nONKEY via NONKEY\_MODE in the MODE\_CTRL register.

| GPIO   | Input Functionality                       | Output Functionality                | Alternative Functionality                     |
|--------|-------------------------------------------|-------------------------------------|-----------------------------------------------|
| GPIO_1 | GPI (Note 1)<br>PVC_EN<br>SLEEP_EN        | GPO (Note 1)<br>PG<br>nIRQ (Note 1) | Digital clock input (Ext_Clk_Inp)<br>SLAVE_ID |
|        | PWC                                       |                                     |                                               |
| GPIO_0 | GPI (Note 1)<br>PVC_EN<br>SLEEP_EN<br>PWC | GPO (Note 1)<br>PG<br>nIRQ (Note 1) | Master/slave control interface (MS_IF)        |

**Note 1** Valid when I<sup>2</sup>C is enabled

#### 10.2.1 GPIOs

A power good (PG) indicator can be routed to either GPIO for host power up sequencing. The power voltage converter enable, disable, and status field, PVC\_EN, can be controlled via I<sup>2</sup>C or GPI. The system controller can also be moved to a configurable SLEEP mode via I<sup>2</sup>C or GPI control.

#### NOTE

When DA9313 is in master/slave mode all GPI's must be referenced to VCORE.

#### 10.2.1.1 PVC Enable

The PVC can be disabled by an external PMIC (supplied from a different rail to the DA9313 PVC output). This function is only provided in ACTIVE Mode and SLEEP Mode when VDDIO\_EN bit is high.

Either GPIO\_1 or GPIO\_0 can be configured as a PVC\_EN pin via the GPIO\_CTRL register, GPIO\_1\_PIN and GPIO\_0\_PIN. The PVC\_EN pin controls the PVC\_EN bit in the PVC\_CTRL

```
Datasheet
```

16-Jun-2023

register, allowing read-back of the current setting. The PVC\_EN bit can also be controlled over I<sup>2</sup>C when not set to be driven from GPIO\_1 or GPIO\_0.

#### 10.2.1.2 SLEEP Enable

In order to reduce power consumption to a minimum, the host processor can send DA9313 into SLEEP Mode. SLEEP mode is a configurable mode with configuration via the SLEEP\_CTRL register. This function is available in ACTIVE Mode and SLEEP mode when VDDIO\_EN bit is high.

Any GPI pin can be configured as SLEEP\_EN via the GPIO\_1\_PIN and GPIO\_0\_PIN bits. The SLEEP\_EN pin controls the SLEEP status bit in the MODE\_CTRL register allowing read-back of the current setting. The SLEEP bit can also be controlled over I<sup>2</sup>C when not set to be driven from GPI, see section 11.4.

#### 10.2.1.3 Power Cycle

The power cycle (PWC) input allows the host to perform a power cycle of DA9313 with OTP reload. This function is provided in ACTIVE Mode and SLEEP Mode when VDDIO\_EN bit is high.

Any GPI pin can be configured as PWC via the GPIO\_1\_PIN and GPIO\_0\_PIN bits. After PWC assertion DA9313 de-asserts the power good (PG) pin for 10  $\mu$ s and then initiates a power cycle.

The GPI\_RESET bit is set in the FAULT\_LOG for host read-back following power cycle back to ACTIVE mode.

#### 10.2.1.4 Clock Input

GPIO\_1 supports the connection of an external oscillator delivering the target 6 MHz, see Table 6, to the system. This requires that GPIO\_1 is selected for external clock input (Ext\_Clk\_Inp) via GPIO\_1\_PIN. The GPI does not generate any event in this case.

The switch over from the internal to external clock occurs on the falling edge of the clock. If the external clock is not present, a clock detect switches control to the internal clock. In this case, I<sup>2</sup>C communication is possible.

#### 

Removing an external clock without first reverting the internal clocking GPI setting may damage the device.

#### 10.2.1.5 Output Ports

Output ports (GPOs) are supplied from the internal rail (VCORE or VDDIO) and can be configured to be open drain or push-pull (selected via GPIO\_1\_MODE or GPIO\_0\_MODE). If a GPO is used as a push-pull driver VDDIO has to be enabled. GPOs can also be supplied from an external rail by disabling the internal 20 k $\Omega$  pull-up resistor in open-drain mode.

If the output ports are defined as general purpose outputs (GPOs), the low/high level is defined in register bits GPIO\_1\_TYPE or GPIO\_0\_TYPE. If the output ports are associated to power good (PG), defined by GPIO\_1\_PIN and GPIO\_0\_PIN, the GPIO\_1\_TYPE or GPIO\_0\_TYPE fields indicates the active low/high characteristics.

#### NOTE

In master/slave mode, with GPIO\_1 operating in open drain with an external pull-up, the pull-up resistor must be > 820 k $\Omega$  to prevent a false SLAVE\_ID recognition.

### 10.2.1.6 Power Good Indication

Power good (PG) voltage monitoring at the PVC output can be enabled. The PG function monitors the VOUT rail and informs the host processor about a power cycle in advance of the power cycle occurring. PG indication is selected via GPIO\_1\_PIN or GPIO\_0\_PIN.

The voltage monitoring threshold can be configured between 2.5 V and 5 V in 100 mV steps via PVC\_PG\_ADJ. When the voltage drops below the VTH\_PG\_PVC threshold, the event E\_PVC\_PG is generated and the PG pin is de-asserted. Active level is configurable via GPIO\_0\_TYPE.

After an under voltage condition has been triggered, the indicator will return back to PG after the output voltage has recovered above VTH\_PG\_PVC + VHYS\_PG\_PVC, see Table 5.

When a power cycle is initiated the PG will be always be de-asserted for 10  $\mu$ s in advance of the power cycle occurring before exiting ACTIVE or SLEEP mode.

#### 10.2.1.7 nIRQ

GPIO\_0 and GPIO\_1 both support an nIRQ function that indicates that an interrupt causing event has occurred. The related event and status information, such as warnings about temperature and voltages, over-current fault conditions or status changes at GPI ports, is available in the EVENT and STATUS registers.

The nIRQ output is enabled via GPIO\_1\_PIN or GPIO\_0\_PIN.

nIRQ can be push-pull or open drain, selected via GPIO\_1\_TYPE or GPIO\_0\_TYPE, and can be active LOW or active HIGH.

The EVENT registers hold information about the events that have occurred. Events are triggered by a status change at the monitored signals. When an event bit is set the nIRQ signal is asserted, unless this interrupt is masked by the appropriate in MASK register.

The masked bits only mask the nIRQ assertion, and do not suppress the event generation. The nIRQ is not released until all event bits are cleared by writing a 1 to the appropriate EVENT register bits. New events which have occurred during the reading of the EVENT register are held until the register has been cleared; ensuring that host processor does not miss them.

### 10.2.2 **nONKEY**

The nONKEY pin can be configured via the NONKEY\_MODE register. It can operate as a user power button or as a level sensitive IC\_EN pin, which allows the DA9313 state to be controlled from the GPO of another device.

The nONKEY input port is always enabled to ensure that activities which should generate an application wake-up or power down are always captured. The level of the debounced signal is provided by the status flag nONKEY.

#### NOTE

The nONKEY port should be never externally overdriven to a voltage higher than VCORE.

#### 10.2.2.1 Event Generation

In ACTIVE or SLEEP modes a press of nONKEY causes an IRQ assertion if not suppressed via the interrupt mask M\_nONKEY.

The event can be generated from either the rising or the falling edge of the nONKEY pin via NONKEY\_PIN setting:

0: An E\_nONKEY event is generated when the debounced signal from port nONKEY goes low (asserting edge). If not masked, an interrupt is signaled to the host via nIRQ.

1: An E\_nONKEY event is generated when the debounced signal from port nONKEY goes high (de asserting edge). If not masked, an interrupt is signaled to the host via nIRQ.

Datasheet

**Revision 3.6** 



#### 10.2.2.2 Press Detection

Host notification of button presses via a maskable interrupt is available from the STATUS register, field nONKEY. A configurable long press can be used to trigger a power cycle of the device as a blue-screen lock up escape.

#### 10.2.2.3 Wake Up

When DA9313 is in POWER\_DOWN mode a user press of the nONKEY, for longer than the configured debounce setting in NONKEY\_DEBOUNCE, triggers a transition to ACTIVE mode.

#### NOTE

Subsequent de-asserting edges of the nONKEY following a wake-up from POWER\_DOWN require a release of the external button and new assertion to generate subsequent events.

#### 10.2.2.4 Long Press

When DA9313 is in ACTIVE mode, a user press of the nONKEY, for longer than the configured debounce setting in NONKEY\_DEBOUNCE plus the KEY\_DELAY and SHUT\_DELAY settings, triggers a power cycle which results in the device entering ACTIVE or POWER\_DOWN mode (depending on the settings in NONKEY\_CYCLE). If a long press of nONKEY has been detected, DA9313 will power cycle in 1 s unless this bit is cleared by the host, see E\_KEY\_RESET.

#### 10.2.2.5 External IC Enable

The operation of the pin as an external IC enable (IC\_EN) is configured in OTP via NONKEY\_MODE. In this mode, the pin must be driven externally to VCORE or pulled to ground. The level of the nONKEY port controls transitions between ACTIVE (IC\_EN high) and POWER\_DOWN (IC\_EN low).

- For MSTSLV\_IF\_EN = 0 and 1, if NONKEY\_MODE = 1 (IC\_EN mode) then AUTOBOOT must be set to 0.
- For MSTSLV\_IF\_EN = 1, if NONKEY\_MODE = 1 (IC\_EN mode) then the nONKEY pin of the slave must be connected to PGND.

During cold boot it is the responsibility of the host processor and the external application to make sure that the level of IC\_EN is correct. There should be external resistors, in the 100 k $\Omega$  range, defining the correct level when the port is not actively driven.

The FAULT\_TIME system controller state is bypassed when moving from ACTIVE to POWER\_DOWN due to IC\_EN de assertion but is still enabled for fault handling.

#### NOTE

When NONKEY is set as IC\_EN, SLEEP mode has a restricted usage. System behavior is only guaranteed if SLEEP mode is entered / exited via I<sup>2</sup>C/GPI while IC\_EN is high, using SL\_nONKEY\_CONT as SLEEP mode exit is invalid as this will bring chip to POWER\_DOWN on the de-asserting edge of IC\_EN

### **10.3 Power Voltage Converter**

The high efficiency 2S to 1S power voltage converter (PVC) is capable of supplying multiple 1S voltage rails with up to 10 A output current. The dual phase interleaved operation ensures an almost constant input current, thereby highly improving the application design against noise.

### 10.3.1 PVC Output Voltage

The PVC can be configured via OTP or  $I^2C$  and outputs a non-regulated voltage which is nominally half of the input voltage, in the case where no load is applied. When a current ( $I_{OUT}$ ) is drawn at the  $V_{OUT}$  node and the PVC is switching at frequency of  $f_{SW_PVC}$ , the output voltage is determined as:

$$V_{OUT} = \frac{V_{IN}}{2} - R_{EQ} \cdot I_{OUT}$$

Where:

 R<sub>EQ</sub> is a function of the sum of all resistances in the input/output power path (including the power device's on-resistance and the PCB routing resistance) as well as the switching frequency, C<sub>FLY</sub> and PCB parasitics.

The voltage ripple at  $V_{OUT}$  can be first order approximated as the voltage drop due to the discharge of the  $C_{FLY}$  capacitor in half of the period at an  $f_{SW_PVC}$  switching frequency, plus the discharge voltage of the output  $V_{OUT}$  capacitor during a typical 30 ns short dead time for phase switch. In addition, the PVC provides an optional hardware enable/disable via selectable GPI, configured via the PVC\_EN register field, see section 10.2.1.1.

### 10.3.2 PVC Start-Up

The PVC can be OTP configured to enable on entry to ACTIVE mode and to run in automatic (mixed DCM and CCM based on load sensing) or in fixed frequency (CCM). Alternatively the PVC can be set to CCM in ACTIVE mode and to run in automatic in SLEEP mode. See section 10.3.3.

During PVC start-up, the PVC does not switch and the flying capacitors  $C_{FLY}$  are connected in parallel to the output capacitor  $C_{LOAD}$ . An internal current source charges the capacitors up to a voltage value close to the target average in normal operation. The internal current source can be configured from 500 mA to 2000 mA via I\_STUP\_PVC.

At the end of the start-up phase the normal switching operation of the PVC is restored.

#### NOTE

A start-up phase with an output load greater than I\_STUP\_PVC will not be successful. The PVC has a ramp-up timer which checks the ramp-up happens in approx. 20 ms. If the output voltage has not reached a value close to  $V_{DD}/2$  at this time this indicates a failure condition and the regular switching is not started. This is reported as PVC\_RAMPUP in FAULT\_LOG.

#### 

To avoid damage to the device, the PVC output must reach  $V_{DD}/2 - 80$  mV before a load greater than half of I\_STUP\_PVC can be applied to its output.

### 10.3.3 PVC Operating Modes

#### 10.3.3.1 Standalone Mode

When the PVC is enabled, the operating mode is defined by the PVC\_MODE register field. The PVC operates either in fixed frequency (PVC\_MODE= 0) or in automatic frequency mode (PVC\_MODE= 1).

In automatic frequency mode, the switching frequency is not always constant, see Figure 13. The PVC operates in continuous conduction mode (CCM) at high loads and moves to discontinuous conduction mode (DCM) as soon as the load becomes lower than a certain threshold.

- When the load decreases, the V<sub>OUT</sub> voltage increases over the V<sub>PVC\_DROP</sub> threshold and the PVC moves from CCM to DCM.
- When the load increases again and the V<sub>OUT</sub> voltage decreases by V<sub>PVC\_HYST</sub> below V<sub>PVC\_DROP</sub> and the PVC moves back from DCM to CCM.

Operating in automatic frequency mode extends the efficiency range to low levels of output loads, enabling the PVC to supply a low voltage PMIC in low power mode over a long period.



#### Figure 13: Master Slave Timing in Automatic Frequency Mode

#### 10.3.3.2 Master/Slave Operation

The master device behaves in the same way as a standalone device, see section 10.3.3.1, with additional  $V_{OUT}$  monitoring at  $V_{MSI}$  level (see Note below). This monitoring is used to trigger the slave device via the master/slave interface (MS\_IF). The level at which the master triggers the slave is defined in PVC\_MS\_DROP.

When the  $V_{OUT}$  voltage decreases beyond  $V_{MSI}$  due to progressive output loading, the master DA9313 enables the slave DA9313 over MS\_IF.

When the V<sub>OUT</sub> voltage increases above V<sub>MSI</sub> + V<sub>PVC\_MS\_HYST</sub> (defined in PVC\_MS\_HYST), the master DA9313 disables the slave DA9313 over MS\_IF.

Disabling the master PVC triggers a shutdown of the slave PVC over MS\_IF.

| NOTE |  |  |
|------|--|--|
|      |  |  |

 $V_{MSI} = V_{CCM} - V_{PVC}MS_DROP$ 

Where:

- VCCM = (VBAT/2 VPVC\_DROP VPVC\_HYSTMAX)
- V<sub>PVC\_HYSTMAX</sub> is a constant value of 30 mV

### 10.3.4 PVC Power Down

During PVC power down, the PVC does not switch and the flying capacitors  $C_{FLY}$  are connected in parallel to the output capacitor  $C_{LOAD}$ . An internal pull-down is used to ensure the PVC is in a defined start condition. When the output voltage drops below the threshold of 1 V, the PVC can accept a restart.

In master/slave configuration, power down is synchronized by the master/slave interface (MS\_IF) in a way where both devices connect the flying capacitors ( $C_{FLY}$ ) in parallel to the output capacitor ( $C_{LOAD}$ ) at the same time. These capacitors are discharged by the master.

### 10.3.5 PVC Current Limit

The configurable integrated current limit is aimed to protect DA9313's power stages and the external components from excessive current.

When hitting the current limit ILIM PVC (configured in PVC\_ILIM) DA9313 enters FAULT RECOVERY.

DA9313 provides an indication that the system current is approaching the critical limit, before hitting the current limit itself, allowing an active host processor to take some countermeasures.

When the warning threshold I<sub>ALARM</sub> is reached the event E\_PVC\_OC\_WARN is generated. The status of the over-current alarm comparator can be read back on FAULT\_LOG via the I<sup>2</sup>C control interface.



# **11 Operating Modes**



Figure 14: Operating Modes

| - 4    | _    |     |    |     |
|--------|------|-----|----|-----|
| <br>ат | 2    | sh  | 00 | ЭΤ. |
| a      | .с., | 511 |    | ~   |

16-Jun-2023

### **11.1 OFF Mode (HARDRESET)**

DA9313 is in OFF mode without being supplied or with a low supply, when  $V_{O_VCORE} \le V_{TH_LO_POR}$ . The only circuitry enabled is the VCORE regulator and its voltage supervision. The digital core is kept reset in OFF mode.

When  $V_{O_VCORE} \ge V_{TH_HI_POR}$  DA9313 transitions from OFF mode to ACTIVE mode or to POWER\_DOWN mode, depending on the AUTOBOOT setting.

### 11.2 POWER\_DOWN Mode

The POWER\_DOWN mode is the lowest quiescent current operating mode with a valid input voltage. It can support a shelf mode for applications with integrated battery packs, which allows connecting pre-charged batteries before the user enables the device for the first time.

PVC, oscillator, and analog references are disabled, only the nONKEY sense circuit is left running on VCORE. A nONKEY wake press will transition the system to ACTIVE, see section 10.2.2.3.

### 11.3 ACTIVE Mode

ACTIVE mode is the main operating mode of DA9313 and is entered into after OTP load. The PVC is then automatically turned on and operates in the configured mode.

#### NOTE

The host processor should wait for DA9313 to reach the ACTIVE mode following a start-up from OFF or POWER\_DOWN before starting the I<sup>2</sup>C communication with DA9313, see Table 5 for timing details.

After the application starts up, the host processor should always read the FAULT\_LOG register to determine which one of the following sequences occurred before ACTIVE mode was enabled:

- from a fault condition (dedicated fault bit)
- from OFF during cold boot (POR bit)
- from power cycle due to long press of nONKEY
- from power cycle initiated via SOFTRESET write
- from power cycle initiated by PWC

### 11.4 SLEEP Mode

SLEEP mode is used to support application low power modes with lower quiescent current. The mode can be entered into and exited from by register write or via GPI. An optional exit via nONKEY is also supported when VDDIO has been disabled in SLEEP mode.

SLEEP mode is configurable via the SLEEP\_CTRL register, see Table 13 for configuration options.

- To enter SLEEP mode via I<sup>2</sup>C, assert the SLEEP bit in the MODE\_CTRL register.
- To enter SLEEP mode via GPI, configure GPIO\_1\_PIN or GPIO\_0\_PIN to SLEEP\_EN. The level of the GPI controls entry into SLEEP mode and exit back to ACTIVE mode.

ACTIVE configuration settings are re-applied on exit of SLEEP mode.

| Control bit  | Block                                                                                                                                                     |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PVC_SL       | PVC operation in SLEEP mode:<br>0: no change<br>1: automatic frequency mode                                                                               |  |
|              | The PVC is changed to automatic frequency mode (variable frequency).<br>PVC_MODE setting is overwritten (old value restored at the exit of SLEEP<br>mode) |  |
| PVC_DIS_SL   | PVC enable control, in SLEEP mode:<br>0: no change<br>1: PVC disabled                                                                                     |  |
|              | The PVC is disabled                                                                                                                                       |  |
|              | PVC_EN setting is overwritten (old value restored at the exit of SLEEP mode)                                                                              |  |
| VDDIO_DIS_SL | Control VDDIO supply enable, in SLEEP mode:<br>0: no change<br>1: VDDIO rail disabled.                                                                    |  |

### 11.5 FAULT RECOVERY Mode

DA9313 responds to critical under-voltage, over-current, and over-temperature conditions and safely power cycles the device through FAULT RECOVERY mode. Fault events are captured in the FAULT\_LOG register for host interrogation on reboot and warning levels generate maskable interrupt events.

FAULT RECOVERY is a temporary mode and is automatically entered and exited depending on fault condition presence. DA9313 enters FAULT RECOVERY mode from ACTIVE or SLEEP mode. In POWER\_DOWN mode there is no supervision therefore FAULT RECOVERY mode cannot be entered.

The device waits for a configurable FAULT\_TIME, when the PVC is disabled, to ensure discharge of all critical nodes in the application before any attempt to reboot. DA9313 automatically exits FAULT RECOVERY mode when the fault condition has expired.

The FAULT\_LOG register can be reset by a register write of 1 to the appropriate register bit.

### 11.5.1 Input Under-Voltage

 $V_{BAT}$  voltage is continuously sensed, except in RESET and POWER\_DOWN modes, by dedicated analog circuitry based on two configurable levels: a warning level,  $V_{TH_WARN}$  and a shutdown level,  $V_{TH_UVLO_VDD}$ .

The upper comparator triggers a warning if  $V_{BAT}$  drops below  $V_{TH_WARN}$ . The lower comparator triggers a fault condition if  $V_{BAT}$  drops below  $V_{TH_UVLO_VDD}$ .

The  $V_{TH_UVLO_VDD}$  voltage threshold is configurable and can be set via VBAT\_UV\_CRIT\_THRSH from 4.6 V to 6.15 V (5.0 V default) in steps of 50 mV.

The  $V_{HYST\_UVLO\_VDD}$  hysteresis can be also be configured via VBAT\_UV\_HYS from 50 mV to 400 mV (200 mV default) in steps of 50 mV.

The V<sub>TH\_WARN</sub> voltage threshold is configurable and can be set via VBAT\_UV\_WARN from 5.2 V to 6.6 V in steps of 200 mV.

To reduce the current consumption of the block only the warning comparator is permanently on, the shutdown comparator is enabled on demand in the interval where  $V_{BAT}$  is below the warning threshold.

The critical under voltage threshold comparator is also debounced, this guarantees that short spikes do not trigger the application power-down.

When the warning comparator triggers, the status bit VBAT\_WARN is asserted and the event E\_VBAT\_WARN is generated. If not masked via M\_VBAT\_WARN, the output port nIRQ is asserted (providing a GPIO is configured as nIRQ). The host processor is then informed that the input voltage level is close to critical and it can take action such as powering down the application.

If the input voltage keeps dropping and the shutdown comparator is triggered the PVC is disabled and the VBAT\_UV\_CRIT bit is asserted in FAULT\_LOG. When the V<sub>BAT</sub> voltage recovers over  $V_{TH_UVLO_VDD} + V_{HYST_UVLO_VDD}$ , DA9313 enters ACTIVE mode after having performed an OTP read.

### 11.5.2 Over-Temperature

FAULT RECOVERY mode is entered when  $T_J \ge T_{TH_{CRIT}}$  and is exited when  $T_J < T_{TH_{CRIT}}$ . The TEMP\_CRIT bit is asserted in FAULT\_LOG.

### 11.5.3 PVC Current Limit

When the PVC hits the current limit, FAULT RECOVERY mode is entered and is immediately exited, because the root cause (current limit reached) is removed when the PVC is disabled. The PVC\_OC\_CRIT bit is asserted in FAULT\_LOG.

### 11.5.4 PVC Start-Up Failure

FAULT RECOVERY mode is entered when the PVC has failed its start-up procedure. This occurs when the output voltage has not reached a voltage close to VDD/2 within approximately 20 ms. FAULT RECOVERY mode is immediately exited and a new power up is started. The PVC\_RAMPUP bit is asserted in FAULT\_LOG.

### 11.6 VCORE Voltage Regulator

The VCORE supply is a 4 V rail internally generated by DA9313 for the internal analog and digital supply. It is always enabled except in OFF mode.

The additional VDDIO rail is internally generated directly from VCORE. The slave has VDDIO disabled.

VCORE is the only regulator with an external bypass capacitor and can supply up to 20 mA to an external circuit.

### **11.7 VDDIO Generation**

The VDDIO rail is internally generated by DA9313 from VCORE and is assigned to the I/O interfaces and to the GPIOs. The VDDIO is controlled via VDDIO\_EN bit. The rail assignment determines the IO voltage levels and logical thresholds see section 7.5. A specific VDDIO voltage can be selected via VDDIO\_CONF (1.5 V, 1.8 V, 2.8 V, or 3.3 V).

The VDDIO generation is off in OFF and POWER\_DOWN modes, and always in the slave device. In SLEEP mode the VDDIO generation is disabled if VDDIO\_SL is asserted.

The internally generated VDDIO is monitored for under voltage VTH\_UVLO\_IO. If VDDIO voltage is not in range, the I<sup>2</sup>C interface is reset. All IOs are run from VCORE if VDDIO is disabled. All IOs are supplied on VCORE only when in master/slave mode (it is not possible to enable VDDIO in these modes).

## High Efficiency Dual Cell Switched Capacitor Divider

### 11.8 Internal Oscillator

The internal high-speed oscillator generates a signal at f<sub>OSC</sub>, the internal 6 MHz clock reference. The high-speed oscillator is enabled on demand.

It is possible to apply an external oscillator delivering the target 6 MHz, see Table 6, to the system. This requires that GPIO\_1 is selected as Ext\_Clk\_Inp on GPIO\_1\_PIN. GPIO\_1 does not generate any event in this case.

### 11.8.1 Internal Temperature Supervision

Due to the high power density and to protect DA9313 from damage due to excessive power dissipation the internal temperature is continuously monitored, except in DCM, OFF and POWER\_DOWN modes.

There are two temperature thresholds,  $T_{TH\_WARN}$  and  $T_{TH\_CRIT}$ , respectively at typically 125 °C and 140 °C. To minimize the current consumption only the  $T_{TH\_WARN}$  comparator is always on. The  $T_{TH\_CRIT}$  comparators are enabled on demand at >125 °C when  $T_{TH\_WARN}$  is reached.

When the junction temperature reaches the  $T_{TH_WARN}$  threshold, DA9313 will assert the bit TEMP\_WARN and will generate the event E\_TEMP\_WARN. The status bit TEMP\_WARN will remain asserted as long as the junction temperature is higher than  $T_{TH_WARN}$ .

When the junction temperature increases further over  $T_{TH_{CRIT}}$  DA9313 will immediately disable the PVC, will assert the status bit TEMP\_CRIT and will progress to FAULT RECOVERY mode, see section 11.5.

The status bit TEMP\_CRIT will remain asserted as long as the junction temperature is higher than  $T_{TH_CRIT}$ . DA9313 will remain in FAULT RECOVERY mode as long as the junction temperature is bigger than  $T_{TH_CRIT}$  and will not allow re-enabling of the supplies via I<sup>2</sup>C port or register write.

Where the I<sup>2</sup>C interface is not connected, providing DA9313 has been configured to boot to ACTIVE mode via AUTOBOOT, the PVC will shut down (power cycle) then restart and PG on GPIO will go down and then up again.

## **12 Control Interface**

I<sup>2</sup>C is always enabled in ACTIVE/SLEEP and IOs run on either VDDIO or VCORE, see section 11.7.

DA9313 can be software controlled through an I<sup>2</sup>C serial control interface. Data are shifted into or out of DA9313 under the control of the host processor that also provides the serial clock. In a normal application case the interface is only configured once from OTP values, which are loaded during the initial start-up of DA9313. In this phase the I<sup>2</sup>C address is loaded from OTP.

The LOCK\_REG register provides a software-controlled write protection (soft lock) of selected registers from 0xE0 to 0x2F, the registers remain readable. This feature prevents malicious or accidental writes to these critical registers from damaging the device. This soft lock is intended for control by the system driver during device configuration on power up.

#### NOTE

The soft lock will reassert during all power cycles.

### **12.1** I<sup>2</sup>C Communication

DA9313 has an OTP configurable device write address (default: 0xD0) and an OTP configurable device read address (default: 0xD1). The 4 MSB of the I<sup>2</sup>C device address can be OTP configured in the register field IF BASE ADDR1.

The SCL port functions as the I<sup>2</sup>C clock and the SDA port carries the bi-directional I<sup>2</sup>C data.

#### NOTE

SDA and SCL must be connected to GND if I<sup>2</sup>C is not being used. The slave SDA and SCL must always be connected to GND.

The I<sup>2</sup>C interface is open-drain supporting multiple devices on a single line. The bus lines have to be pulled high by external pull-up resistors (2 k $\Omega$  to 20 k $\Omega$  range). The devices connected to the I<sup>2</sup>C SDA can only drive the bus line low to ground. As a result two devices cannot conflict if they drive the bus simultaneously. In Standard/Fast mode the highest frequency of the bus is 400 kHz. The exact frequency can be determined by the application and does not have any relation to the DA9313 internal clock signals. DA9313 does not initiate any clock arbitration or slow down the clock. An automatic I<sup>2</sup>C reset can be triggered via control I2C\_TO\_EN if the clock signal stays low for more than 35 ms.

The interface supports an operation compatible to Standard, Fast, Fast-Plus and High Speed mode of the I<sup>2</sup>C-bus specification Rev 4 [1]. The operation in High Speed mode at 3.4 MHz requires mode changing in order to switch spike suppression and slope control characteristics compatible to the I<sup>2</sup>C-bus specification. The High Speed mode can be enabled on a transfer by transfer basis by sending the master code (0000 1XXX) at the begin of the transfer.DA9313 does not make use of clock stretching and delivers read data, without additional delay, up to 3.4 MHz.

Alternatively the interface can be configured to continuously use High Speed mode via PM\_IF\_HSM (OTP configurable), so that the master code is not required at the beginning of every transfer. This reduces the communication overhead on the bus but limits the attachable slaves to the bus to compatible devices.

The communication on the I<sup>2</sup>C bus always takes place between two devices, one acting as the master and the other as the slave. The DA9313 will only operate as a slave.

The master or standalone device has stored the device address in register IF\_BASE\_ADDR1.

### NOTE

When DA9313 is operating in master/slave mode, the I<sup>2</sup>C bus is referenced to 4 V.

### 12.2 I<sup>2</sup>C Control Bus Protocol

Data are transmitted over the I<sup>2</sup>C bus in groups of 8 bits. To send a bit the SDA line is driven to the intended state while the SCL is low (for example, a low on SDA indicates a zero bit). Once the SDA has settled the SCL line is brought high and then low. This pulse on SCL clocks the SDA bit into the receivers shift register.

DA9313 uses a two byte serial protocol which contains one byte for the address and one byte for data. Data and address transfer is based on the MSB transmitted first for both read and write operations. All transmission begins with the START condition from the master as long as the bus is in IDLE state (the bus is free). The START condition is defined as a high to low transition at the SDA line while the SCL is high. The STOP condition is defined as a low to high transition at the SDA line while the SCL is high.



Figure 15: Timing of I<sup>2</sup>C START and STOP Condition

The I<sup>2</sup>C bus will be monitored by DA9313 for a valid SLAVE address whenever the interface is enabled. It responds immediately when it receives its own slave address. This acknowledge is done by pulling the SDA line low during the following clock cycle (white blocks marked with A in Figure 16 to Figure 20).

The protocol for a register write from master to slave consists of a START condition, a slave address with read/write bit and the 8-bit register address followed by 8 bits of data terminated by a STOP condition (all bytes responded to by DA9313 with Acknowledge):



Figure 16: I<sup>2</sup>C Byte Write (SDA Line)

When the host reads data from a register it first has to write access DA9313 with the target register address and then read access DA9313 with a Repeated START or alternatively a second START condition. After receiving the data the host sends No Acknowledge and terminates the transmission with a STOP condition:



Figure 17: I<sup>2</sup>C Byte Read (SDA Line)



## High Efficiency Dual Cell Switched Capacitor Divider

Consecutive (page) read out mode is initiated from the master by sending an Acknowledge instead of No Acknowledge after receipt of the data word. The I<sup>2</sup>C control block then increments the address pointer to the next I<sup>2</sup>C address and sends the data to the master. This enables an unlimited read of data bytes until the master sends a No Acknowledge directly after the receipt of data, followed by a subsequent STOP condition. If a non-existent I<sup>2</sup>C address is read out then the DA9313 will return code zero:



### **NOTE** The slave address after the Repeated START condition must be the same as the previous slave address.

Consecutive (page) write mode is supported if the master sends several data bytes following a slave register address. The I<sup>2</sup>C control block then increments the address pointer to the next I<sup>2</sup>C address, stores the received data and sends an Acknowledge until the master sends the STOP condition.



#### Figure 19: I<sup>2</sup>C Page Write (SDA Line)

An alternative write mode, alternating register address and data, can be configured via register bit WRITE\_MODE. Register addresses and data are sent alternately, see Figure 20, to support host repeated write operations that access several non-consecutive registers. Data will be stored at the previously received register address.

An update of WRITE\_MODE cannot be done without interruption within a transmission frame. Thus, if not previously selected or not set as OTP default, the activation of Repeated Write must be done with a regular write on WRITE\_MODE followed by a STOP condition. The next frame after a START condition can be written in Repeated Write



#### Figure 20: I<sup>2</sup>C Repeated Write (SDA Line)

If a new START or STOP condition occurs within a message, the bus will return to IDLE-mode.

| Datasheet | Revision 3.6 | 16-Jun-2023 |
|-----------|--------------|-------------|
|           |              |             |



# High Efficiency Dual Cell Switched Capacitor Divider

# **13 Register Definitions**

## Table 14: Register Map

| Addres       | Name               | 7                    | 6               | 5               | 4                | 3                   | 2               | 1               | 0                |
|--------------|--------------------|----------------------|-----------------|-----------------|------------------|---------------------|-----------------|-----------------|------------------|
| s#           |                    |                      |                 |                 |                  |                     |                 |                 |                  |
| Register     |                    | VENDODID             |                 |                 |                  |                     |                 |                 |                  |
| 0x01<br>0x02 | VENDORID           | VENDORID<br>Reserved | AUTOBOOT        | RESET_CYCL<br>E | nONKEY_CYC<br>LE | MSTSLV_IF_EN        | NONKEY_MO<br>DE | SOFTRESET       | SLEEP            |
| 0x03         | SLEEP_CTRL         | Reserved             |                 |                 |                  | SL_nONKEY_CO<br>NT  | PVC_DIS_SL      | PVC_SL          | VDDIO_DIS_<br>SL |
| 0x04         | PVC_CTRL           | Reserved             |                 |                 |                  |                     | -               | PVC_MODE        | PVC_EN           |
| 0x05         | GPIO_CTRL          | Reserved             | GPIO_1_PIN      |                 |                  | Reserved            | GPIO_0_PIN      |                 |                  |
| 0x06         | GPIO_CTRL_2        | GPIO_1_PD            | gpio_1_pu       | GPIO_1_MOD<br>E | GPIO_1_TYPE      | GPIO_0_PD           | GPIO_0_PU       | GPIO_0_MO<br>DE | GPIO_0_TYP<br>E  |
| 0x07         | INTERFACE_CT<br>RL | WRITE_MOD<br>E       | PM_IF_HSM       | PC_DONE         | I2C_TO_EN        | GPIO_0_DEGLIT<br>CH | GPI_DEBOUNCE    |                 |                  |
| 0x08         | NONKEY_CTRL        | SHUT_DELAY           |                 | KEY_DELAY       |                  | NONKEY_PIN          | NONKEY_DEB      | DUNCE           |                  |
| 0x09         | MASK               | Reserved             | M_TEMP_WA<br>RN | M_VBAT_WA<br>RN | M_nONKEY         | M_PVC_OC_WA<br>RN   | M_PVC_PG        | M_GPI_1         | M_GPI_0          |
| 0x0A         | STATUS             | PVC_OC_WA<br>RN      | TEMP_WARN       | VBAT_WARN       | Reserved         | nONKEY              | PVC_PG          | GPI_1           | GPI_0            |
| 0x0B         | EVENT              | E_KEY_RESE<br>T      | E_TEMP_WA<br>RN | E_VBAT_WA<br>RN | E_nONKEY         | E_PVC_OC_WA<br>RN   | E_PVC_PG        | E_GPI_1         | E_GPI_0          |
| 0x0C         | FAULT_LOG          | PVC_RAMPU<br>P       | PD_RESET        | GPI_RESET       | NONKEY_RES<br>ET | VBAT_UV_CRIT        | PVC_OC_CRI<br>T | TEMP_CRIT       | POR              |
| 0x0D         | LOCK_REG           | LOCK_REG             |                 |                 |                  |                     |                 |                 |                  |
| 0x0E         | PVC_CONFIG_1       | PVC_DROP             |                 | PVC_HYST        |                  | PVC_MS_DROP         |                 | PVC_MS_HYS      | т                |
| 0x0F         | PVC_CONFIG_2       | PVC_SLV_IF_P         | HASE            | Reserved        |                  | PVC_ILIM            |                 |                 |                  |
| 0x10         | PVC_CONFIG_3       | PVC_PG_DIS           | PVC_PG_ADJ      |                 |                  |                     |                 | I_STUP_PVC      |                  |
| 0x11         | CONFIG_A           | VBAT_UV_HYS          |                 |                 | VBAT_UV_CRIT     | _THRSH              |                 |                 |                  |
| 0x13         | CONFIG_C           | VDDIO_EN             | FAULT_TIME      |                 | VDDIO_CONF       |                     | VBAT_UV_WARN    |                 |                  |
| 0x14         | CONFIG_D           | Reserved             |                 |                 |                  | IF_BASE_ADDR1       |                 |                 |                  |
| 0x30         | VARIANT_ID         | MRC                  |                 |                 |                  | VRC                 |                 |                 |                  |
| 0x31         | DEVICE_ID          | DEVICE_ID            |                 |                 |                  |                     |                 |                 |                  |
| 0x32         | CUSTOMER_ID        | CUSTOMER_ID          |                 |                 |                  |                     |                 |                 |                  |
| 0x33         | CONFIG_ID          | CONFIG_REV           |                 |                 |                  |                     |                 |                 |                  |

### Table 15: VENDORID 0x01

| Bit | Mode | Symbol   | Description         | Reset |
|-----|------|----------|---------------------|-------|
| 7:0 | R/W  | VENDORID | Specific vendor ID. | 0x0   |

#### **Datasheet**

#### **Revision 3.6**

#### 16-Jun-2023

| Bit | Mode | Symbol       | Description                                                                                                                                                                                                                                                                                              | Reset |
|-----|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | -            | Reserved                                                                                                                                                                                                                                                                                                 | 0x0   |
| 6   | R/W  | AUTOBOOT     | 0: The cold boot from OFF stops in<br>POWER_DOWN mode. An nONKEY press is<br>needed to move to ACTIVE<br>1: The cold boot from OFF ends in ACTIVE                                                                                                                                                        | 0x1   |
| 5   | R/W  | RESET_CYCLE  | 0: A power cycle initiated by SOFTRESET stops in<br>POWER_DOWN mode. An nONKEY press is<br>needed to move to ACTIVE<br>1: A power cycle initiated by SOFTRESET ends in<br>ACTIVE                                                                                                                         | 0x1   |
| 4   | R/W  | nONKEY_CYCLE | 0: A power cycle initiated by long nONKEY press<br>stops in POWER_DOWN mode. An nONKEY press<br>is needed to move to ACTIVE<br>1: A power cycle initiated by long nONKEY press<br>ends in ACTIVE                                                                                                         | 0x1   |
| 3   | R/W  | MSTSLV_IF_EN | 0: Standalone; GPIO_0 as per GPIO_0_PIN<br>configuration<br>1: GPIO_0 is dedicated master/slave interface;<br>GPIO_0_PIN has no effect ( Pad Deglitch settings<br>as per GPIO_0_DEGLITCH )<br>GPI0_0 == MstSlv_IF INPUT // Slave Chip else<br>GPI0_0 == MstSlv_IF OUTPUT // Master chip or<br>standalone | 0x0   |
| 2   | R/W  | NONKEY_MODE  | 0: nONKEY button MODE (pin operates as edge<br>sensitive, active low, user button )<br>1: nONKEY IC_EN MODE (operates as level driven<br>IC enable, where nONKEY = VCORE puts chip in<br>ACTIVE state, nONKEY = 0 V puts chip into<br>POWER_DOWN state.                                                  | 0x0   |
| 1   | R/W  | SOFTRESET    | When asserted, triggers a power cycle and a reset of all internal registers, followed by an OTP read                                                                                                                                                                                                     | 0x0   |
| 0   | R/W  | SLEEP        | Target and status of SLEEP Mode<br>Controlled from OTP, I <sup>2</sup> C interface or from GPI if<br>configured via GPIO_X_PIN                                                                                                                                                                           | 0x0   |

#### Table 16: MODE\_CTRL 0x02

# Table 17: SLEEP\_CTRL 0x03

| Bit | Mode | Symbol         | Description                                                                                                                                                                         | Reset |
|-----|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:4 | R/W  | -              | Reserved                                                                                                                                                                            | 0x0   |
| 3   | R/W  | SL_nONKEY_CONT | Configuration of the exit from SLEEP Mode via<br>nONKEY press<br>0: nONKEY press does not cause DA9313 to exit<br>SLEEP Mode<br>1: nONKEY press causes DA9313 to exit SLEEP<br>Mode | 0x0   |

**Datasheet** 



# High Efficiency Dual Cell Switched Capacitor Divider

| Bit | Mode | Symbol       | Description                                                                      | Reset |
|-----|------|--------------|----------------------------------------------------------------------------------|-------|
| 2   | R/W  | PVC_DIS_SL   | PVC enable control in SLEEP Mode:<br>0: no change<br>1: PVC disabled             | 0x0   |
| 1   | R/W  | PVC_SL       | PVC operation in SLEEP Mode:<br>0: no change<br>1: automatic mode                | 0x0   |
| 0   | R/W  | VDDIO_DIS_SL | Control VDDIO LDO enable in SLEEP Mode:<br>0: no change<br>1: VDDIO LDO disabled | 0x0   |

# Table 18: PVC\_CTRL 0x04

| Bit | Mode | Symbol   | Description                                                                                                                                                              | Reset |
|-----|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:2 | R/W  | -        | Reserved                                                                                                                                                                 | 0x0   |
| 1   | R/W  | PVC_MODE | 0: PVC operates in fixed frequency mode<br>1: PVC operates in automatic frequency mode<br>(variable frequency)                                                           | 0x1   |
| 0   | R/W  | PVC_EN   | Current PVC ACTIVE configuration target and<br>status, set via OTP load, controllable via I <sup>2</sup> C or GPI<br>via GPIO_X_PIN<br>0: PVC disabled<br>1: PVC enabled | 0x0   |

#### Table 19: GPIO\_CTRL 0x05

| Bit | Mode | Symbol     | Description                                                                                                                                                                                                                                                                                                                                          | Reset |
|-----|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | -          | Reserved                                                                                                                                                                                                                                                                                                                                             | 0x0   |
| 6:4 | R/W  | GPIO_1_PIN | GPIO_1 PIN assigned to:<br>000: GPI<br>001: PVC_EN (Readback available in PVC_EN<br>register field )<br>010: SLEEP_EN ( Readback available in SLEEP<br>register field)<br>011: Power Cycle<br>100: GPO<br>101: Power Good<br>110: IRQ<br>111: Digital clock input<br>Note: GPIO_0 has priority over GPIO_1 for<br>matching input function selections | 0x0   |
| 3   | R/W  | -          | Reserved                                                                                                                                                                                                                                                                                                                                             | 0x0   |



# High Efficiency Dual Cell Switched Capacitor Divider

| Bit | Mode | Symbol     | Description                                                                                                                                                                                                                                                                                                                                                                                               | Reset |
|-----|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 2:0 | R/W  | GPIO_0_PIN | GPIO_0 PIN assigned to:<br>000: GPI<br>001: PVC_EN ( read-back available in PVC_EN<br>register )<br>010: SLEEP_EN ( read-back available in SLEEP<br>register )<br>011: Power Cycle<br>100: GPO<br>101: Power Good<br>110: IRQ<br>111: N/A<br>Note: GPIO_0 has priority over GPIO_1 for<br>matching input function selections<br>Note: Configuration of this register is ignored if<br>MSTSLV_IF_EN is set | 0x0   |

### Table 20: GPIO\_CTRL\_2 0x06

| Bit | Mode | Symbol      | Description                                                                                                                                                                               | Reset |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | GPIO_1_PD   | 0: GPI: pull-down resistor disabled<br>No impact if defined as output port<br>1: GPI: pull-down resistor enabled<br>No impact if defined as output port                                   | 0x1   |
| 6   | R/W  | GPIO_1_PU   | 0: GPI: pull-up resistor disabled<br>GPO (open drain): pull-up resistor disabled<br>(external pull-up resistor)<br>1: GPI: pull-up resistor enabled<br>GPO (open drain): pull-up resistor | 0x0   |
| 5   | R/W  | GPIO_1_MODE | 0: GPI: debouncing off<br>GPO: open drain<br>1: GPI: debouncing on<br>GPO: push-pull                                                                                                      | 0x1   |
| 4   | R/W  | GPIO_1_TYPE | 0: GPI/PG/IRQ: active low<br>GPO: low level<br>1: GPI/PG/IRQ: active high<br>GPO: high level                                                                                              | 0x1   |
| 3   | R/W  | GPIO_0_PD   | 0: GPI: pull-down resistor disabled<br>No impact if defined as output port<br>1: GPI: pull-down resistor enabled<br>No impact if defined as output port                                   | 0x1   |
| 2   | R/W  | GPIO_0_PU   | 0: GPI: pull-up resistor disabled<br>GPO (open drain): pull-up resistor disabled<br>(external pull-up resistor)<br>1: GPI: pull-up resistor enabled<br>GPO (open drain): pull-up resistor | 0x0   |
| 1   | R/W  | GPIO_0_MODE | 0: GPI: debouncing off<br>GPO: open drain<br>1: GPI: debouncing on<br>GPO: push-pull                                                                                                      | 0x1   |
| 0   | R/W  | GPIO_0_TYPE | 0: GPI/PG/IRQ: active low<br>GPO: low level<br>1: GPI/PG/IRQ: active high<br>GPO: high level                                                                                              | 0x1   |

#### **Datasheet**

### **Revision 3.6**

| Bit | Mode | Symbol          | Description                                                                                                                                                        | Reset |
|-----|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | WRITE_MODE      | I <sup>2</sup> C write mode<br>0 = Page Write mode<br>1 = Repeated Write mode                                                                                      | 0x0   |
| 6   | R/W  | PM_IF_HSM       | Enables continuous High Speed mode on I <sup>2</sup> C interface if asserted (no master code required)                                                             | 0x0   |
| 5   | R/W  | PC_DONE         | Asserted from Power Commander software after<br>the emulated OTP read has finished, automatically<br>cleared when leaving emulated OTP read                        | 0x0   |
| 4   | R/W  | I2C_TO_EN       | Enables automatic reset of I <sup>2</sup> C interface when clock<br>stays low for > 35 ms<br>0: Disabled<br>1: Enabled                                             | 0x1   |
| 3   | R/W  | GPIO_0_DEGLITCH | 0: Pad Deglitching disabled<br>1: Pad rejects pulses < 50 ns in duration                                                                                           | 0x0   |
| 2:0 | R/W  | GPI_DEBOUNCE    | GPI signal debounce time:<br>000: no debounce<br>001: 0.125 ms<br>010: 1.0 ms<br>011: 10 ms ( default )<br>100: 30 ms<br>101: 250 ms<br>110: 500 ms<br>111: 750 ms | 0x3   |

### Table 21: INTERFACE\_CTRL 0x07

### Table 22: NONKEY\_CTRL 0x08

| Bit | Mode | Symbol     | Description                                                                                                                                                                                                                                                                              | Reset |
|-----|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:6 | R/W  | SHUT_DELAY | Long press configuration at nONKEY for initiating a<br>power cycle:<br>00: Long press function disabled<br>01: KEY_DELAY + 4 s<br>10: KEY_DELAY + 5 s<br>11: KEY_DELAY + 6 s                                                                                                             | 0x0   |
| 5:4 | R/W  | KEY_DELAY  | KEY_DELAY threshold at nONKEY<br>00: 1 s<br>01: 1.5 s<br>10: 2 s<br>11: 7 s                                                                                                                                                                                                              | 0x2   |
| 3   | R/W  | NONKEY_PIN | <ul> <li>0: An E_nONKEY event is generated when the debounced signal from port nONKEY goes low (asserting edge). If not masked, an interrupt is signaled to the host via nIRQ</li> <li>1: An E_nONKEY event is generated when the debounced signal from port nONKEY goes high</li> </ul> | 0x0   |
|     |      |            | (de-asserting edge). If not masked, an interrupt is signaled to the host via nIRQ                                                                                                                                                                                                        |       |

| Da | tas | neet |
|----|-----|------|



# High Efficiency Dual Cell Switched Capacitor Divider

| Bit | Mode | Symbol              | Description                                                                                                                                               | Reset |
|-----|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 2:0 | R/W  | NONKEY_DEBOUN<br>CE | nONKEY signal debounce time:<br>000: no debounce<br>001: 0.125 ms<br>010: 1.0 ms<br>011: 10 ms<br>100: 30 ms<br>101: 250 ms<br>110: 500 ms<br>111: 750 ms | 0x3   |

#### Table 23: MASK 0x09

| Bit | Mode | Symbol        | Description                                         | Reset |
|-----|------|---------------|-----------------------------------------------------|-------|
| 7   | R/W  | -             | Reserved                                            | 0x0   |
| 6   | R/W  | M_TEMP_WARN   | Mask for thermal warning event TEMP_WARN            | 0x0   |
| 5   | R/W  | M_VBAT_WARN   | Mask for under voltage warning event<br>E_VBAT_WARN | 0x0   |
| 4   | R/W  | M_nONKEY      | Mask for nONKEY event E_nONKEY                      | 0x0   |
| 3   | R/W  | M_PVC_OC_WARN | Mask for PVC current warning event<br>E_PVC_OC_WARN | 0x0   |
| 2   | R/W  | M_PVC_PG      | Mask for power good loss at PVC event<br>E_PVC_PG   | 0x0   |
| 1   | R/W  | M_GPI_1       | Mask for GP1_1 event E_GPI_1                        | 0x0   |
| 0   | R/W  | M_GPI_0       | Mask for GP1_0 event E_GPI_0                        | 0x0   |

#### Table 24: STATUS 0x0A

| Bit | Mode | Symbol      | Description                                                        | Reset |
|-----|------|-------------|--------------------------------------------------------------------|-------|
| 7   | R    | PVC_OC_WARN | Asserted as long as the PVC current reached the<br>alarm threshold | 0x0   |
| 6   | R    | TEMP_WARN   | Asserted as long as the thermal warning threshold is reached       | 0x0   |
| 5   | R    | VBAT_WARN   | Asserted as long as the battery under voltage warning is reached   | 0x0   |
| 4   | R/W  |             | Reserved                                                           | 0x0   |
| 3   | R    | nONKEY      | Asserted as long nONKEY is pressed (low level)                     | 0x0   |
| 2   | R    | PVC_PG      | Asserted as long as the PVC output voltage is in range             | 0x0   |
| 1   | R    | GPI_1       | GPI_1 Level                                                        | 0x0   |
| 0   | R    | GPI_0       | GPI_0 Level                                                        | 0x0   |

## Table 25: EVENT 0x0B

| Bit | Mode | Symbol        | Description                                                                                                           | Reset |
|-----|------|---------------|-----------------------------------------------------------------------------------------------------------------------|-------|
| 7   | RW1C | E_KEY_RESET   | A long press of nONKEY has been detected.<br>DA9313 will power cycle in 1 s unless this bit is<br>cleared by the host | 0x0   |
| 6   | RW1C | E_TEMP_WARN   | TEMP_WARN caused an event                                                                                             | 0x0   |
| 5   | RW1C | E_VBAT_WARN   | VBAT_WARN caused an event                                                                                             | 0x0   |
| 4   | RW1C | E_nONKEY      | nONKEY caused an event                                                                                                | 0x0   |
| 3   | RW1C | E_PVC_OC_WARN | PVC current alarm caused an event.                                                                                    | 0x0   |
| 2   | RW1C | E_PVC_PG      | Power good loss at PVC caused an event                                                                                | 0x0   |
| 1   | RW1C | E_GPI_1       | GPI_1 event according to active state setting                                                                         | 0x0   |
| 0   | RW1C | E_GPI_0       | GPI_0 event according to active state setting                                                                         | 0x0   |

### Table 26: FAULT\_LOG 0x0C

| Bit | Mode | Symbol       | Description                                                           | Reset |
|-----|------|--------------|-----------------------------------------------------------------------|-------|
| 7   | R/W  | PVC_RAMPUP   | PVC has failed to ramp output voltage on start-up.<br>Critical fault. | 0x0   |
| 6   | R/W  | PD_RESET     | Power cycle initiated via SOFTRESET write                             | 0x0   |
| 5   | R/W  | GPI_RESET    | Power cycle initiated by PWC GPI reset                                | 0x0   |
| 4   | R/W  | NONKEY_RESET | Power cycle due to long press of nONKEY                               | 0x0   |
| 3   | R/W  | VBAT_UV_CRIT | Input under voltage triggered a fault condition                       | 0x0   |
| 2   | R/W  | PVC_OC_CRIT  | PVC over-current triggered a fault condition                          | 0x0   |
| 1   | R/W  | TEMP_CRIT    | Junction over-temperature triggered a fault condition                 | 0x0   |
| 0   | R/W  | POR          | Power up from OFF (cold boot)                                         | 0x0   |

#### Table 27: LOCK\_REG 0x0D

| Bit | Mode | Symbol   | Description                                                                                                                     | Reset |
|-----|------|----------|---------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | R/W  | LOCK_REG | Soft lock for registers from 0x0E to 0x2F<br>Writing to registers in this region while the region is                            | 0x4A  |
|     |      |          | LOCKED has no effect                                                                                                            |       |
|     |      |          | Region will default to LOCKED (LOCK_REG read-<br>back value 0)                                                                  |       |
|     |      |          | Writing the key (documented as the reset value)<br>will UNLOCK the region<br>Writing any value other than the key will LOCK the |       |
|     |      |          | region from 0x0E to 0x2F                                                                                                        |       |



# Table 28: PVC\_CONFIG\_1 0x0E

| Bit | Mode | Symbol      | Description                                                                                                                                                                                                                                                                                                     | Reset |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:6 | R/W  | PVC_DROP    | $V_{DROP}$ : drop from $V_{BAT}/2$ at which $V_{OUT}$ , when<br>increasing and crossing ( $V_{BAT}/2$ - $V_{DROP}$ ) (so<br>becoming greater), generates a transition to DCM<br>00: 20 mV<br>01: 30 mV<br>10: 40 mV (default)<br>11: 50 mV                                                                      | 0x2   |
| 5:4 | R/W  | PVC_HYST    | VHYST: hysteresis on the V <sub>DROP</sub> to go back to<br>CCM. So when V <sub>OUT</sub> is decreasing and crosses<br>(V <sub>BAT</sub> /2-V <sub>DROP</sub> -V <sub>HYST</sub> ) (so becoming lower), it<br>generates a transition back to DCM.<br>00: 0 V<br>01: 10 mV<br>10: 20 mV (default)<br>11: 30 mV.  | 0x2   |
| 3:2 | R/W  | PVC_MS_DROP | Definition of four levels at which the master triggers<br>the slave request.<br>VMSI referenced to VCCM, where VCCM =<br>(VBAT/2-PVC_DROP-PVC_HYSTMAX):<br>00: 15 mV below VCCM<br>01: 30 mV below VCCM (default)<br>10: 45 mV below VCCM<br>11: 60 mV below VCCM<br>Note HYSTMAX is a constant value of 30 mV. | 0x1   |
| 1:0 | R/W  | PVC_MS_HYST | MSI comparator hysteresis<br>00: 0 mV above VMSI<br>01: 15 mV above VMSI (default)<br>10: 30 mV above VMSI<br>11: 45 mV above VMSI                                                                                                                                                                              | 0x1   |

#### Table 29: PVC\_CONFIG\_2 0x0F

| Bit | Mode | Symbol           | Description                                                                                                                                                                                       | Reset |
|-----|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:6 | R/W  | PVC_SLV_IF_PHASE | In master/slave configuration a clock is generated<br>to control the slave interface.<br>This clock has a configurable phase offset to the<br>PVC_CLOCK:<br>0: 0°<br>1: 90°<br>2: 180°<br>3: 270° | 0x0   |
| 5:4 | R/W  | -                | Reserved                                                                                                                                                                                          | 0x1   |



# High Efficiency Dual Cell Switched Capacitor Divider

| Bit | Mode | Symbol   | Description                                                                                                                                                                                                                                                                                                          | Reset |
|-----|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 3:0 | R/W  | PVC_ILIM | Note: PVC recommended max value is 10 A.<br>PVC peak current limit.<br>0000: 4800 mA<br>0001: 5250 mA<br>0010: 5700 mA<br>0011: 6150 mA<br>0100: 6600 mA<br>0101: 7050 mA<br>0111: 7950 mA<br>1010: 8400 mA<br>1001: 8850 mA<br>1001: 8850 mA<br>1011: 9750 mA<br>1101: 10650 mA<br>1110: 11100 mA<br>1111: 11550 mA | 0xC   |

# Table 30: PVC\_CONFIG\_3 0X10

| Bit | Mode | Symbol     | Description                                                                                                                                                    | Reset |
|-----|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | PVC_PG_DIS | 0: PVC power good comparator enabled<br>1: PVC power good comparator disabled<br>This setting must be static and cannot be<br>reconfigured in the application. | 0x0   |
| 6:2 | R/W  | PVC_PG_ADJ | 00000: 2.50 V<br>00001: 2.60 V<br>00010: 2.70 V<br>00101: 3.00 V<br>11000: 4.90 V<br>11001: 5.00 V<br>>11001: 5.00 V                                           | 0x5   |
| 1:0 | R/W  | I_STUP_PVC | PVC start up current<br>00: 500 mA<br>01: 1000 mA<br>10: 1500 mA<br>11: 2000 mA                                                                                | 0x3   |



## Table 31: CONFIG\_A 0x11

| Bit | Mode | Symbol                 | Description                                                                                                                                                                                                                        | Reset |
|-----|------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:5 | R/W  | VBAT_UV_HYS            | Programmable hysteresis for the critical<br>undervoltage threshold:                                                                                                                                                                | 0x3   |
|     |      |                        | 000: 50 mV<br>001: 100 mV<br>010: 150 mV<br>011: 200 mV<br>100: 250 mV<br>101: 300 mV<br>110: 350 mV<br>111: 400 mV                                                                                                                |       |
| 4:0 | R/W  | VBAT_UV_CRIT_TH<br>RSH | Note: PVC design requires 5.0 V minimum setting<br>for correct operation:<br>00000: 4.60 V<br>00001: 4.65 V<br>00010: 4.70 V<br>00011: 4.75 V<br>01000: 5.00 V<br>11100: 6.00 V<br>11101: 6.05 V<br>11110: 6.10 V<br>11111: 6.15 V | 0x0   |

#### Table 32: CONFIG\_C 0x13

| Bit | Mode | Symbol     | Description                                                                                                                                                                                                                       | Reset |
|-----|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | VDDIO_EN   | 0: VDDIO LDO disabled, pads supplied from<br>VCORE<br>1: VDDIO LDO enabled, pads supplied at level set<br>via VDDIO_CONF<br>Note: When VDDIO_EN == 0, open drain GPO<br>configurations via GPIO_1_PIN or GPIO_0_PIN<br>valid only | 0x1   |
| 6:5 | R/W  | FAULT_TIME | System controller configurable, pause when power<br>cycling to ensure discharge of all critical nodes in<br>the application before any attempt to reboot.<br>00: 0 ms (wait disable)<br>01: 10 ms<br>10: 100 ms<br>11: 500 ms     | 0x2   |
| 4:3 | R/W  | VDDIO_CONF | Selects the internal generated VDDIO voltage:<br>00: 1.5 V<br>01: 1.8 V<br>10: 2.8 V<br>11: 3.3 V                                                                                                                                 | 0x3   |

**Datasheet** 

**Revision 3.6** 



# High Efficiency Dual Cell Switched Capacitor Divider

| Bit | Mode | Symbol       | Description                                                                                                  | Reset |
|-----|------|--------------|--------------------------------------------------------------------------------------------------------------|-------|
| 2:0 | R/W  | VBAT_UV_WARN | 000: 5.2 V<br>001: 5.4 V<br>010: 5.6 V<br>011: 5.8 V<br>100: 6.0 V<br>101: 6.2 V<br>110: 6.4 V<br>111: 6.6 V | 0x1   |

### Table 33: CONFIG\_D 0x14

| Bit | Mode | Symbol        | Description                                                                                                                                                                                                                         | Reset |
|-----|------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:4 | R/W  | -             | Reserved                                                                                                                                                                                                                            | 0xC   |
| 3:0 | R/W  | IF_BASE_ADDR1 | I <sup>2</sup> C uses slave address as follows:<br>IF_BASE_ADDR1 = 4 MSBs of 7 Bit I <sup>2</sup> C slave<br>address (XXXX000)<br>Example:<br>For code XXXX = 1101<br>110_1000: Slave address of I <sup>2</sup> C interface = 0x68. | 0xD   |

### Table 34: VARIANT\_ID 0x30

| Bit | Mode | Symbol | Description                                                                  | Reset |
|-----|------|--------|------------------------------------------------------------------------------|-------|
| 7:4 | R/W  | MRC    | Read-back of mask revision code (MRC)<br>-code 0 to AA die release           | 0x0   |
| 3:0 | R/W  | VRC    | Read-back of package variant code (VRC)<br>-indicates type of package option | 0x0   |

#### Table 35: DEVICE\_ID 0x31

| Bit | Mode | Symbol    | Description     | Reset |
|-----|------|-----------|-----------------|-------|
| 7:0 | R    | DEVICE_ID | Device ID: 0x81 | 0x81  |

#### Table 36: CUSTOMER\_ID 0x32

| Bit | Mode | Symbol      | Symbol Description                                                                    |     |
|-----|------|-------------|---------------------------------------------------------------------------------------|-----|
| 7:0 | R/W  | CUSTOMER_ID | ID for customer and target application platform, written during production of variant | 0x0 |

| Datasheet |
|-----------|
|-----------|



## Table 37: CONFIG\_ID 0x33

| Bit | Mode | Symbol     | Description                                                                                                                                                      | Reset |
|-----|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | R/W  | CONFIG_REV | ID for revision of OTP settings, written during<br>production of variant<br>00000000 - OTP unconfigured (reserved)<br>>00000000 - OTP configuration revision xxx | 0x0   |

**Datasheet** 



# High Efficiency Dual Cell Switched Capacitor Divider

# 14 Package Information

## 14.1 Package Outline





| Datas | hoot |
|-------|------|
| Datas | neet |

**Revision 3.6** 

## 14.2 Moisture Sensitivity Level

The Moisture Sensitivity Level (MSL) is an indicator for the maximum allowable time period (floor lifetime) in which a moisture sensitive plastic device, once removed from the dry bag, can be exposed to an environment with a specified maximum temperature and a maximum relative humidity before the solder reflow process. The MSL classification is defined in Table 38.

For detailed information on MSL levels refer to the IPC/JEDEC standard J-STD-020, which can be downloaded from http://www.jedec.org.

The WLCSP package is qualified for MSL 1.

#### Table 38: MSL Classification

| MSL Level | Floor Lifetime | Conditions      |
|-----------|----------------|-----------------|
| MSL 4     | 72 hours       | 30 °C / 60 % RH |
| MSL 3     | 168 hours      | 30 °C / 60 % RH |
| MSL 2A    | 4 weeks        | 30 °C / 60 % RH |
| MSL 2     | 1 year         | 30 °C / 60 % RH |
| MSL 1     | Unlimited      | 30 °C / 85 % RH |

### 14.3 WLCSP Handling

Manual handling of WLCSP packages should be reduced to the absolute minimum. In cases where it is still necessary, a vacuum pick-up tool should be used. In extreme cases plastic tweezers could be used, but metal tweezers are not acceptable, since contact may easily damage the silicon chip.

Removal of a WLCSP package will cause damage to the solder balls. Therefore a removed sample cannot be reused.

WLCSP packages are sensitive to visible and infrared light. Precautions should be taken to properly shield the chip in the final product.

### 14.4 Soldering Information

Refer to the IPC/JEDEC standard J-STD-020 for relevant soldering information. This document can be downloaded from http://www.jedec.org.

**Datasheet** 



## High Efficiency Dual Cell Switched Capacitor Divider

# **15 Layout Guidelines**

## 15.1 Suggested PCB Layout



#### Figure 22: Suggested PCB Layout

The concept of PCB layout is presented in Figure 22. All drawn layers are top layer. Standard PTH VIAs connect the top layer to underlying VBAT, VOUT and GND plane(s).

### 15.2 RouteEasyTM Technology Chart

BGA ball diameter: 0.27 mm (10 mil) BGA land size: 0.25 mm (10 mil) Via hole size (finished):  $\leq$  0.2 to 0.25 mm (8 to 10 mil) Via pad size:  $\leq$  0.55 mm (22 mil) Anti-pad size:  $\leq$  0.75 mm (30 mil) Trace width: 0.1 mm (4 mil) Trace/trace space: 0.1 mm (4 mil) Trace/pad/land space:  $\geq$  0.075 mm (3 mil)

|    | 1.0.0 | she |    |
|----|-------|-----|----|
| Da | 125   | sne | er |
|    |       |     |    |

# **16 Application Information**

The following recommended components are examples selected from requirements of a typical application.

### 16.1 Recommended Capacitors

Ceramic capacitors are used as bypass capacitors at input and output rails as well as flying capacitors for the PVC. When selecting a capacitor the DC bias characteristic has to be taken into account. For the flying capacitors the temperature rise from maximum ripple current must be considered.

| Application                        | Value     | Size | Temp Char  | Tol (%) | Rated<br>V | Туре                     |
|------------------------------------|-----------|------|------------|---------|------------|--------------------------|
| PVC flying                         | 4x 47 μF  | 0603 | X5R ± 15 % | ± 20    | 6.3 V      | Murata GRM188R60J476ME15 |
| CFLY                               | 4x 47 μF  | 0805 | X5R ± 15 % | ± 20    | 6.3 V      | Murata GRM21BR60J476ME11 |
| PVC bypass<br>CO_PVC               | 1x 4.7 μF | 0402 | X5R ± 15 % | ± 20    | 10 V       | Murata GRM155R61A475MEAA |
| PVC bootstrap                      | 2x 10 nF  | 0402 | X7R ± 15 % | ± 10    | 16 V       | Murata GRM15XR71C103KA86 |
| CBS_PVC                            | 2x 10 nF  | 0201 | X7R ± 15 % | ± 10    | 10 V       | Murata GRM033R71A103KA01 |
| VCORE<br>output bypass<br>CO_VCORE | 1x 2.2 μF | 0402 | X5R ± 15 % | ± 20    | 6.3 V      | Murata GRM155R60J225ME95 |
| PVC input<br>decoupling<br>CIN_PVC | 2x 4.7 μF | 0402 | X5R ± 15 % | ± 20    | 16 V       | Murata GRM155R61C475ME15 |

#### **Table 39: Recommended Capacitor Types**

# **17 Ordering Information**

The order number consists of the part number followed by a suffix indicating the packing method. For details, please consult your Renesas local sales representative.

#### Table 40: Ordering Information

| Part Number (Note 1) | Package Name | Package Description      | Package Outline |
|----------------------|--------------|--------------------------|-----------------|
| DA9313-xxVK2         | 43 WLCSP     | Tape and reel (7500 pcs) | Figure 21       |
| DA9313-xxVK6         | 43 WLCSP     | Waffle tray              | Figure 21       |

Note 1 xx is the OTP variant

#### **Status Definitions**

| Revision   | Datasheet Status | Product Status | Definition                                                                                                                                                                                                                                                                                                                           |
|------------|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. <n></n> | Target           | Development    | This datasheet contains the design specifications for product development.<br>Specifications may be changed in any manner without notice.                                                                                                                                                                                            |
| 2. <n></n> | Preliminary      | Qualification  | This datasheet contains the specifications and preliminary characterization data for products in pre-production. Specifications may be changed at any time without notice in order to improve the design.                                                                                                                            |
| 3. <n></n> | Final            | Production     | This datasheet contains the final specifications for products in volume production. The specifications may be changed at any time in order to improve the design, manufacturing and supply. Major specification changes are communicated via Customer Product Notifications. Datasheet changes are communicated via www.renesas.com. |
| 4. <n></n> | Obsolete         | Archived       | This datasheet contains the specifications for discontinued products. The information is provided for reference only.                                                                                                                                                                                                                |

#### **RoHS Compliance**

Renesas Electronics' suppliers certify that its products are in compliance with the requirements of Directive 2011/65/EU of the European Parliament on the restriction of the use of certain hazardous substances in electrical and electronic equipment. RoHS certificates from our suppliers are available on request.

| Na | ta | ch  | oot |
|----|----|-----|-----|
| Da | la | SII | CCI |

#### Important Notice and Disclaimer

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources on these resources are subject to change without notice. Renesas structly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

© 2023 Renesas Electronics Corporation. All rights reserved.

(Rev.1.0 Mar 2020)

# **Corporate Headquarters**

#### TOYOSU FORESIA, 3-2-24 Toyosu

Koto-ku, Tokyo 135-0061, Japan

www.renesas.com

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: https://www.renesas.com/contact/

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Datasheet**

**Revision 3.6** 

16-Jun-2023