











### **THVD1410** THVD1450, THVD1451, THVD1452

SLLSEY3A -MAY 2018-REVISED MAY 2018

## THVD14xx 3.3-V to 5-V RS-485 Transceivers With ±18-kV IEC ESD Protection

#### **Features**

- Meets or Exceeds the Requirements of the TIA/EIA-485A Standard
- 3 V to 5.5 V Supply Voltage
- Bus I/O ESD Protection
  - ±30 kV HBM
  - ±18 kV IEC 61000-4-2 Contact Discharge
  - ±18 kV IEC 61000-4-2 Air-Gap Discharge
  - ±4 kV IEC 61000-4-4 Fast Transient Burst
- Extended Operational Common-mode Range: ±15 V
- Low EMI 500 kbps and 50 Mbps Data Rates
- Large Receiver Hysteresis for Noise Rejection
- Low Power Consumption
  - Standby Supply Current: < 1 μA</li>
  - Current During Operation: < 3 mA</li>
- **Extended Ambient Temperature** Range: -40°C to 125°C
- Glitch-Free Power-Up/Down for Hot Plug-in Capability
- Open, Short, and Idle Bus Failsafe
- 1/8 Unit Load (Up to 256 Bus Nodes)
- Small-Size VSON and VSSOP Packages Save Board Space or SOIC for Drop-in Compatibility

## **Applications**

- Motor Drives
- Factory Automation & Control
- Grid Infrastructure
- **Building Automation**
- **HVAC Systems**
- Video Surveillance
- **Process Analytics**
- Wireless Infrastructure

## 3 Description

THVD14xx is a family of noise-immune RS-485/RS-422 transceivers designed to operate in rugged industrial environments. The bus pins of these devices are robust to high levels of IEC electrical fast transients (EFT) and IEC electrostatic discharge (ESD) events, eliminating the need for additional system level protection components.

Each of these devices operates from a single supply between 3 V and 5.5 V. The devices in this family feature an extended common-mode voltage range makes them suitable for multi-point applications over long cable runs.

THVD14xx family of devices is available in small VSON and VSSOP packages for space constrained applications. These devices are characterized over ambient free-air temperatures from -40°C to 125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------|------------|-------------------|--|
| THVD1410    | VSSOP (8)  | 3.00 mm × 3.00 mm |  |
| 1001410     | SOIC (8)   | 4.90 mm × 3.91 mm |  |
|             | VSON (8)   | 3.00 mm × 3.00 mm |  |
| THVD1450    | VSSOP (8)  | 3.00 mm × 3.00 mm |  |
|             | SOIC (8)   | 4.90 mm × 3.91 mm |  |
| THVD1451    | VSON (8)   | 3.00 mm × 3.00 mm |  |
| THVD1452    | VSSOP (10) | 3.00 mm × 3.00 mm |  |
| 10101402    | SOIC (14)  | 8.65 mm × 3.91 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### THVD1410 and THVD1450 Simplified Schematic



### **THVD1451 Simplified Schematic**



#### **THVD1452 Simplified Schematic**

$$\begin{array}{c|c} R & 2(1) & (9) & 12 \\ \hline RE & 3(2) & (8) & 11 \\ \hline DE & 4(3) & (6) & 9 \\ \hline D & 5(4) & (6) & 9 \\ \hline \end{array}$$





## **Table of Contents**

| 1 | Features 1                                                           | 9.3 Feature Description1                               |
|---|----------------------------------------------------------------------|--------------------------------------------------------|
| 2 | Applications 1                                                       | 9.4 Device Functional Modes 16                         |
| 3 | Description 1                                                        | 10 Application and Implementation 19                   |
| 4 | Revision History2                                                    | 10.1 Application Information 19                        |
| 5 | Device Comparison Table                                              | 10.2 Typical Application 19                            |
| 6 | Pin Configuration and Functions 4                                    | 11 Power Supply Recommendations 25                     |
| 7 | Specifications7                                                      | 12 Layout 26                                           |
| • | 7.1 Absolute Maximum Ratings                                         | 12.1 Layout Guidelines                                 |
|   | 7.2 ESD Ratings 7                                                    | 12.2 Layout Example26                                  |
|   | 7.3 ESD Ratings [IEC] 7                                              | 13 Device and Documentation Support 27                 |
|   | 7.4 Recommended Operating Conditions                                 | 13.1 Device Support2                                   |
|   | 7.5 Thermal Information                                              | 13.2 Third-Party Products Disclaimer                   |
|   | 7.6 Power Dissipation                                                | 13.3 Related Links                                     |
|   | 7.7 Electrical Characteristics 9                                     | 13.4 Receiving Notification of Documentation Updates 2 |
|   | 7.8 Switching Characteristics                                        | 13.5 Community Resources                               |
|   | 7.9 Typical Characteristics                                          | 13.6 Trademarks2                                       |
| 8 | Parameter Measurement Information                                    | 13.7 Electrostatic Discharge Caution2                  |
| 9 | Detailed Description                                                 | 13.8 Glossary2                                         |
| 3 | 9.1 Overview       15         9.2 Functional Block Diagrams       15 | 14 Mechanical, Packaging, and Orderable Information20  |

## 4 Revision History

**Page** 



## 5 Device Comparison Table

| PART NUMBER | DUPLEX | ENABLES | SIGNALING RATE | NODES |
|-------------|--------|---------|----------------|-------|
| THVD1410    | Half   | DE, RE  | up to 500 kbps |       |
| THVD1450    | Half   | DE, RE  |                | OFC   |
| THVD1451    | Full   | None    | up to 50 Mbps  | 256   |
| THVD1452    | Full   | DE, RE  |                |       |



## 6 Pin Configuration and Functions

THVD1410, THVD1450 Devices 8-Pin D Package (SOIC) Top View



#### THVD1410, THVD1450 Devices 8-Pin DGK Package (VSSOP) Top View



#### THVD1450 Device 8-Pin DRB Package (VSON) Top View



#### **Pin Functions**

|                 | P | IN  |     | 1/0                                                                        | DECORIDATION                                                |  |
|-----------------|---|-----|-----|----------------------------------------------------------------------------|-------------------------------------------------------------|--|
| NAME            | D | DGK | DRB | I/O                                                                        | DESCRIPTION                                                 |  |
| Α               | 6 | 6   | 6   | Bus input/output Bus I/O port, A (complementary to B)                      |                                                             |  |
| В               | 7 | 7   | 7   | Bus input/output Bus I/O port, B (complementary to A)                      |                                                             |  |
| D               | 4 | 4   | 4   | Digital input Driver data input                                            |                                                             |  |
| DE              | 3 | 3   | 3   | Digital input Driver enable, active high (2-M $\Omega$ internal pull-down) |                                                             |  |
| GND             | 5 | 5   | 5   | Ground                                                                     | Ground Device ground                                        |  |
| R               | 1 | 1   | 1   | Digital output                                                             | Receive data output                                         |  |
| V <sub>CC</sub> | 8 | 8   | 8   | Power                                                                      | Power 3.3-V to 5-V supply                                   |  |
| RE              | 2 | 2   | 2   | Digital input                                                              | Receiver enable, active low (2-M $\Omega$ internal pull-up) |  |



## THVD1451 Device 8-Pin DRB Package (VSON) Top View



#### **Pin Functions**

| PIN      |     | I/O                                                   | DESCRIPTION                                |  |  |
|----------|-----|-------------------------------------------------------|--------------------------------------------|--|--|
| NAME     | DRB | 1/0                                                   | DESCRIPTION                                |  |  |
| Α        | 8   | Bus input                                             | Bus input, A (complementary to B)          |  |  |
| В        | 7   | Bus input Bus input, B (complementary to A)           |                                            |  |  |
| D        | 3   | Digital input Driver data input                       |                                            |  |  |
| GND      | 4   | Ground Device ground                                  |                                            |  |  |
| R        | 2   | Digital output                                        | Receive data output                        |  |  |
| $V_{CC}$ | 1   | Power                                                 | 3.3-V to 5-V supply                        |  |  |
| Υ        | 5   | Bus output Digital bus output, Y (Complementary to Z) |                                            |  |  |
| Z        | 6   | Bus output                                            | Digital bus output, Z (Complementary to Y) |  |  |





10-Pin DGS Package (VSSOP) Top View 0 VCC R 10  $\overline{\mathsf{RE}}$ 2 9 Α 3 8 В DE D 7 Ζ Υ GND 5 6 Not to scale

THVD1452 Device

NC - No internal connection

#### **Pin Functions**

|          | Р                     | IN  | 1/0            | DECORIDATION                                                 |  |  |
|----------|-----------------------|-----|----------------|--------------------------------------------------------------|--|--|
| NAME     | D                     | DGS | I/O            | DESCRIPTION                                                  |  |  |
| Α        | 12                    | 9   | Bus input      | Bus input, A (complementary to B)                            |  |  |
| В        | 11                    | 8   | Bus input      | Bus input, B (complementary to A)                            |  |  |
| D        | 5                     | 4   | Digital input  | Driver data input                                            |  |  |
| DE       | 4                     | 3   | Digital input  | Driver enable, active high (2-M $\Omega$ internal pull-down) |  |  |
| GND      | 6, 7 <sup>(1)</sup>   | 5   | Ground         | Device ground                                                |  |  |
| NC       | 1, 8                  | _   | _              | Internally not connected                                     |  |  |
| R        | 2                     | 1   | Digital output | Receive data output                                          |  |  |
| $V_{CC}$ | 13, 14 <sup>(1)</sup> | 10  | Power          | 3.3-V to 5-V supply                                          |  |  |
| Υ        | 9                     | 6   | Bus output     | Digital bus output, Y (Complementary to Z)                   |  |  |
| Z        | 10                    | 7   | Bus output     | Digital bus output, Z (Complementary to Y)                   |  |  |
| RE       | 3                     | 2   | Digital input  | Receiver enable, active low (2-M $\Omega$ internal pull-up)  |  |  |

<sup>(1)</sup> These pins are internally connected



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                         | 1 0 1                                                                                   | ,    |     |      |
|-------------------------|-----------------------------------------------------------------------------------------|------|-----|------|
|                         |                                                                                         | MIN  | MAX | UNIT |
| Supply voltage          | V <sub>CC</sub>                                                                         | -0.5 | 7   | ٧    |
| Bus voltage             | Range at any bus pin (A, B, Y, or Z) as differential or common-mode with respect to GND | -18  | 18  | V    |
| Input voltage           | Range at any logic pin (D, DE, or RE)                                                   | -0.3 | 5.7 | ٧    |
| Receiver output current | lo                                                                                      | -24  | 24  | mA   |
| Storage temperatu       | Storage temperature range                                                               |      | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                             |                         |                                                           |                  | VALUE | UNIT |
|-----------------------------|-------------------------|-----------------------------------------------------------|------------------|-------|------|
| V <sub>(ESD)</sub> Electros |                         | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 (1) | Bus pins and GND | ±30   | kV   |
|                             |                         | ANSI/ESDA/JEDEC JS-001 (*)                                | All other pins   | ±4    | kV   |
|                             | Electrostatic discharge | Charged device model (CDM), per JEDEC JESD22-C101 (2)     | All pins         | ±1.5  | kV   |
|                             |                         | Machine model (MM), per JEDEC JESD22-A115-A               | All pins         | ±200  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 ESD Ratings [IEC]

|                    |                           |                                      |                  | VALUE | UNIT |
|--------------------|---------------------------|--------------------------------------|------------------|-------|------|
| $V_{(ESD)}$        | Electrostatic discharge   | Contact discharge, per IEC 61000-4-2 | Bus pins and GND | ±18   | kV   |
|                    |                           | Air-gap discharge, per IEC 61000-4-2 | Bus pins and GND | ±18   | kV   |
| V <sub>(EFT)</sub> | Electrical fast transient | Per IEC 61000-4-4                    | Bus pins and GND | ±4    | kV   |

<sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                                                              | MIN | NOM MAX         | UNIT |
|-------------------|------------------------------------------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>   | Supply voltage                                                               | 3   | 5.5             | V    |
| VI                | Input voltage at any bus terminal <sup>(1)</sup>                             | -15 | 15              | V    |
| V <sub>IH</sub>   | High-level input voltage (driver, driver enable, and receiver enable inputs) | 2   | V <sub>CC</sub> | V    |
| V <sub>IL</sub>   | Low-level input voltage (driver, driver enable, and receiver enable inputs)  | 0   | 0.8             | V    |
| V <sub>ID</sub>   | Differential input voltage                                                   | -15 | 15              | V    |
| Io                | Output current, driver                                                       | -60 | 60              | mA   |
| I <sub>OR</sub>   | Output current, receiver                                                     | -8  | 8               | mA   |
| R <sub>L</sub>    | Differential load resistance                                                 | 54  |                 | Ω    |
| 1/t <sub>UI</sub> | Signaling rate: THVD1410                                                     |     | 500             | kbps |
| 1/t <sub>UI</sub> | Signaling rate: THVD1450, THVD1451, THVD1452                                 |     | 50              | Mbps |
| T <sub>A</sub>    | Operating ambient temperature                                                | -40 | 125             | ℃    |
| T <sub>J</sub>    | Junction temperature                                                         | -40 | 150             | ℃    |

<sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

## 7.5 Thermal Information

|                         | (1)                                          | THVD1410<br>THVD1450 | THVD1452 | THVD1410<br>THVD1450 | THVD1452    | THVD1450<br>THVD1451 |      |
|-------------------------|----------------------------------------------|----------------------|----------|----------------------|-------------|----------------------|------|
|                         | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)             | D (SOIC) | DGK (VSSOP)          | DGS (VSSOP) | DRB (VSON)           | UNIT |
|                         |                                              | 8 PINS               | 14 PINS  | 8 PINS               | 10 PINS     | 8 PINS               |      |
| $R_{\theta JA}$         | Junction-to-ambient thermal resistance       | 114.3                | 86.4     | 155.2                | 155.6       | 48.6                 | °C/W |
| R <sub>θJC(to</sub>     | Junction-to-case (top) thermal resistance    | 56.7                 | 43.7     | 47.2                 | 49.3        | 49.1                 | °C/W |
| $R_{\theta JB}$         | Junction-to-board thermal resistance         | 57.7                 | 42.5     | 76.1                 | 77.1        | 21.1                 | °C/W |
| $\Psi_{JT}$             | Junction-to-top characterization parameter   | 12.8                 | 10.2     | 3.9                  | 4.5         | 0.8                  | °C/W |
| $\Psi_{JB}$             | Junction-to-board characterization parameter | 57                   | 42.2     | 74.8                 | 75.7        | 21.1                 | °C/W |
| R <sub>θ</sub> JC(b ot) | Junction-to-case (bottom) thermal resistance | N/A                  | N/A      | N/A                  | N/A         | 2.7                  | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.6 Power Dissipation

| PARAMETE<br>R | Description                                                  | TEST CONDITIONS                                   | MIN TYP | MAX | UNIT |
|---------------|--------------------------------------------------------------|---------------------------------------------------|---------|-----|------|
|               | Driver and receiver enabled, V <sub>CC</sub> = 5.5           | Unterminated: $R_L = 300 \Omega$ , $C_L = 50 pF$  | 210     |     | mW   |
|               | THVD1410  Driver and receiver enabled, V <sub>CC</sub> = 5.5 | RS-422 load: $R_L = 100 \Omega$ , $C_L = 50 pF$   | 220     |     | mW   |
| В             |                                                              | RS-485 load: $R_L = 54 \Omega$ , $C_L = 50 pF$    | 250     |     | mW   |
| $P_{D}$       |                                                              | Unterminated: $R_L = 300 \Omega$ , $C_L = 50 pF$  | 360     |     | mW   |
|               |                                                              | RS-422 load: $R_L$ = 100 $\Omega$ , $C_L$ = 50 pF | 320     |     | mW   |
|               | THVD145x devices                                             | RS-485 load: $R_L$ = 54 $\Omega$ , $C_L$ = 50 pF  | 330     |     | mW   |

Submit Documentation Feedback



## 7.7 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of V<sub>CC</sub> =

|                     | PARAMETER                                             | TEST CONDITIONS                                                                                    | 3                                                             | MIN                   | TYP                   | MAX | UNIT |
|---------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------|-----------------------|-----|------|
| Driver              |                                                       |                                                                                                    |                                                               |                       |                       |     |      |
|                     |                                                       | $R_L = 60 \Omega$ , -15 V $\leq$ V <sub>test</sub> $\leq$ 15 V (Set)                               | ee Figure 8) <sup>(1)</sup>                                   | 1.5                   | 3.5                   |     | V    |
| V <sub>OD</sub>     | Driver differential output voltage magnitude          | $R_L$ = 60 Ω, -15 V ≤ V <sub>test</sub> ≤ 15 V, 4. 5.5 V, (See Figure 8)                           | 2.1                                                           |                       |                       | V   |      |
|                     | magnitude                                             | $R_L = 100 \Omega$ (See Figure 9)                                                                  |                                                               | 2                     | 4                     |     | V    |
|                     |                                                       | $R_L = 54 \Omega \text{ (See Figure 9)}$                                                           |                                                               | 1.5                   | 3.5                   |     | V    |
| $\Delta  V_{OD} $   | Change in differential output voltage                 |                                                                                                    |                                                               | -200                  |                       | 200 | mV   |
| V <sub>OC</sub>     | Common-mode output voltage                            | $R_L = 54 \Omega \text{ (See Figure 9)}$                                                           | 1                                                             | $V_{CC}/2$            | 3                     | V   |      |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-<br>mode output voltage |                                                                                                    |                                                               | -200                  |                       | 200 | mV   |
| los                 | Short-circuit output current                          | $DE = V_{CC}, -7 \text{ V} \le V_{O} \le 12 \text{ V}$                                             |                                                               | -250                  |                       | 250 | mA   |
| Receiver            |                                                       |                                                                                                    |                                                               | ı                     |                       | ,   |      |
|                     |                                                       | DE = 0 V, V <sub>CC</sub> = 0 V or 5.5 V                                                           | V <sub>I</sub> = 12V                                          |                       | 50                    | 125 | μΑ   |
| l <sub>l</sub>      | Bus input current                                     | DL = 0 V, VCC = 0 V 01 3.3 V                                                                       | $V_I = -7V$                                                   | -100                  | -65                   |     | μΑ   |
| "                   | bus input current                                     | DE = 0 V, V <sub>CC</sub> = 0 V or 5.5 V                                                           | V <sub>I</sub> = 15V                                          |                       | 60                    | 125 | μΑ   |
|                     |                                                       | DL = 0 V, VCC = 0 V 01 3.3 V                                                                       | $V_I = -15V$                                                  | -200                  | -130                  |     | μΑ   |
| $V_{TH+}$           | Positive-going input threshold voltage                |                                                                                                    | See <sup>(2)</sup>                                            | -100                  | -20                   | mV  |      |
| $V_{TH-}$           | Negative-going input threshold voltage                | Over common-mode range of ± 15                                                                     | -200                                                          | -130                  | See <sup>(2)</sup>    | mV  |      |
| V <sub>HYS</sub>    | Input hysteresis                                      |                                                                                                    |                                                               | 30                    |                       | mV  |      |
| $V_{OH}$            | Output high voltage                                   | I <sub>OH</sub> = -8 mA                                                                            |                                                               | V <sub>CC</sub> – 0.4 | V <sub>CC</sub> – 0.2 |     | V    |
| V <sub>OL</sub>     | Output low voltage                                    | I <sub>OL</sub> = 8 mA                                                                             |                                                               |                       | 0.2                   | 0.4 | V    |
| I <sub>OZR</sub>    | Output high-impedance current                         | $V_O = 0 \text{ V or } V_{CC}, \overline{RE} = V_{CC}$                                             |                                                               | -1                    |                       | 1   | μΑ   |
| Logic               |                                                       |                                                                                                    |                                                               |                       |                       |     |      |
| I <sub>IN</sub>     | Input current (D, DE, RE)                             | $3 \text{ V} \le \text{V}_{CC} \le 5.5 \text{ V}, 0 \text{ V} \le \text{V}_{IN} \le \text{V}_{CO}$ | 0                                                             | -6.2                  |                       | 6.2 | μΑ   |
| Device              |                                                       |                                                                                                    |                                                               |                       |                       |     |      |
|                     |                                                       | Driver and receiver enabled                                                                        | $\overline{RE} = 0 \text{ V}$ ,<br>$DE = V_{CC}$ ,<br>No load |                       | 2.4                   | 3   | mA   |
|                     |                                                       | Driver enabled, receiver disabled                                                                  | $\overline{RE} = V_{CC},$ $DE = V_{CC},$ No load              |                       | 2                     | 2.5 | mA   |
| I <sub>CC</sub>     | Supply current (quiescent)                            | Driver disabled, receiver enabled                                                                  | RE = 0 V,<br>DE = 0 V,<br>No load                             |                       | 700                   | 960 | μΑ   |
|                     |                                                       | Driver and receiver disabled                                                                       | RE = V <sub>CC</sub> ,<br>DE = 0 V, D<br>= open, No<br>load   |                       | 0.1                   | 1   | μΑ   |
| T <sub>SD</sub>     | Thermal shutdown temperature                          |                                                                                                    | •                                                             |                       | 170                   |     | °C   |

 $<sup>|</sup>V_{OD}| \geq 1.4 \text{ V when T}_{A} > 85 \text{ °C}, V_{test} < -7 \text{ V and V}_{CC} < 3.135 \text{ V}.$  Under any specific conditions,  $V_{TH+}$  is assured to be at least  $V_{HYS}$  higher than  $V_{TH-}$ .



## 7.8 Switching Characteristics

over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of  $V_{CC} = 5 \text{ V}$ 

|                                             | PARAMETER                                        | TEST CONDITIONS                                    | MIN | TYP | MAX | UNIT |
|---------------------------------------------|--------------------------------------------------|----------------------------------------------------|-----|-----|-----|------|
| Driver: THVD                                | 1410                                             |                                                    |     |     | *   |      |
| t <sub>r</sub> , t <sub>f</sub>             | Differential output rise/fall time               |                                                    | 250 | 400 | 600 | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>         | Propagation delay                                | $R_L = 54 \Omega$ , $C_L = 50 pF$ , See Figure 10  |     | 250 | 500 | ns   |
| t <sub>SK(P)</sub>                          | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                                    |     |     | 10  | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>         | Disable time                                     |                                                    |     | 80  | 200 | ns   |
|                                             | Enable time                                      | RE = 0 V, See Figure 11 and Figure 12              |     | 100 | 600 | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub>         | Enable time                                      | RE = V <sub>CC</sub> , See Figure 11 and Figure 12 |     | 4   | 11  | μs   |
| Receiver: TH                                | VD1410                                           |                                                    |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>             | Output rise/fall time                            |                                                    |     | 13  | 20  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>         | Propagation delay                                | C <sub>L</sub> = 15 pF, See Figure 13              |     | 60  | 110 | ns   |
| t <sub>SK(P)</sub>                          | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                                    |     |     | 7   | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>         | Disable time                                     |                                                    |     | 30  | 60  | ns   |
| t <sub>PZH(1)</sub> , t <sub>PZL(1)</sub> , |                                                  | DE = V <sub>CC</sub> , See Figure 14               |     | 60  | 140 | ns   |
| $t_{PZH(2)}, \ t_{PZL(2)},$                 | Enable time                                      | DE = 0 V, See Figure 15                            |     | 6   | 14  | μs   |
| Driver: THVD                                | 1450, THVD1451, THVD1452                         |                                                    |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>             | Differential output rise/fall time               |                                                    | 1   | 3   | 6   | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>         | Propagation delay                                | $R_L = 54 \Omega$ , $C_L = 50 pF$ , See Figure 10  | 3   | 10  | 20  | ns   |
| t <sub>SK(P)</sub>                          | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                                    |     |     | 3.5 | ns   |
| $t_{PHZ}, t_{PLZ}$                          | Disable time                                     |                                                    |     | 15  | 25  | ns   |
|                                             | Enable time                                      | RE = 0 V, See Figure 11 and Figure 12              |     | 20  | 50  | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub>         | Lilable time                                     | RE = V <sub>CC</sub> , See Figure 11 and Figure 12 |     | 2.5 | 10  | μs   |
| Receiver: TH                                | VD1450, THVD1451, THVD1452                       |                                                    |     |     | · · |      |
| t <sub>r</sub> , t <sub>f</sub>             | Output rise/fall time                            |                                                    |     | 2   | 6   | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>         | Propagation delay                                | C <sub>L</sub> = 15 pF, See Figure 13              |     | 25  | 40  | ns   |
| t <sub>SK(P)</sub>                          | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                                    |     |     | 3.5 | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>         | Disable time                                     |                                                    |     | 14  | 28  | ns   |
| t <sub>PZH(1)</sub> , t <sub>PZL(1)</sub> , |                                                  | DE = V <sub>CC</sub> , See Figure 14               |     | 50  | 110 | ns   |
| $t_{PZH(2)},$ $t_{PZL(2)},$                 | Enable time                                      | DE = 0V, See Figure 15                             |     | 4   | 14  | μs   |



## 7.9 Typical Characteristics





## **Typical Characteristics (continued)**





## 8 Parameter Measurement Information



Figure 8. Measurement of Driver Differential Output Voltage With Common-Mode Load



Figure 9. Measurement of Driver Differential and Common-Mode Output With RS-485 Load



Figure 10. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays



Figure 11. Measurement of Driver Enable and Disable Times With Active High Output and Pull-Down Load



Figure 12. Measurement of Driver Enable and Disable Times With Active Low Output and Pull-up Load



## **Parameter Measurement Information (continued)**



Figure 13. Measurement of Receiver Output Rise and Fall Times and Propagation Delays



Figure 14. Measurement of Receiver Enable/Disable Times With Driver Enabled



Figure 15. Measurement of Receiver Enable Times With Driver Disabled



## 9 Detailed Description

#### 9.1 Overview

THVD1410 and THVD1450 are low-power, half duplex RS-485 transceivers available in two speed grades suitable for data transmission up to 500 kbps and 50 Mbps respectively.

THVD1451 is fully enabled with no external enabling pins. THVD1452 has active-high driver enable and active-low receiver enable. A standby current of less than 1  $\mu$ A can be achieved by disabling both driver and receiver.

### 9.2 Functional Block Diagrams



Figure 16. THVD1410 and THVD1450



Figure 17. THVD1451



Figure 18. THVD1452

## 9.3 Feature Description

Internal ESD protection circuits protect the transceiver against electrostatic discharges (ESD) according to IEC 61000-4-2 of up to ±18 kV and against electrical fast transients (EFT) according to IEC 61000-4-4 of up to ±4 kV. With careful system design, one could achieve ±4 kV EFT Criterion A (no data loss when transient noise is present).

### **Feature Description (continued)**

The THVD14xx device family provides internal biasing of the receiver input thresholds in combination with large input-threshold hysteresis. The receiver output remains logic high under a bus-idle or bus-short conditions without the need for external failsafe biasing resistors. Device operation is specified over a wide ambient temperature range from -40°C to 125°C.

#### 9.4 Device Functional Modes

#### 9.4.1 Device Functional Modes for THVD1410 and THVD1450

When the driver enable pin, DE, is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. In this case the differential output voltage defined as  $V_{OD} = V_A - V_B$  is positive. When D is low, the output states reverse: B turns high, A becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pull-down resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pull-up resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output A turns high and B turns low.

**INPUT ENABLE OUTPUTS FUNCTION** D DE В Α Н Н Н L Actively drive bus high Н Actively drive bus low L L Χ L Ζ Z Driver disabled Χ **OPEN** Ζ Ζ Driver disabled by default **OPEN** Н L Actively drive bus high by default

Table 1. Driver Function Table for THVD1410 and THVD1450

When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is higher than the positive input threshold,  $V_{TH+}$ , the receiver output, R, turns high. When  $V_{ID}$  is lower than the negative input threshold,  $V_{TH-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{TH+}$  and  $V_{TH-}$  the output is indeterminate.

When  $\overline{RE}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted to one another (short-circuit), or the bus is not actively driven (idle bus).

Table 2. Receiver Function Table for THVD1410 and THVD1450

| DIFFERENTIAL INPUT           | ENABLE | OUTPUT | FUNCTION                     |
|------------------------------|--------|--------|------------------------------|
| $V_{ID} = V_A - V_B$         | RE     | R      | FUNCTION                     |
| $V_{TH+} < V_{ID}$           | L      | Н      | Receive valid bus high       |
| $V_{TH-} < V_{ID} < V_{TH+}$ | L      | ?      | Indeterminate bus state      |
| $V_{ID} < V_{TH-}$           | L      | L      | Receive valid bus low        |
| X                            | Н      | Z      | Receiver disabled            |
| X                            | OPEN   | Z      | Receiver disabled by default |
| Open-circuit bus             | L      | Н      | Fail-safe high output        |
| Short-circuit bus            | L      | Н      | Fail-safe high output        |
| Idle (terminated) bus        | L      | Н      | Fail-safe high output        |

Submit Documentation Feedback



#### 9.4.2 Device Functional Modes for THVD1451

For this device, the driver and receiver are fully enabled, thus the differential outputs Y and Z follow the logic states at data input D at all times. A logic high at D causes Y to turn high and Z to turn low. In this case, the differential output voltage defined as  $V_{OD} = V_Y - V_Z$  is positive. When D is low, the output states reverse: Z turns high, Y becomes low, and VOD is negative. The D pin has an internal pull-up resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output Y turns high and Z turns low.

Table 3. Driver Function Table for THVD1451

| INPUT | OUTI | PUTS | ELINCTIONS                         |  |  |
|-------|------|------|------------------------------------|--|--|
| D     | Υ    | Z    | FUNCTIONS                          |  |  |
| Н     | Н    | L    | Actively drive bus high            |  |  |
| L     | L    | Н    | Actively drive bus low             |  |  |
| OPEN  | Н    | L    | Actively drive bus High by default |  |  |

When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is higher than the positive input threshold,  $V_{TH_-}$ , the receiver output, R, turns high. When  $V_{ID}$  is less than the negative input threshold,  $V_{TH_-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{TH_+}$  and  $V_{TH_-}$  the output is indeterminate. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted to one another (short-circuit), or the bus is not actively driven (idle bus).

Table 4. Receiver Function Table for THVD1451

| DIFFERENTIAL INPUT           | OUTPUT | FUNCTION                |
|------------------------------|--------|-------------------------|
| $V_{ID} = V_A - V_B$         | R      | FUNCTION                |
| $V_{TH+} < V_{ID}$           | Н      | Receive valid bus high  |
| $V_{TH-} < V_{ID} < V_{TH+}$ | ?      | Indeterminate bus state |
| $V_{ID} < V_{TH-}$           | L      | Receive valid bus low   |
| Open-circuit bus             | Н      | Fail-safe high output   |
| Short-circuit bus            | Н      | Fail-safe high output   |
| Idle (terminated) bus        | Н      | Fail-safe high output   |

#### 9.4.3 Device Functional Modes for THVD1452

When the driver enable pin, DE, is logic high, the differential outputs Y and Z follow the logic states at data input D. A logic high at D causes Y to turn high and Z to turn low. In this case the differential output voltage defined as  $V_{OD} = V_Y - V_Z$  is positive. When D is low, the output states reverse: Z turns high, Y becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pull-down resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pull-up resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output Y turns high and Z turns low.

Table 5. Driver Function Table for THVD1452

| INPUT | ENABLE | OUT | FUNCTION |                                    |
|-------|--------|-----|----------|------------------------------------|
| D     | DE     | Υ   | Z        | FUNCTION                           |
| Н     | Н      | Н   | L        | Actively drive bus high            |
| L     | Н      | L   | Н        | Actively drive bus low             |
| X     | L      | Z   | Z        | Driver disabled                    |
| X     | OPEN   | Z   | Z        | Driver disabled by default         |
| OPEN  | Н      | Н   | L        | Actively drive bus high by default |

When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is higher than the positive input threshold,  $V_{TH+}$ , the receiver output, R, turns high. When  $V_{ID}$  is lower than the negative input threshold,  $V_{TH-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{TH+}$  and  $V_{TH-}$  the output is indeterminate.

When  $\overline{\text{RE}}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{\text{ID}}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted to one another (short-circuit), or the bus is not actively driven (idle bus).

Table 6. Receiver Function Table for THVD1452

| DIFFERENTIAL INPUT           | ENABLE | OUTPUT | FUNCTION                     |
|------------------------------|--------|--------|------------------------------|
| $V_{ID} = V_A - V_B$         | RE     | R      | FUNCTION                     |
| $V_{TH+} < V_{ID}$           | L      | Н      | Receive valid bus high       |
| $V_{TH-} < V_{ID} < V_{TH+}$ | L      | ?      | Indeterminate bus state      |
| $V_{ID} < V_{TH-}$           | L      | L      | Receive valid bus low        |
| X                            | Н      | Z      | Receiver disabled            |
| X                            | OPEN   | Z      | Receiver disabled by default |
| Open-circuit bus             | L      | Н      | Fail-safe high output        |
| Short-circuit bus            | L      | Н      | Fail-safe high output        |
| Idle (terminated) bus        | L      | Н      | Fail-safe high output        |

Submit Documentation Feedback



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The THVD14xx family consists of half-duplex and full-duplex RS-485 transceivers commonly used for asynchronous data transmissions. For half-duplex devices, the driver and receiver enable pins allow for the configuration of different operating modes. Full-duplex implementation requires two signal pairs (four wires), and allows each node to transmit data on one pair while simultaneously receiving data on the other pair.

## 10.2 Typical Application

An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, generally allows for higher data rates over longer cable length.



Figure 19. Typical RS-485 Network With Half-Duplex Transceivers



Figure 20. Typical RS-485 Network With Full-Duplex Transceivers

#### 10.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 10.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and cable length, which means the higher the data rate, the short the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



Figure 21. Cable Length vs Data Rate Characteristic

Even higher data rates are achievable (that is, 50 Mbps for the THVD1450, THVD1451 and THVD1452) in cases where the interconnect is short enough (or has suitably low attenuation at signal frequencies) to not degrade the data.

### 10.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections of varying phase as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in Equation 1.

 $L_{(STUB)} \le 0.1 \times t_r \times v \times c$ 

#### where

- t<sub>r</sub> is the 10/90 rise time of the driver
- c is the speed of light  $(3 \times 10^8 \text{ m/s})$
- v is the signal velocity of the cable or trace as a factor of c

#### 10.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to drive 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12 kΩ. Because the THVD14xx family consists of 1/8 UL transceivers, connecting up to 256 receivers to the bus is possible.

Submit Documentation Feedback

(1)



#### 10.2.1.4 Receiver Failsafe

The differential receivers of the THVD14xx family are failsafe to invalid bus states caused by the following:

- · Open bus conditions, such as a disconnected connector
- Shorted bus conditions, such as cable damage shorting the twisted-pair together
- Idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver will output a failsafe logic high state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the *input indeterminate* range does not include zero volts differential. In order to comply with the RS-422 and RS-485 standards, the receiver output must output a high when the differential input  $V_{ID}$  is more positive than 200 mV, and must output a Low when  $V_{ID}$  is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{TH+}$ ,  $V_{TH-}$ , and  $V_{HYS}$  (the separation between  $V_{TH+}$  and  $V_{TH-}$ ). As shown in the table, differential signals more negative than -200 mV will always cause a low receiver output, and differential signals more positive than 200 mV will always cause a high receiver output.

When the differential input signal is close to zero, it is still above the  $V_{TH_+}$  threshold, and the receiver output will be High. Only when the differential input is more than  $V_{HYS}$  below  $V_{TH_+}$  will the receiver output transition to a Low state. Therefore, the noise immunity of the receiver inputs during a bus fault conditions includes the receiver hysteresis value,  $V_{HYS}$ , as well as the value of  $V_{TH_+}$ .

#### 10.2.1.5 Transient Protection

The bus pins of the THVD14xx transceiver family include on-chip ESD protection against  $\pm 30$ -kV HBM and  $\pm 18$ -kV IEC 61000-4-2 contact discharge. The International Electrotechnical Commission (IEC) ESD test is far more severe than the HBM ESD test. The 50% higher charge capacitance,  $C_{(S)}$ , and 78% lower discharge resistance,  $R_{(D)}$ , of the IEC model produce significantly higher discharge currents than the HBM model. As stated in the IEC 61000-4-2 standard, contact discharge is the preferred transient protection test method.



Figure 22. HBM and IEC ESD Models and Currents in Comparison (HBM Values in Parenthesis)

The on-chip implementation of IEC ESD protection significantly increases the robustness of equipment. Common discharge events occur because of human contact with connectors and cables. Designers may choose to implement protection against longer duration transients, typically referred to as surge transients.

EFTs are generally caused by relay-contact bounce or the interruption of inductive loads. Surge transients often result from lightning strikes (direct strike or an indirect strike which induce voltages and currents), or the switching of power systems, including load changes and short circuit switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems.

Figure 23 compares the pulse-power of the EFT and surge transients with the power caused by an IEC ESD transient. The left hand diagram shows the relative pulse-power for a 0.5-kV surge transient and 4-kV EFT transient, both of which dwarf the 10-kV ESD transient visible in the lower-left corner. 500-V surge transients are representative of events that may occur in factory environments in industrial and process automation.

The right hand diagram shows the pulse power of a 6-kV surge transient, relative to the same 0.5-kV surge transient. 6-kV surge transients are most likely to occur in power generation and power-grid systems.



Figure 23. Power Comparison of ESD, EFT, and Surge Transients



If the surge transients, high-energy content is characterized by long pulse duration and slow decaying pulse power. The electrical energy of a transient that is dumped into the internal protection cells of a transceiver is converted into thermal energy, which heats and destroys the protection cells, thus destroying the transceiver. Figure 24 shows the large differences in transient energies for single ESD, EFT, surge transients, and an EFT pulse train that is commonly applied during compliance testing.



Figure 24. Comparison of Transient Energies

#### 10.2.2 Detailed Design Procedure

Figure 25 and Figure 26 suggest a protection circuit against 1 kV surge (IEC 61000-4-5) transients. Table 7 shows the associated bill of materials.



Figure 25. Transient Protection Against Surge Transients for Half-Duplex Devices



Figure 26. Transient Protection Against Surge Transients for Full-Duplex Devices

Table 7. Bill of Materials

| DEVICE | FUNCTION                                       | ORDER NUMBER          | MANUFACTURER |
|--------|------------------------------------------------|-----------------------|--------------|
| XCVR   | RS-485 transceiver                             | THVD14xx              | TI           |
| R1     | 10 O mulas musef this life was inter-          | CDCM/000010D INITALID | Minhau       |
| R2     | 10- $\Omega$ , pulse-proof thick-film resistor | CRCW0603010RJNEAHP    | Vishay       |
| TVS    | Bidirectional 400-W transient suppressor       | CDSOT23-SM712         | Bourns       |

Submit Documentation Feedback



#### 10.2.3 Application Curves



## 11 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100 nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes.

## 12 Layout

## 12.1 Layout Guidelines

Robust and reliable bus node design often requires the use of external transient protection devices in order to protect against surge transients that may occur in industrial environments. Since these transients have a wide frequency bandwidth (from approximately 3 MHz to 300 MHz), high-frequency layout techniques should be applied during PCB design.

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
- 2. Use V<sub>CC</sub> and ground planes to provide low-inductance. Note that high-frequency currents tend to follow the path of least impedance and not the path of least resistance.
- 3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- Apply 100-nF to 220-nF decoupling capacitors as close as possible to the V<sub>CC</sub> pins of transceiver, UART and/or controller ICs on the board.
- 5. Use at least two vias for  $V_{CC}$  and ground connections of decoupling capacitors and protection devices to minimize effective via inductance.
- 6. Use 1-k $\Omega$  to 10-k $\Omega$  pull-up and pull-down resistors for enable lines to limit noise currents in theses lines during transient events.
- 7. Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- 8. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.

## 12.2 Layout Example



Figure 28. Half-Duplex Layout Example



## 13 Device and Documentation Support

#### 13.1 Device Support

### 13.2 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 13.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

**TECHNICAL TOOLS & SUPPORT &** PRODUCT FOLDER **PARTS ORDER NOW** COMMUNITY **DOCUMENTS SOFTWARE THVD1410** Click here Click here Click here Click here Click here THVD1450 Click here Click here Click here Click here Click here THVD1451 Click here Click here Click here Click here Click here THVD1452 Click here Click here Click here Click here Click here

**Table 8. Related Links** 

## 13.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document..

#### 13.5 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.6 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.7 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback





19-May-2018

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type |         | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| THVD1410D        | PREVIEW | SOIC         | D       | 8    | 75   | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1410DGK      | PREVIEW | VSSOP        | DGK     | 8    | 80   | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1410DGKR     | PREVIEW | VSSOP        | DGK     | 8    | 2500 | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1410DR       | PREVIEW | SOIC         | D       | 8    | 2500 | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1450D        | ACTIVE  | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VD1450         | Samples |
| THVD1450DGK      | PREVIEW | VSSOP        | DGK     | 8    | 80   | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1450DGKR     | PREVIEW | VSSOP        | DGK     | 8    | 2500 | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1450DR       | ACTIVE  | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VD1450         | Samples |
| THVD1450DRB      | PREVIEW | SON          | DRB     | 8    | 250  | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1450DRBR     | PREVIEW | SON          | DRB     | 8    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1451DRB      | PREVIEW | SON          | DRB     | 8    | 121  | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1451DRBR     | PREVIEW | SON          | DRB     | 8    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1452D        | PREVIEW | SOIC         | D       | 14   | 75   | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1452DGS      | PREVIEW | VSSOP        | DGS     | 10   | 1040 | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1452DGSR     | PREVIEW | VSSOP        | DGS     | 10   | 2500 | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| THVD1452DR       | PREVIEW | SOIC         | D       | 14   | 2500 | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

19-May-2018

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 15-May-2018

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THVD1450DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 15-May-2018



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THVD1450DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGS (S-PDSO-G10)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation BA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.