



**GS3441** 

## **Extended Reach 3G/HD/SD Adaptive Cable Equalizer with Dual Outputs**

#### **Key Features**

- SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259 compliant
- Automatic cable equalization
- Multi-standard operation from 125Mb/s to 2.97Gb/s
- Performance optimized for 270Mb/s, 1.485Gb/s and 2.97Gb/s. Typical equalized length of Belden 1694A cable up to:
  - 210m at 2.97Gb/s
  - 300m at 1.485Gb/s
  - 550m at 270Mb/s
- Supports DVB-ASI at 270Mb/s
- Supports MADI at 125Mb/s
- Dual, independently-controlled outputs
- Manual bypass (useful for low data rates with slow rise/fall times)
- Programmable carrier detect with squelch threshold adjustment
- Cable Length Indicator (CLI) output; varies monotonically with input cable length
- Automatic power-down on loss of signal
  - Standby power <35 mW (typical)
- Differential outputs support DC coupling from 1.2V to 3.3V CML logic
- Option to compensate for 6dB flat attenuation prior to input of device
- Selectable output de-emphasis: 2dB, 4dB and 6dB
- Standard EIA/JEDEC logic control and status signal levels
- Single 3.3V power supply operation
- 180mW (one output enabled), 212mW (both outputs enabled) typical power consumption
- Wide operating temperature range of -40°C to +85°C
- Small footprint QFN package (4mm x 4mm)
- Pb-free and RoHS compliant

### **Applications**

 SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259 coaxial cable serial digital interfaces

#### **Description**

The GS3441 is a high-speed BiCMOS device designed to equalize and restore signals received over  $75\Omega$  coaxial cable.

The device is designed to support SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259, and is optimized for performance at 270Mb/s, 1.485Gb/s and 2.97Gb/s.

The GS3441 features DC restoration to compensate for the DC content of SMPTE pathological signals.

The Carrier Detect output pin  $(\overline{CD})$  indicates whether an input signal has been detected. It can be connected directly to the SLEEP pin to enable automatic power-down upon loss of carrier.

A voltage programmable threshold, set via the SQ\_ADJ pin, forces  $\overline{\text{CD}}$  high when the input signal amplitude falls below the threshold. This allows the GS3441 to distinguish between low-amplitude SDI signals and noise at the input of the device.

The equalizing and DC restore stages are disengaged and no equalization occurs when the BYPASS pin is HIGH. Setting the BYPASS pin HIGH is useful for signals launched at the signal source with low data rates and/or slow rise/fall times.

The GS3441 features a gain selection pin (GAIN\_SEL) which can be used to compensate for 6dB flat attenuation prior to input of the device.

The differential outputs can be DC-coupled to Semtech's reclockers and cable drivers, as well as industry-standard 1.2V, 1.8V, 2.5V and 3.3V CML logic by changing the voltage applied to the VCC\_O pin. In general, DC-coupling to any termination voltage between 1.2V and 3.3V is supported.

### **Description (Continued)**

The GS3441 also features programmable output de-emphasis with three, user-selectable operating levels to support long PCB traces at the output of the device.

The device comes in a 24-pin,  $4mm \times 4mm$  QFN package and is footprint compatible with Semtech's GS2993 equalizer.

Power consumption of the GS3441 is typically 212mW when DC-coupled at 1.2V.

The GS3441 is Pb-free, and the encapsulation compound does not contain halogenated flame retardant.

This component and all homogeneous subcomponents are RoHS compliant.



**GS3441 Functional Block Diagram** 

## **Contents**

| 1. Pin Out                                        | 4  |
|---------------------------------------------------|----|
| 1.1 GS3441 Pin Assignment                         | 4  |
| 1.2 GS3441 Pin Descriptions                       | 4  |
| 2. Electrical Characteristics                     | 7  |
| 2.1 Absolute Maximum Ratings                      | 7  |
| 2.2 DC Electrical Characteristics                 | 7  |
| 2.3 AC Electrical Characteristics                 | 10 |
| 3. Input/Output Circuits                          | 12 |
| 4. Detailed Description                           | 14 |
| 4.1 Serial Digital Inputs                         | 14 |
| 4.2 Automatic (Adaptive) Cable Equalization       | 14 |
| 4.3 Differential Digital Data Outputs             | 14 |
| 4.4 Programmable Squelch Adjust (SQ_ADJ)          | 15 |
| 4.5 Carrier Detect, Sleep, and Auto-Sleep         | 15 |
| 4.6 GAIN_SEL                                      | 16 |
| 4.7 Adjustable Output Swing, De-Emphasis and Mute | 16 |
| 4.8 Cable Length Indicator (CLI)                  | 18 |
| 5. Application Information                        | 19 |
| 5.1 High Gain Adaptive Cable Equalizers           | 19 |
| 5.2 PCB Layout                                    | 19 |
| 5.3 Typical Application Circuit                   | 20 |
| 6. Package & Ordering Information                 | 21 |
| 6.1 Package Dimensions                            | 21 |
| 6.2 Packaging Data                                | 21 |
| 6.3 Recommended PCB Footprint                     | 22 |
| 6.4 Marking Diagram                               | 22 |
| 6.5 Solder Reflow Profiles                        | 23 |
| 6.6 Ordering Information                          | 23 |

# 1. Pin Out

# 1.1 GS3441 Pin Assignment



Figure 1-1: GS3441 Pin Out

## 1.2 GS3441 Pin Descriptions

Table 1-1: GS3441 Pin Descriptions

| Pin Number | Name                | Timing      | Туре  | Description                                                                                                                                                                                 |
|------------|---------------------|-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | 1 VCC_A Analog      |             | Power | Most positive power supply connection for the input buffer, core and control circuits.                                                                                                      |
|            |                     |             |       | Connect to +3.3V DC.                                                                                                                                                                        |
| 2          | VEE_A               | Analog      | Power | Most negative power supply connection for the input buffer, core and control circuits                                                                                                       |
|            |                     | -           |       | Connect to GND.                                                                                                                                                                             |
| 3, 4       | SDI, <del>SDI</del> | Analog      | Input | Serial digital differential input.                                                                                                                                                          |
|            |                     |             |       | Input Sensitivity Control.                                                                                                                                                                  |
| 5          | GAIN_SEL            | Not         | Input | Please refer to the input logic parameter in the DC Electrical Characteristics table for logic level threshold and compatibility. This pin is a 2.5V input that is tolerant to 3.3V levels. |
|            |                     | Synchronous | ·     | When HIGH, the device compensates for an additional 6dB of loss across the entire operating band.                                                                                           |
|            |                     |             |       | This pin has an internal pull-down resistor.                                                                                                                                                |

Table 1-1: GS3441 Pin Descriptions (Continued)

| Pin Number | Name          | Timing      | Туре   | Description                                                                                                                                                                                                                                                                                 |
|------------|---------------|-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6, 7       | AGC, AGC      | Analog      | _      | External AGC capacitor connection.                                                                                                                                                                                                                                                          |
| 8          | BYPASS        | Not         | Input  | Core Bypass Control.  Please refer to the input logic parameter in the DC Electrical Characteristics table for logic level threshold and compatibility. This pin is a 2.5V input that is tolerant to 3.3V levels.                                                                           |
| o          | BIFA33        | Synchronous | input  | Forces the equalizer and DC-restore stages into Bypass mode when HIGH. No equalization occurs in this mode.                                                                                                                                                                                 |
|            |               |             |        | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                |
|            |               |             |        | Squelch Threshold Adjust.                                                                                                                                                                                                                                                                   |
| 9          | SQ_ADJ        | Analog      | Input  | Adjusts the input signal amplitude threshold of the carrier detect function. The serial data output of the device can be muted when the serial data input signal amplitude is too low by connecting the CD and OPn_CTL pins via suitable resistor networks (see Figure 4-2 and Figure 4-3). |
|            |               |             |        | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                |
|            |               |             |        | <b>Note:</b> The SQ_ADJ function is only available when the device is not in auto-sleep mode. Reference Section 4.5 for more detail.                                                                                                                                                        |
|            |               |             |        | Output 2 Enable.                                                                                                                                                                                                                                                                            |
|            |               |             |        | Please refer to the input logic parameter in the DC Electrical Characteristics table for logic level threshold and compatibility.                                                                                                                                                           |
| 10         | OP2_EN        | _           | Input  | When HIGH, Output 2 is operational.                                                                                                                                                                                                                                                         |
|            |               |             |        | When LOW, Output 2 is powered-down and the outputs are both at VCC_O2.                                                                                                                                                                                                                      |
|            |               |             |        | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                |
|            |               |             |        | Controls the Output Swing, De-emphasis and Mute features of the DDO/DDO outputs for Output 2.                                                                                                                                                                                               |
|            |               | Not         |        | When this pin is connected to GND, the output swing is $850 \text{mV}_{ppd}$ with no de-emphasis.                                                                                                                                                                                           |
| 11         | OP2_CTL       | Synchronous | Input  | With this pin connected to a 2.5V, the output is muted.                                                                                                                                                                                                                                     |
|            |               |             |        | Intermediate voltages and functions are shown in Table 4-5. These voltages can be achieved as shown in Figure 4-2 and Figure 4-3.                                                                                                                                                           |
|            |               |             |        | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                |
| 12         | VCC_O2        | Analog      | Power  | Most positive power supply connection for the output buffer for output 2.                                                                                                                                                                                                                   |
|            |               |             |        | Connect to 1.2 - 3.3V DC.                                                                                                                                                                                                                                                                   |
| 13, 14     | DDO2,<br>DDO2 | Analog      | Output | Serial digital differential output 2.                                                                                                                                                                                                                                                       |
| 15         | VEE_O2        | Analog      | Power  | Most negative power supply connection for the output buffer for output 2.  Connect to GND.                                                                                                                                                                                                  |
| 16         | VEE_O1        | Analog      | Power  | Most negative power supply connection for the output buffer for output 1.  Connect to GND.                                                                                                                                                                                                  |
| 17, 18     | DDO1,<br>DDO1 | Analog      | Output | Serial digital differential output 1.                                                                                                                                                                                                                                                       |

Table 1-1: GS3441 Pin Descriptions (Continued)

| Pin Number | Name       | Timing             | Туре        | Description                                                                                                                                                                                                                                                                          |
|------------|------------|--------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19         | VCC_O1     | Analog             | Power       | Most positive power supply connection for the output buffer for output 1.                                                                                                                                                                                                            |
|            | _          | J                  |             | Connect to 1.2 - 3.3V DC.                                                                                                                                                                                                                                                            |
|            |            |                    |             | Controls the Output Swing, De-emphasis and Mute features of the DDO/DDO outputs for Output 1.                                                                                                                                                                                        |
|            |            | Not                |             | When this pin is connected to GND, the output swing is 800mV <sub>ppd</sub> with no de-emphasis applied to the output signal.                                                                                                                                                        |
| 20         | OP1_CTL    | Synchronous        | Input       | With this pin connected to the 2.5V, the output is MUTED.                                                                                                                                                                                                                            |
|            |            |                    |             | Intermediate voltages and functions are shown in Table 4-5. These voltages can be achieved as shown in Figure 4-2 and Figure 4-3.                                                                                                                                                    |
|            |            |                    |             | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                         |
|            |            |                    |             | Output 1 Enable.                                                                                                                                                                                                                                                                     |
|            |            |                    |             | Please refer to the input logic parameter in the DC Electrical Characteristics table for logic level threshold and compatibility.                                                                                                                                                    |
| 21         | OP1_EN     | _                  | Input       | When HIGH, Output 1 is operational.                                                                                                                                                                                                                                                  |
|            |            |                    |             | When LOW, Output 1 is powered-down and the outputs are both at VCC_O1.                                                                                                                                                                                                               |
|            |            |                    |             | This pin has an internal pull-up resistor.                                                                                                                                                                                                                                           |
| 22         | CLI        | _                  | Output      | Cable Length Indicator                                                                                                                                                                                                                                                               |
|            |            |                    |             | SLEEP Control.                                                                                                                                                                                                                                                                       |
|            |            |                    |             | Please refer to the input logic parameter in the DC Electrical Characteristics table for logic level threshold and compatibility. This pin is a 2.5V input that is tolerant to 3.3V levels.                                                                                          |
|            |            |                    |             | When HIGH the part is powered-down except for the Carrier Detect function.                                                                                                                                                                                                           |
| 23         | SLEEP      | Not<br>Synchronous | Input       | This pin may be connected directly to the $\overline{CD}$ pin to automatically put the device to sleep (low-power operation) on loss of carrier.                                                                                                                                     |
|            |            |                    |             | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                         |
|            |            |                    |             | Note: When SLEEP is connected to $\overline{\text{CD}}$ for automatic power reduction on loss of carrier, the SQ_ADJ pin will not modify the $\overline{\text{CD}}$ threshold. The $\overline{\text{CD}}$ threshold will revert to the default value used when SQ_ADJ is pulled LOW. |
| -          |            |                    |             | Carrier Detect Status Output.                                                                                                                                                                                                                                                        |
| 24         | ₹D         | Not                | Output      | Please refer to the output logic parameter in the DC Electrical<br>Characteristics table for logic level threshold and compatibility. This<br>pin is a 2.5V output.                                                                                                                  |
|            |            | Synchronous        | <del></del> | Indicates presence of an input signal. When the $\overline{\text{CD}}$ pin is LOW, a signal has been detected at the input. When this pin is HIGH, it indicates loss of input signal.                                                                                                |
| _          | Center Pad | _                  | Power       | Internally bonded to VEE_A.                                                                                                                                                                                                                                                          |
|            | center rad |                    | 1 0 1 1 1   | Connect to GND with at least 5 VIAs.                                                                                                                                                                                                                                                 |

# 2. Electrical Characteristics

## 2.1 Absolute Maximum Ratings

**Table 2-1: Absolute Maximum Ratings** 

| Parameter                           | Value                             |
|-------------------------------------|-----------------------------------|
| Supply Voltage - Core/Output Driver | -0.5V to +3.6V DC                 |
| Input ESD Voltage (HBM)             | 5kV                               |
| Storage Temperature Range           | -50°C to 125°C                    |
| Input Voltage Range (any input)     | -0.3 to (V <sub>CC_A</sub> +0.3)V |
| Operating Temperature Range         | -40°C to +85°C                    |
| Solder Reflow Temperature           | 260°C                             |

**Note:** Absolute Maximum Ratings are those values beyond which damage may occur. Functional operation outside of the ranges shown in Table 2-1 is not implied.

### 2.2 DC Electrical Characteristics

**Table 2-2: DC Electrical Characteristics** 

 $V_{CC}$  = +3.3V ±5%,  $T_A$  = -40°C to +85°C, unless otherwise shown

| Parameter                         | Symbol      | Conditions | Min   | Тур | Max   | Units | Notes |
|-----------------------------------|-------------|------------|-------|-----|-------|-------|-------|
| Supply Voltage - Core             | $V_{CC\_A}$ | -          | 3.135 | 3.3 | 3.465 | V     | _     |
|                                   |             | _          | 1.14  | 1.2 | 1.26  | V     | 1     |
| Supply Voltage - Output<br>Driver | $V_{CC\_O}$ | _          | 2.375 | 2.5 | 2.625 | V     | 1     |
|                                   |             | _          | 3.135 | 3.3 | 3.465 | V     | 1     |

**Table 2-2: DC Electrical Characteristics (Continued)** 

 $V_{CC}$  = +3.3V ±5%,  $T_A$  = -40°C to +85°C, unless otherwise shown

| Parameter                                              | Symbol                        | Conditions                                                                                                   | Min  | Тур  | Max  | Units | Notes |
|--------------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|-------|-------|
|                                                        |                               | $V_{CC\_O1} = 1.2V$ ,<br>$V_{CC\_O2} = OFF$ ,<br>$\Delta V_{DDO1} = \Delta V_{DDO2} = 425 \text{mV}_{ppd}$   | -    | 180  | 218  | mW    | 2     |
|                                                        |                               | $V_{CC_O1} = 1.2V,$ $V_{CC_O2} = 1.2V,$ $\Delta V_{DDO1} = \Delta V_{DDO2} =$ $425 \text{mV}_{ppd}$          | -    | 212  | 260  | mW    | 2     |
|                                                        |                               | $V_{CC_O1} = 1.2V,$ $V_{CC_O2} = 1.2V,$ $\Delta V_{DDO1} = \Delta V_{DDO2} = 850 \text{mV}_{ppd}$            | -    | 237  | 290  | mW    | 2     |
| Power Consumption                                      | $P_D$                         | $V_{CC_O1} = 2.5V,$<br>$V_{CC_O2} = 2.5V,$<br>$\Delta V_{DDO1} = \Delta V_{DDO2} =$<br>$850 \text{mV}_{ppd}$ | -    | 245  | 299  | mW    | 2     |
|                                                        |                               | $V_{CC\_O1} = 3.3V$ ,<br>$V_{CC\_O2} = OFF$ ,<br>$\Delta V_{DDO1} = \Delta V_{DDO2} = 425 \text{mV}_{ppd}$   | -    | 202  | 244  | mW    | 2     |
|                                                        |                               | $V_{CC\_O1} = 3.3V$ ,<br>$V_{CC\_O2} = OFF$ ,<br>$\Delta V_{DDO1} = \Delta V_{DDO2} = 850 \text{mV}_{ppd}$   | -    | 240  | 292  | mW    | 2     |
|                                                        |                               | $V_{CC_O1} = 3.3V,$ $V_{CC_O2} = 3.3V,$ $\Delta V_{DDO1} = \Delta V_{DDO2} =$ $425 \text{mV}_{ppd}$          | -    | 258  | 316  | mW    | 2     |
|                                                        |                               | $V_{CC_O1} = 3.3V,$<br>$V_{CC_O2} = 3.3V,$<br>$\Delta V_{DDO1} = \Delta V_{DDO2} =$<br>$850 \text{mV}_{ppd}$ | -    | 325  | 395  | mW    | 2     |
| Supply Current - Core                                  | I <sub>s</sub>                | Both outputs on                                                                                              | -    | 53   | 59   | mA    | 3     |
| Supply Current - Output<br>Driver (one output enabled) | l <sub>Output</sub><br>Driver | $V_{CC_O1}$ & $V_{CC_O2}$ = 3.3V,<br>$\Delta V_{DDO1}$ = $\Delta V_{DDO2}$ = 425m $V_{ppd}$                  | -    | 10   | 14   | mA    | -     |
|                                                        |                               | $V_{CC_{O1}} \& V_{CC_{O2}} =$ 3.3V, $\Delta V_{DDO1} = \Delta V_{DDO2} =$ 850m $V_{ppd}$                    | -    | 19   | 24   | mA    | -     |
| Input Common Mode Voltage                              | V <sub>CMIN</sub>             | _                                                                                                            | 1.62 | 1.71 | 1.80 | V     | _     |

## **Table 2-2: DC Electrical Characteristics (Continued)**

 $V_{CC}$  = +3.3V ±5%,  $T_A$  = -40°C to +85°C, unless otherwise shown

| Parameter                                                                                                                             | Symbol                                       | Conditions          | Min | Тур | Max | Units | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------|-----|-----|-----|-------|-------|
| CD Output Voltage                                                                                                                     | V <sub>CD(OH)</sub>                          | Carrier not present | 2.0 | -   | -   | V     | _     |
| CD Output Voltage                                                                                                                     | V <sub>CD(OL)</sub>                          | Carrier present     | -   | _   | 0.4 | V     | _     |
| Input Voltage Digital pigs                                                                                                            | V <sub>GAIN_SEL</sub><br>V <sub>BYPASS</sub> | Minimum to assert   | 1.7 | -   | -   | V     | 4     |
| $\begin{array}{c} \text{Input Voltage - Digital pins} & V_{\text{SLEEP}} \\ & V_{\text{OP1\_EN}} \\ & V_{\text{OP2\_EN}} \end{array}$ | Maximum to de-assert                         | -                   | -   | 0.7 | V   | 4     |       |

#### Notes:

- 1.  $V_{CC\_O}$  operates from 1.2V through 3.3V ( $\pm 5\%$ ).
- 2. De-emphasis off.
- 3. An additional 6mA when de-emphasis is enabled (dual-output mode).
- 4. Digital Input Pins are 2.5V but 3.3V tolerant.

## 2.3 AC Electrical Characteristics

**Table 2-3: AC Electrical Characteristics** 

 $V_{CC}$  = +3.3V ±5%,  $T_A$  = -40°C to +85°C, unless otherwise shown

| Parameter                                                   | Symbol            | Conditions                                                | Min | Тур  | Max  | Units                | Notes   |
|-------------------------------------------------------------|-------------------|-----------------------------------------------------------|-----|------|------|----------------------|---------|
| Serial input data rate                                      | DR <sub>SDO</sub> | -                                                         | 125 | -    | 2970 | Mb/s                 | 1       |
| Input Voltage Swing                                         | $\Delta V_SDI$    | Differential,<br>270Mb/s and 1.485Gb/s                    | 720 | 800  | 950  | ${\rm mV_{ppd}}$     | 2       |
| input voitage swing                                         | ΔVSDI             | Differential,<br>2.97Gb/s                                 | 720 | 800  | 880  | ${\sf mV}_{\sf ppd}$ | 2       |
| Output Voltage Swing                                        | $\Delta V_DDO$    | 100Ω load, differential,<br>OP_CTL set for high<br>swing  | 700 | 850  | 1000 | $mV_ppd$             | -       |
|                                                             |                   | 100 $\Omega$ load, differential, OP_CTL set for low swing | 350 | 425  | 500  | ${\sf mV}_{\sf ppd}$ | -       |
|                                                             | -                 | 2.97Gb/s<br>Belden 1694A: 0-120m                          | -   | _    | 0.25 | UI                   | 3, 4, 5 |
|                                                             | _                 | 2.97Gb/s<br>Belden 1694A: 120-150m                        | -   | -    | 0.3  | UI                   | 3, 4, 5 |
|                                                             |                   | 2.97Gb/s<br>Belden 1694A: 150-170m                        | -   | -    | 0.45 | UI                   | 3, 4, 5 |
|                                                             | _                 | 2.97Gb/s<br>Belden 1694A: 170-190m                        | -   | -    | 0.55 | UI                   | 3, 4, 5 |
|                                                             | _                 | 2.97Gb/s<br>Belden 1694A: 190-210m                        | -   | 0.55 | _    | UI                   | 3, 4, 5 |
| Output Jitter of Various<br>Cable Lengths and Data<br>Rates | _                 | 1.485Gb/s<br>Belden 1694A: 0-200m                         | _   | -    | 0.2  | UI                   | 3, 4, 5 |
|                                                             | _                 | 1.485Gb/s<br>Belden 1694A: 200-260m                       | _   | -    | 0.3  | UI                   | 3, 4, 5 |
|                                                             | _                 | 1.485Gb/s<br>Belden 1694A: 260-300m                       | -   | 0.3  | _    | UI                   | 3, 4, 5 |
|                                                             | -                 | 270Mb/s<br>Belden 1694A: 0-300m                           | -   | 0.1  | 0.15 | UI                   | 3, 4, 5 |
|                                                             | _                 | 270Mb/s<br>Belden 1694A: 300-500m                         | -   | -    | 0.25 | UI                   | 3, 4, 5 |
|                                                             |                   | 270Mb/s<br>Belden 1694A: 500-550m                         | _   | 0.25 |      | UI                   | 3, 4, 5 |
| Output Pico/Eall time                                       | -                 | 2.97Gb/s & 1.485Gb/s<br>20% - 80%                         | _   | 75   |      | ps                   |         |
| Output Rise/Fall time                                       | _                 | 270Mb/s (see Section 4.8)<br>20% - 80%                    | -   | 150  | _    | ps                   | -       |
| Mismatch in rise/fall time                                  | -                 | -                                                         | -   | -    | 30   | ps                   | -       |
| Duty cycle distortion                                       | -                 | SD/HD/3G                                                  | -   | _    | 30   | ps                   | -       |
| Overshoot                                                   | _                 | _                                                         | _   | -    | 10   | %                    | _       |

#### Table 2-3: AC Electrical Characteristics (Continued)

 $V_{CC}$  = +3.3V ±5%,  $T_A$  = -40°C to +85°C, unless otherwise shown

| Parameter           | Symbol | Conditions         | Min | Тур | Max | Units | Notes |
|---------------------|--------|--------------------|-----|-----|-----|-------|-------|
| Input Return Loss   | -      | 5MHz - 1.485GHz    | 15  | -   | -   | dB    | -     |
| input keturn Loss – |        | 1.485GHz - 2.97GHz | 10  | -   | _   | dB    | _     |
| Input Resistance    | -      | single-ended       | -   | 1.9 | _   | kΩ    |       |
| Input Capacitance   | -      | single-ended       | -   | 1.3 | _   | pF    | _     |
| Output Resistance   | -      | single-ended       | _   | 50  | _   | Ω     | _     |

#### Notes:

- 1. Device performance is optimized for standard data rates (SD = 270Mb/s, HD = 1.485Gb/s, 3G = 2.970Gb/s)
- 2. Om cable length.
- 3. All parts are production tested. In order to guarantee jitter over the full range of specification ( $V_{CC\_A} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to +85°C, and 720-880m $V_{pp}$  launch swing from the SDI cable driver) the recommended applications circuit must be used.
- 4. Based on validation data using the recommended applications circuit, at  $V_{CC\_A} = 3.3V$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$  and  $800 \text{mV}_{pp}$  launch swing from the SDI cable driver.
- 5. GAIN\_SEL = 0

# 3. Input/Output Circuits



Figure 3-1: Input Equivalent Circuit



Figure 3-2: SQ\_ADJ Equivalent Circuit



Figure 3-3: Output Circuit







Figure 3-5: OP1\_EN Circuit



Figure 3-6: CD Circuit



Figure 3-7: OP1\_CTL Circuit

Figure 3-8: OP2\_CTL Circuit

# 4. Detailed Description

The GS3441 is a high-speed BiCMOS IC designed to equalize serial digital signals.

The GS3441 can equalize 3Gb/s, HD and SD serial digital signals, and will typically equalize 210m of Belden 1694A cable at 2.97Gb/s, 300m at 1.485Gb/s and 550m at 270Mb/s. When DC coupling the output of a device to a 1.2V CML load, the GS3441 typically consumes approximately 180mW (one output enabled), 212mW (both outputs enabled). The GS3441 features dual, independently-controlled outputs, and can be operated from a single +3.3V DC power supply.

### 4.1 Serial Digital Inputs

The received serial data signal is connected to the input pins (SDI/ $\overline{\text{SDI}}$ ) in either a differential or single-ended configuration. AC-coupling of the inputs is recommended, because the SDI and  $\overline{\text{SDI}}$  inputs are internally biased to approximately 1.87V.

### 4.2 Automatic (Adaptive) Cable Equalization

The input signal passes through a variable gain equalizing stage, whose frequency response closely matches the inverse of the cable (Belden 1694A) loss characteristic. In addition, the variation of the frequency response with control voltage imitates the variation of the inverse cable loss characteristic with cable length ensuring that the correct amount of gain is automatically applied to the input signal for any cable length within the supported ranges.

The equalized signal is DC-restored, effectively restoring the logic threshold of the equalized signal to its correct level independent of shifts due to AC-coupling.

### 4.3 Differential Digital Data Outputs

The digital data output signals have a nominal output voltage swing of either  $850 \text{mV}_{ppd}$  or  $425 \text{mV}_{ppd}$ , as set by the OP1\_CTL pin for DDO1 and the OP2\_CTL pin for DDO2.

Table 4-1 shows the typical output common mode voltage levels related to the two output swing options and the chosen coupling (DC vs. AC).

**Table 4-1: Typical Common Mode Output Voltage Levels** 

| Supply Voltage<br>(VCC_O) | 425mV <sub>ppd</sub> Swing<br>(DC-coupled Output) | 425mV <sub>ppd</sub> Swing<br>(AC-coupled Output) | 850mV <sub>ppd</sub> Swing<br>(DC-coupled Output) | 850mV <sub>ppd</sub> Swing<br>(AC-coupled Output) |
|---------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|
| 3.3V                      | 3.2V                                              | 3.1V                                              | 3.1V                                              | 2.9V                                              |
| 2.5V                      | 2.4V                                              | 2.3V                                              | 2.3V                                              | 2.1V                                              |
| 1.8V                      | 1.7V                                              | 1.6V                                              | 1.6V                                              | 1.4V                                              |
| 1.2V                      | 1.1V                                              | 1.0V                                              | 1.0V                                              | 0.8V                                              |

## 4.4 Programmable Squelch Adjust (SQ\_ADJ)

The GS3441 features a programmable Squelch Adjust (SQ\_ADJ) threshold.

This feature can be useful in applications where there are multiple input channels using the GS3441 and the maximum gain can be limited to avoid crosstalk.

The SQ\_ADJ pin acts to change the threshold of the Carrier Detect  $(\overline{CD})$  pin, through voltage level variances. When the input signal drops below a certain threshold set by SQ\_ADJ, the  $\overline{CD}$  pin will be driven HIGH, indicating that there is not a valid input signal. In applications where programmable squelch adjust is not required, the SQ\_ADJ pin can be left unconnected.

This feature has been designed for use in applications such as routers, where signal crosstalk and circuit noise cause the equalizer to output erroneous data when no input signal is present. The use of a Carrier Detect function with a fixed internal reference does not solve this problem, since the signal-to-noise ratio on the circuit board could be significantly less than the default signal detection level set by the on-chip reference.

**Note:** When using SQ\_ADJ to limit the maximum gain of the GS3441,  $\overline{\text{CD}}$  should not be connected to SLEEP.

### 4.5 Carrier Detect, Sleep, and Auto-Sleep

The Carrier Detect output pin  $(\overline{CD})$  indicates the presence of a valid signal at the input of the GS3441. When  $\overline{CD}$  is LOW, the device has detected a valid input on SDI and  $\overline{SDI}$ . When  $\overline{CD}$  is HIGH, the device has not detected a valid input.

The GS3441 includes a SLEEP input pin, which can be used to put the device into a low-power sleep mode, consuming less than 35mW. In this mode, the outputs are high impedance and will be pulled high by the on-chip termination. Set the SLEEP pin HIGH to place the chip in this low-power state. In this mode, the Carrier Detect output will still function to facilitate the detection of a valid serial input data signal.

Auto-Sleep is enabled by connecting  $\overline{\text{CD}}$  to SLEEP. When connected, the GS3441 will automatically go into low-power sleep mode when there is a loss of Serial Digital Input signal.

**Note 1:**  $\overline{\text{CD}}$  will only detect loss of carrier for data rates greater than 19Mb/s.

**Note 2:** If SQ\_ADJ is being used to limit the maximum gain of the device, and the maximum cable length is exceeded when BYPASS pin is set LOW, the  $\overline{\text{CD}}$  pin will be set HIGH even if a carrier is present.

**Note 3:** If the  $\overline{CD}$  pin is connected to the SLEEP pin, SQ\_ADJ must be either left open, or connected to ground.

**Table 4-2: SLEEP Input Table** 

| SLEEP | Function                                                        |
|-------|-----------------------------------------------------------------|
| 0     | The GS3441 operates normally                                    |
| 1     | The GS3441 enters low-power sleep mode. CD output remains valid |

Table 4-3: CD Output Table

| CD | Input Status                 |  |
|----|------------------------------|--|
| 0  | Valid input on SDI, SDI pins |  |
| 1  | Input is not valid           |  |

### 4.6 GAIN SEL

The GS3441 has an option of compensating for 6dB of flat attenuation prior to the equalizer.

Table 4-4: GAIN\_SEL Input Table

| GAIN_SEL | Function                                                  |
|----------|-----------------------------------------------------------|
| 0        | No flat band gain is applied                              |
| 1        | 6dB of flat attenuation will be compensated by the device |

## 4.7 Adjustable Output Swing, De-Emphasis and Mute

The OP1\_CTL input pin determines the output swing and de-emphasis settings for the first output (DDO1/ $\overline{DDO1}$ ), and OP2\_CTL input pin determines the output swing and de-emphasis settings for the second output (DDO2/ $\overline{DDO2}$ ).

The OP1\_CTL and OP2\_CTL pins are both analog inputs, allowing different combinations of output swing, de-emphasis and mute. The possible values are listed in Table 4-5 below:

Table 4-5: OP1\_CTL and OP2\_CTL Functions and Levels

| Level | Swing (mV <sub>ppd</sub> ) | De-emphasis | Mute | Voltage (V)   |
|-------|----------------------------|-------------|------|---------------|
| 0     | 850mV <sub>ppd</sub>       | Off         | N    | 0.000 - 0.083 |
| 1     | 850mV <sub>ppd</sub>       | 2dB         | N    | 0.234 - 0.394 |
| 2     | 850mV <sub>ppd</sub>       | 4dB         | N    | 0.545 - 0.704 |
| 3     | 850mV <sub>ppd</sub>       | 6dB         | N    | 0.856 - 1.015 |
| 4     | 425mV <sub>ppd</sub>       | Off         | N    | 1.166 - 1.333 |
| 5     | 425mV <sub>ppd</sub>       | 2dB         | N    | 1.484 - 1.644 |
| 6     | 425mV <sub>ppd</sub>       | 4dB         | N    | 1.795 - 1.954 |
| 7     | 425mV <sub>ppd</sub>       | 6dB         | N    | 2.106 - 2.265 |
| 8     | 425mV <sub>ppd</sub>       | N/A         | Y    | 2.416 - 2.500 |

When muted, the output swing is set to  $425 \text{mV}_{ppd}$  and the outputs are latched.

Automatic muting of the output can be enabled by connecting the  $\overline{\text{CD}}$  pin to the OP1\_CTL and OP2\_CTL pins.

If the connection is made directly, as shown in Figure 4-1, the output would be in its default mode ( $850 \text{mV}_{ppd}$  swing with no de-emphasis) when there is signal present.



Figure 4-1: Direct Loopback

To enable automatic muting while the output is configured for other settings, a resistor network should be used between  $\overline{\text{CD}}$  and VCC\_A. The intermediate voltages of this resistor ladder can set the output to any one of the nine different settings as shown in Figure 4-2 and Figure 4-3.



Figure 4-2: Resistor Divider Loopback Example #1 (Function Level 3 from Table 4-5)

Figure 4-3: Resistor Divider Loopback Example #2 (Function Level 4 from Table 4-5)

In Figure 4-2, automatic muting of the output is established by connecting node 3 to the OPx\_CTL pin. In this scenario, the output would be  $850 \text{mV}_{ppd}$  with 6dB of de-emphasis when there is a signal present.

In Figure 4-3, the OPx\_CTL pin is connected to node 4. In this scenario, the output would be  $425 \text{mV}_{ppd}$  with no de-emphasis when there is a signal present.

In both cases, the output would be muted when no carrier is detected.

**Note:** When the device is in SLEEP mode, automatic muting and SQ\_ADJ do not function. Asserting the SLEEP pin manually overrides all other functionality.

# 4.8 Cable Length Indicator (CLI)

The GS3441 has a Cable Length Indicator output. This is an analog voltage in the range of 0V to 3.3V, varying monotonically with the input cable length. See Figure 4-4 and Table 4-6 below.



Figure 4-4: Cable Length Indicator Output

**Table 4-6: Cable Length Indicator Output** 

| Cable Length (m) | 0    | 40   | 120  | 160  | 180  | 200  | 210  | 260  | 300  | 400  | 500  | 600  |
|------------------|------|------|------|------|------|------|------|------|------|------|------|------|
| CLI (V)          | 0.54 | 0.59 | 0.75 | 0.91 | 0.96 | 1.01 | 1.09 | 1.24 | 1.39 | 1.59 | 2.03 | 2.27 |

**Note:** The CLI output voltage is referenced to VCC\_A.

# 5. Application Information

## 5.1 High Gain Adaptive Cable Equalizers

The GS3441 is a multi-rate adaptive cable equalizer. In order to continue to extend the cable length that the device can support, it is necessary to have high-gain in the equalizer.

A video cable equalizer must provide wide band gain over a range of frequencies in order to accommodate the range of data rates and signal patterns that are present in a SMPTE compliant serial video stream.

Small levels of signal or noise present at the input pins of the equalizer may cause chatter at the output. In order to prevent this from happening, particular attention must be paid to board layout.

### 5.2 PCB Layout

Special attention must be paid to component layout when designing Serial Digital Interfaces for HDTV. A FR-4 dielectric can be used, however, controlled impedance transmission lines are required for PCB traces longer than approximately 1cm. Note the following PCB artwork features used to optimize performance:

- PCB trace width for 3Gb/s rate signals is closely matched to SMT component width to minimize reflections due to change in trace impedance.
- High-speed traces are curved to minimize impedance changes.
- Cutouts in the inner layers should be used under the GS3441 input and output
  components to minimize parasitic capacitance. For more detail on this and other
  layout recommendations, please refer to A Guide For Designing With Gennum's
  3G-SDI Equalizers.

# **5.3 Typical Application Circuit**



Figure 5-1: GS3441 Typical Application Circuit



Figure 5-2: GS3441 Alternate Application Circuit Recommended for Drop in Replacement Applications

# 6. Package & Ordering Information

## **6.1 Package Dimensions**



## **6.2 Packaging Data**

| Parameter                                                            | Value                |
|----------------------------------------------------------------------|----------------------|
| Package Type                                                         | 4mm x 4mm 24-pin QFN |
| Package Drawing Reference                                            | JEDEC M0220          |
| Moisture Sensitivity Level                                           | 1                    |
| Junction to Case Thermal Resistance, $\theta_{\text{j-c}}$           | 31.0°C/W             |
| Junction to Air Thermal Resistance, $\theta_{j-a}$ (at zero airflow) | 43.8°C/W             |
| Psi, ψ                                                               | 11.0°C/W             |
| Pb-free and RoHS compliant                                           | Yes                  |

## **6.3 Recommended PCB Footprint**



Note: All dimensions in mm

The Center Pad should be connected to the most negative power supply plane for analog circuitry in the device (VEE\_A) by a minimum of 5 vias.

**Note:** Suggested dimensions only. Final dimensions should conform to customer design rules and process optimizations. Ideally, the solder mask and paste mask are slightly smaller than the center pad.

## 6.4 Marking Diagram



XXXX - Last 4 digits (excluding decimal) of SAP Batch Assembly (FIN) as listed on Packing Slip.
E3 - Pb-free & Green indicator
YYWW - Date Code

### **6.5 Solder Reflow Profiles**

The GS3441 is available in a Pb-free package. It is recommended that the Pb-free package be soldered with Pb-free paste using the reflow profile shown in Figure 6-1.



Figure 6-1: Maximum Pb-free Solder Reflow Profile

## **6.6 Ordering Information**

|        | Part Number   | Package                             | Temperature Range |
|--------|---------------|-------------------------------------|-------------------|
| GS3441 | GS3441-INE3   | 24-pin QFN                          | -40°C to 85°C     |
| GS3441 | GS3441-INTE3  | 24-pin QFN Tape &<br>Reel (250pcs)  | -40°C to 85°C     |
| GS3441 | GS3441-INTE3Z | 24-pin QFN Tape &<br>Reel (2500pcs) | -40°C to 85°C     |

## **Appendix - Relevant Documentation**

| Document Name                                         | Document Identification |
|-------------------------------------------------------|-------------------------|
| A Guide For Designing With Gennum's 3G-SDI Equalizers | 55280                   |

# **Revision History**

| Version | ECO    | PCN | Date           | Changes and/or Modifications                                                                                                                                                                |
|---------|--------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | 012810 | _   | May 2013       | Updates throughout the document, and converted document to Final Data Sheet.                                                                                                                |
| 0       | 158445 | -   | September 2012 | Updated document to the new Semtech format. Removed TBDs from the Typical Application Circuit in Figure 5-1. Updates throughout the document. Converted document to Preliminary Data Sheet. |
| F       | 157289 | _   | November 2011  | Removed the Typical Usages section.                                                                                                                                                         |
| E       | 157162 | _   | November 2011  | Updated the descriptions for the SQ_ADJ and GAIN_SEL pins in Table 1-1 to indicate that they have internal pull-down resistors.                                                             |
| D       | 156906 | -   | September 2011 | Corrected Package Dimensions and Ordering Information (24-pin QFN package).                                                                                                                 |
| С       | 156829 | -   | August 2011    | Updated power and cable reach numbers in Key Features, Description, DC Electrical Characteristics, AC Electrical Characteristics and Detailed Description.                                  |
| В       | 156166 | -   | May 2011       | Updated the cable reach lengths in Key Features and added more detail to section 4.7 Adjustable Output Swing, De-Emphasis and Mute.                                                         |
| А       | 155974 | -   | April 2011     | New document.                                                                                                                                                                               |



## DOCUMENT IDENTIFICATION FINAL DATA SHEET

Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice.

#### **CAUTION**

ELECTROSTATIC SENSITIVE DEVICES

DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION



#### © Semtech 2012

All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### **Contact Information**

Semtech Corporation Gennum Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804

www.semtech.com