

# DAC0830/DAC0832 8-Bit µP Compatible, Double-Buffered D to A Converters

Check for Samples: DAC0830, DAC0832

## **FEATURES**

- Double-Buffered, Single-Buffered or Flow-Through Digital Data Inputs
- Easy Interchange and Pin-Compatible with 12bit DAC1230 Series
- Direct Interface to All Popular Microprocessors
- Linearity Specified with Zero and Full Scale Adjust Only—NOT BEST STRAIGHT LINE FIT.
- Works with ±10V Reference-Full 4-Quadrant Multiplication
- Can Be Used in the Voltage Switching Mode
- Logic Inputs Which Meet TTL Voltage Level Specs (1.4V Logic Threshold)
- Operates "STAND ALONE" (without μP) if Desired
- Available in 20-Pin SOIC or PLCC Package

## **KEY SPECIFICATIONS**

• Current Settling Time: 1 µs

· Resolution: 8 bits

 Linearity: 8, 9, or 10 bits (Ensured Over Temp.)

Gain Tempco: 0.0002% FS/°C
Low Power Dissipation: 20 mW

Single Power Supply: 5 to 15 V<sub>DC</sub>

### **DESCRIPTION**

The DAC0830 is an advanced CMOS/Si-Cr 8-bit multiplying DAC designed to interface directly with the 8080, 8048, 8085, Z80<sup>®</sup>, and other popular microprocessors. A deposited silicon-chromium R-2R resistor ladder network divides the reference current and provides the circuit with excellent temperature tracking characteristics (0.05% of Full Scale Range maximum linearity error over temperature). The circuit uses CMOS current switches and control logic to achieve low power consumption and low output leakage current errors. Special circuitry provides TTL logic input voltage level compatibility.

Double buffering allows these DACs to output a voltage corresponding to one digital word while holding the next digital word. This permits the simultaneous updating of any number of DACs.

The DAC0830 series are the 8-bit members of a family of microprocessor-compatible DACs (MICRO-DAC).

# Typical Application



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

BI-FET is a trademark of Texas Instruments.

Z80 is a registered trademark of Zilog Corporation.

All other trademarks are the property of their respective owners.



# **Connection Diagrams**

(Top Views)



Figure 1. PDIP, CDIP, and SOIC Packages



Figure 2. PLCC Package



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings(1)(2)(3)

| Aboolate int                  | axiiiiaiii itatiiigs   |                       |                                                                             |                            |  |  |  |
|-------------------------------|------------------------|-----------------------|-----------------------------------------------------------------------------|----------------------------|--|--|--|
| Supply Voltage (              | V <sub>CC</sub> )      |                       |                                                                             | 17 V <sub>DC</sub>         |  |  |  |
| Voltage at Any D              | Digital Input          |                       | V <sub>CC</sub> to GND                                                      |                            |  |  |  |
| Voltage at V <sub>REF</sub>   | Input                  |                       | ±25V                                                                        |                            |  |  |  |
| Storage Tempera               | ature Range            | -65°C to +150°C       | Package Dissipation at T <sub>A</sub> =25°C <sup>(4)</sup>                  | 500 mW                     |  |  |  |
|                               |                        |                       | DC Voltage Applied to I <sub>OUT1</sub> or I <sub>OUT2</sub> <sup>(5)</sup> | −100 mV to V <sub>CC</sub> |  |  |  |
| ESD Susceptabi                | lity <sup>(5)(6)</sup> |                       | 800V                                                                        |                            |  |  |  |
| Lead                          | PDIP Package (plastic) |                       | 260°                                                                        |                            |  |  |  |
| Temperature<br>(Soldering, 10 | CDIP Package (cerami   | c)                    | 300°C                                                                       |                            |  |  |  |
| sec.)                         | SOIC Package           | Vapor Phase (60 sec.) | 2′                                                                          |                            |  |  |  |
|                               |                        | Infrared (15 sec.)    |                                                                             |                            |  |  |  |

- (1) All voltages are measured with respect to GND, unless otherwise specified.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions.
- (3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (4) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any temperature is P<sub>D</sub> = (T<sub>JMAX</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower. For this device, T<sub>JMAX</sub> = 125°C (plastic) or 150°C (ceramic), and the typical junction-to-ambient thermal resistance of the J package when board mounted is 80°C/W. For the NFH package, this number increases to 100°C/W and for the FN package this number is 120°C/W.
- (5) For current switching applications, both I<sub>OUT1</sub> and I<sub>OUT2</sub> must go to ground or the "Virtual Ground" of an operational amplifier. The linearity error is degraded by approximately V<sub>OS</sub> ÷ V<sub>REF</sub>. For example, if V<sub>REF</sub> = 10V then a 1 mV offset, V<sub>OS</sub>, on I<sub>OUT1</sub> or I<sub>OUT2</sub> will introduce an additional 0.01% linearity error.
- (6) Human body model, 100 pF discharged through a 1.5 k $\Omega$  resistor.

www.ti.com

### **Operating Conditions**

| Temperature Range | $T_{MIN} \le T_A \le T_{MAX}$ | Part numbers with "LCN" suffix  | 0°C to +70°C           |
|-------------------|-------------------------------|---------------------------------|------------------------|
|                   |                               | Part numbers with "LCWM" suffix | 0°C to +70°C           |
|                   |                               | Part numbers with "LCV" suffix  | 0°C to +70°C           |
|                   |                               | Part numbers with "LCJ" suffix  | -40°C to +85°C         |
|                   |                               | Part numbers with "LJ" suffix   | −55°C to +125°C        |
|                   |                               | Voltage at Any Digital Input    | V <sub>CC</sub> to GND |

#### **Electrical Characteristics**

 $V_{REF}$ =10.000  $V_{DC}$  unless otherwise noted. **Boldface limits apply over temperature, T\_{MIN} \le T\_A \le T\_{MAX}.** For all other limits  $T_A$ =25°C.

| Parameter                        | Co                                             | See<br>Note     |                                          | .75 V <sub>DC</sub><br>5.75 V <sub>DC</sub> | V <sub>CC</sub> = 5 V <sub>DC</sub> ±5%<br>V <sub>CC</sub> = 12 V <sub>DC</sub> ±5%<br>to 15 V <sub>DC</sub> ±5% | Limit<br>Units <sup>(2)</sup>  |            |  |
|----------------------------------|------------------------------------------------|-----------------|------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------|------------|--|
|                                  |                                                |                 | Note                                     | Typ <sup>(3)</sup>                          | Tested<br>Limit <sup>(4)</sup>                                                                                   | Design<br>Limit <sup>(5)</sup> | Onits      |  |
| CONVERTER CHARACTE               | ERISTICS                                       |                 |                                          |                                             |                                                                                                                  |                                |            |  |
| Resolution                       |                                                |                 |                                          | 8                                           | 8                                                                                                                | 8                              | bits       |  |
| Linearity Error Max              | Zero and full sc<br>-10V≤V <sub>REF</sub> ≤+10 |                 | See <sup>(6)</sup> and <sup>(2)</sup>    |                                             |                                                                                                                  |                                |            |  |
| DAC0830LJ & LCJ                  |                                                |                 |                                          |                                             | 0.05                                                                                                             | 0.05                           | % FSR      |  |
| DAC0832LJ & LCJ                  |                                                |                 |                                          |                                             | 0.2                                                                                                              | 0.2                            | % FSR      |  |
| DAC0830LCN, LCWM & LCV           |                                                |                 |                                          |                                             | 0.05                                                                                                             | 0.05                           | % FSR      |  |
| DAC0831LCN                       |                                                |                 |                                          |                                             | 0.1                                                                                                              | 0.1                            | % FSR      |  |
| DAC0832LCN, LCWM & LCV           |                                                |                 |                                          |                                             | 0.2                                                                                                              | 0.2                            | % FSR      |  |
| Differential Nonlinearity<br>Max | Zero and full sc<br>-10V≤V <sub>REF</sub> ≤+10 |                 | See <sup>(6)</sup><br>and <sup>(2)</sup> |                                             |                                                                                                                  |                                |            |  |
| DAC0830LJ & LCJ                  |                                                |                 |                                          |                                             | 0.1                                                                                                              | 0.1                            | % FSR      |  |
| DAC0832LJ & LCJ                  |                                                |                 |                                          |                                             | 0.4                                                                                                              | 0.4                            | % FSR      |  |
| DAC0830LCN, LCWM & LCV           |                                                |                 |                                          |                                             | 0.1                                                                                                              | 0.1                            | % FSR      |  |
| DAC0831LCN                       |                                                |                 |                                          |                                             | 0.2                                                                                                              | 0.2                            | % FSR      |  |
| DAC0832LCN, LCWM & LCV           |                                                |                 |                                          |                                             | 0.4                                                                                                              | 0.4                            | % FSR      |  |
| Monotonicity                     | -10V≤V <sub>REF</sub>                          | LJ & LCJ        | See <sup>(6)</sup>                       |                                             | 8                                                                                                                | 8                              | bits       |  |
|                                  | ≤+10V                                          | LCN, LCWM & LCV |                                          |                                             | 8                                                                                                                | 8                              | bits       |  |
| Gain Error Max                   | Using Internal R -10V≤V <sub>REF</sub> ≤+10    |                 | See <sup>(7)</sup>                       | ±0.2                                        | ±1                                                                                                               | ±1                             | % FS       |  |
| Gain Error Tempco Max            | Using internal R                               | <b>S</b> fb     |                                          | 0.0002                                      |                                                                                                                  | 0.0006                         | %<br>FS/°C |  |

<sup>(1)</sup> **Boldface** tested limits apply to the LJ and LCJ suffix parts only.

<sup>(2)</sup> The unit "FSR" stands for "Full Scale Range." "Linearity Error" and "Power Supply Rejection" specs are based on this unit to eliminate dependence on a particular V<sub>REF</sub> value and to indicate the true performance of the part. The "Linearity Error" specification of the DAC0830 is "0.05% of FSR (MAX)". This ensures that after performing a zero and full scale adjustment (see sections Zero Adjustment and Full-Scale Adjustment), the plot of the 256 analog voltage outputs will each be within 0.05%xV<sub>REF</sub> of a straight line which passes through zero and full scale.

<sup>(3)</sup> Typicals are at 25°C and represent most likely parametric norm.

<sup>4)</sup> Tested limits are ensured to Tl's AOQL (Average Outgoing Quality Level).

<sup>(5)</sup> Ensured, but not 100% production tested. These limits are not used to calculate outgoing quality levels.

<sup>(6)</sup> For current switching applications, both I<sub>OUT1</sub> and I<sub>OUT2</sub> must go to ground or the "Virtual Ground" of an operational amplifier. The linearity error is degraded by approximately V<sub>OS</sub> ÷ V<sub>REF</sub>. For example, if V<sub>REF</sub> = 10V then a 1 mV offset, V<sub>OS</sub>, on I<sub>OUT1</sub> or I<sub>OUT2</sub> will introduce an additional 0.01% linearity error.

<sup>(7)</sup> Specified at  $V_{REF}=\pm 10 V_{DC}$  and  $V_{REF}=\pm 1 V_{DC}$ .



# **Electrical Characteristics (continued)**

 $V_{REF}$ =10.000  $V_{DC}$  unless otherwise noted. **Boldface limits apply over temperature**,  $T_{MIN} \le T_A \le T_{MAX}$ . For all other limits  $T_A$ =25°C.

| Parameter                                             |                            | Co                                                 | onditions              | See                |                    | 1.75 V <sub>DC</sub><br>5.75 V <sub>DC</sub> | V <sub>CC</sub> = 5 V <sub>DC</sub> ±5%<br>V <sub>CC</sub> = 12 V <sub>DC</sub> ±5%<br>to 15 V <sub>DC</sub> ±5% | Limit                |  |  |  |
|-------------------------------------------------------|----------------------------|----------------------------------------------------|------------------------|--------------------|--------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------|--|--|--|
|                                                       |                            |                                                    |                        | Note               | Typ <sup>(3)</sup> | Tested<br>Limit <sup>(4)</sup>               | Design<br>Limit <sup>(5)</sup>                                                                                   | Units <sup>(2)</sup> |  |  |  |
| Power Supply Re                                       | jection                    | All digital inputs                                 | latched high           |                    |                    |                                              |                                                                                                                  |                      |  |  |  |
|                                                       |                            | V <sub>CC</sub> =14.5V to 1                        | 5.5V                   |                    | 0.0002             | 0.0025                                       |                                                                                                                  | %                    |  |  |  |
|                                                       |                            | 11.5V to 1                                         | 2.5V                   |                    | 0.0006             |                                              |                                                                                                                  | FSR/V                |  |  |  |
|                                                       |                            | 4.5V to 5.5                                        | 5V                     |                    | 0.013              | 0.015                                        |                                                                                                                  |                      |  |  |  |
| Reference                                             | Max                        |                                                    |                        |                    | 15                 | 20                                           | 20                                                                                                               | kΩ                   |  |  |  |
| Input                                                 | Min                        |                                                    |                        |                    | 15                 | 10                                           | 10                                                                                                               | kΩ                   |  |  |  |
| Output Feedthrou                                      | igh Error                  | V <sub>REF</sub> =20 Vp-p, f<br>All data inputs la | =100 kHz<br>atched low |                    | 3                  |                                              |                                                                                                                  | mVp-p                |  |  |  |
| Output Leakage I <sub>OUT1</sub> All data inputs LJ & |                            |                                                    | LJ & LCJ               | See <sup>(8)</sup> |                    | 100                                          | 100                                                                                                              | - 1                  |  |  |  |
| Current Max (8)                                       |                            | latched low                                        | LCN, LCWM & LCV        |                    |                    | 50                                           | 100                                                                                                              | nA                   |  |  |  |
|                                                       | I <sub>OUT2</sub>          | All data inputs                                    | LJ & LCJ               |                    |                    | 100                                          | 100                                                                                                              |                      |  |  |  |
|                                                       |                            | latched high                                       | LCN, LCWM & LCV        |                    |                    | 50                                           | 100                                                                                                              | nA                   |  |  |  |
| Output                                                | I <sub>OUT1</sub>          | All data inputs                                    |                        |                    | 45                 |                                              |                                                                                                                  | _                    |  |  |  |
| Capacitance                                           | I <sub>OUT2</sub>          | latched low                                        |                        |                    | 115                |                                              |                                                                                                                  | pF                   |  |  |  |
|                                                       | I <sub>OUT1</sub>          | All data inputs                                    |                        |                    | 130                |                                              |                                                                                                                  |                      |  |  |  |
|                                                       | I <sub>OUT2</sub>          | latched high                                       |                        |                    | 30                 |                                              |                                                                                                                  | pF                   |  |  |  |
| DIGITAL AND D                                         | C CHARA                    | CTERISTICS                                         |                        |                    |                    |                                              |                                                                                                                  |                      |  |  |  |
| Digital Input                                         | Max                        | Logic Low                                          | LJ: 4.75V              |                    |                    | 0.6                                          |                                                                                                                  |                      |  |  |  |
| Voltages                                              |                            |                                                    | LJ: 15.75V             |                    |                    | 0.8                                          |                                                                                                                  |                      |  |  |  |
|                                                       |                            |                                                    | LCJ: 4.75V             |                    |                    | 0.7                                          |                                                                                                                  | $V_{DC}$             |  |  |  |
|                                                       |                            |                                                    | LCJ: 15.75V            |                    |                    | 0.8                                          |                                                                                                                  |                      |  |  |  |
|                                                       |                            |                                                    | LCN, LCWM, LCV         |                    |                    | 0.95                                         | 0.8                                                                                                              |                      |  |  |  |
|                                                       | Min                        | Logic High                                         | LJ & LCJ               |                    |                    | 2.0                                          | 2.0                                                                                                              |                      |  |  |  |
|                                                       |                            |                                                    | LCN, LCWM, LCV         |                    |                    | 1.9                                          | 2.0                                                                                                              | $V_{DC}$             |  |  |  |
| Digital Input                                         | Max                        | Digital inputs                                     | LJ & LCJ               |                    | -50                | -200                                         | -200                                                                                                             | μA                   |  |  |  |
| Currents                                              |                            | <0.8V                                              | LCN, LCWM, LCV         |                    |                    | -160                                         | -200                                                                                                             | μA                   |  |  |  |
|                                                       |                            | Digital                                            | LJ & LCJ               |                    | 0.1                | +10                                          | +10                                                                                                              | μA                   |  |  |  |
|                                                       |                            | inputs>2.0V                                        | LCN, LCWM, LCV         |                    |                    | +8                                           | +10                                                                                                              |                      |  |  |  |
| Supply Current                                        | upply Current Max LJ & LCJ |                                                    | LJ & LCJ               |                    | 1.2                | 3.5                                          | 3.5                                                                                                              | mA                   |  |  |  |
| Drain                                                 |                            |                                                    | LCN, LCWM, LCV         |                    |                    | 1.7                                          | 2.0                                                                                                              |                      |  |  |  |

<sup>(8)</sup> A 100nA leakage current with  $R_{fb}$ =20k and  $V_{REF}$ =10V corresponds to a zero error of  $(100 \times 10^{-9} \times 20 \times 10^{3}) \times 100/10$  which is 0.02% of FS.



### **Electrical Characteristics**

 $V_{REF}$ =10.000  $V_{DC}$  unless otherwise noted. **Boldface limits apply over temperature**,  $T_{MIN} \le T_A \le T_{MAX}$ . For all other limits  $T_A$ =25°C.

| Comple - I      | Damamatan               | O a sa altist a sa a                     | See    | V <sub>CC</sub> =15 | 5.75 V <sub>DC</sub>           | V <sub>CC</sub> =12 V <sub>DC</sub> ±5%<br>to 15 V <sub>DC</sub> ±5% | V <sub>CC</sub> =4. | 75 V <sub>DC</sub>             | V <sub>CC</sub> =5<br>V <sub>DC</sub> ±5% | Limit |
|-----------------|-------------------------|------------------------------------------|--------|---------------------|--------------------------------|----------------------------------------------------------------------|---------------------|--------------------------------|-------------------------------------------|-------|
| Symbol          | Parameter               | Conditions                               | Note   | Typ <sup>(2)</sup>  | Tested<br>Limit <sup>(3)</sup> | Design Limit <sup>(4)</sup>                                          | Typ <sup>(2)</sup>  | Tested<br>Limit <sup>(3)</sup> | Design<br>Limit <sup>(4)</sup>            | Units |
| AC CHA          | RACTERISTICS(5)         | 1                                        |        |                     |                                | ,                                                                    |                     |                                |                                           | •     |
| t <sub>s</sub>  | Current Setting<br>Time | V <sub>IL</sub> =0V, V <sub>IH</sub> =5V |        | 1.0                 |                                |                                                                      | 1.0                 |                                |                                           | μs    |
| t <sub>W</sub>  | Write and XFER          | V <sub>IL</sub> =0V, V <sub>IH</sub> =5V | See(5) | 100                 | 250                            |                                                                      | 375                 | 600                            |                                           |       |
|                 | Pulse Width Min         |                                          | See(   |                     | 320                            | 320                                                                  |                     | 900                            | 900                                       |       |
| t <sub>DS</sub> | Data Setup Time         | V <sub>IL</sub> =0V, V <sub>IH</sub> =5V | See(   | 100                 | 250                            |                                                                      | 375                 | 600                            |                                           |       |
|                 | Min                     |                                          |        |                     | 320                            | 320                                                                  |                     | 900                            | 900                                       |       |
| t <sub>DH</sub> | Data Hold Time          | V <sub>IL</sub> =0V, V <sub>IH</sub> =5V | See(   |                     | 30                             |                                                                      |                     | 50                             |                                           | ns    |
|                 | Min                     |                                          |        |                     | 30                             |                                                                      |                     | 50                             |                                           |       |
| t <sub>CS</sub> | Control Setup<br>Time   | V <sub>IL</sub> =0V, V <sub>IH</sub> =5V | See(   | 110                 | 250                            |                                                                      | 600                 | 900                            |                                           |       |
|                 | Min                     |                                          |        |                     | 320                            | 320                                                                  |                     | 1100                           | 1100                                      |       |
| t <sub>CH</sub> | Control Hold Time       | V <sub>IL</sub> =0V, V <sub>IH</sub> =5V | See(   | 0                   | 0                              | 10                                                                   | 0                   | 0                              |                                           |       |
|                 | Min                     |                                          |        |                     | 0                              |                                                                      |                     | 0                              |                                           |       |

- (1) Boldface tested limits apply to the LJ and LCJ suffix parts only.
- (2) Typicals are at 25°C and represent most likely parametric norm.
- (3) Tested limits are ensured to TI's AOQL (Average Outgoing Quality Level).
- (4) Ensured, but not 100% production tested. These limits are not used to calculate outgoing quality levels.
- (5) The entire write pulse must occur within the valid data interval for the specified t<sub>W</sub>, t<sub>DS</sub>, t<sub>DH</sub>, and t<sub>S</sub> to apply.

### **Switching Waveform**



# **Definition of Package Pinouts**

# **Control Signals**

(All control signals level actuated)

 $\overline{\text{CS}}$ : Chip Select (active low). The  $\overline{\text{CS}}$  in combination with ILE will enable  $\overline{\text{WR}}_1$ .

ILE: Input Latch Enable (active high). The ILE in combination with  $\overline{\text{CS}}$  enables  $\overline{\text{WR}}_1$ .

WR<sub>1</sub>: Write 1. The active low WR<sub>1</sub> is used to load the digital input data bits (DI) into the input latch. The data in the input latch is latched when WR<sub>1</sub> is high. To update the input latch—CS and WR<sub>1</sub> must be low while ILE

Product Folder Links: DAC0830 DAC0832



is high.

WR<sub>2</sub>: Write 2 (active low). This signal, in combination with XFER, causes the 8-bit data which is available in the input latch to transfer to the DAC register.

**XFER:** Transfer control signal (active low). The  $\overline{X}$ FER will enable  $\overline{W}$ R<sub>2</sub>.

#### Other Pin Functions

Dl<sub>0</sub>-Dl<sub>7</sub>: Digital Inputs. Dl<sub>0</sub> is the least significant bit (LSB) and Dl<sub>7</sub> is the most significant bit (MSB).

Iout1: DAC Current Output 1. Iout1 is a maximum for a digital code of all 1's in the DAC register, and is zero for all 0's in DAC register.

 $I_{OUT2}$ : DAC Current Output 2.  $I_{OUT2}$  is a constant minus  $I_{OUT1}$ , or  $I_{OUT1} + I_{OUT2} = constant$  (I full scale for a fixed reference voltage).

Feedback Resistor. The feedback resistor is provided on the IC chip for use as the shunt feedback R<sub>fb</sub>: resistor for the external op amp which is used to provide an output voltage for the DAC. This on-chip resistor should always be used (not an external resistor) since it matches the resistors which are used in the on-chip R-2R ladder and tracks these resistors over temperature.

V<sub>RFF</sub>: Reference Voltage Input. This input connects an external precision voltage source to the internal R-2R ladder. V<sub>RFF</sub> can be selected over the range of +10 to -10V. This is also the analog voltage input for a 4quadrant multiplying DAC application.

**Digital Supply Voltage.** This is the power supply pin for the part.  $V_{CC}$  can be from +5 to +15 $V_{DC}$ . Operation is optimum for +15V<sub>DC</sub>

GND: The pin 10 voltage must be at the same ground potential as I<sub>OUT1</sub> and I<sub>OUT2</sub> for current switching applications. Any difference of potential (VOS pin 10) will result in a linearity change of :

V<sub>OS</sub> pin 10 3V<sub>REF</sub> (1)

For example, if  $V_{REF} = 10V$  and pin 10 is 9mV offset from  $I_{OUT1}$  and  $I_{OUT2}$  the linearity change will be 0.03%. Pin 3 can be offset ±100mV with no linearity change, but the logic input threshold will shift.

# **Linearity Error**



Zero and fs adj.

Figure 3. a) End Point Test After Figure 4. b) Best Straight Line



ANALOG OUTPUT DIGITAL INPUT

Figure 5. c) Shifting fs adj. to **Pass Best Straight Line Test** 

## **Definition of Terms**

Resolution: Resolution is directly related to the number of switches or bits within the DAC. For example, the DAC0830 has 2<sup>8</sup> or 256 steps and therefore has 8-bit resolution.

Linearity Error: Linearity Error is the maximum deviation from a straight line passing through the endpoints of the DAC transfer characteristic. It is measured after adjusting for zero and full-scale. Linearity error is a parameter intrinsic to the device and cannot be externally adjusted.



TI's linearity "end point test" (a) and the "best straight line" test (b,c) used by other suppliers are illustrated above. The "end point test" greatly simplifies the adjustment procedure by eliminating the need for multiple iterations of checking the linearity and then adjusting full scale until the linearity is met. The "end point test" ensures that linearity is met after a single full scale adjust. (One adjustment vs. multiple iterations of the adjustment.) The "end point test" uses a standard zero and F.S. adjustment procedure and is a much more stringent test for DAC linearity.

**Power Supply Sensitivity:** Power supply sensitivity is a measure of the effect of power supply changes on the DAC full-scale output.

**Settling Time:** Settling time is the time required from a code transition until the DAC output reaches within ±½LSB of the final output value. Full-scale settling time requires a zero to full-scale or full-scale to zero output change.

**Full Scale Error:** Full scale error is a measure of the output error between an ideal DAC and the actual device output. Ideally, for the DAC0830 series, full scale is  $V_{REF}$  –1LSB. For  $V_{REF}$  = 10V and unipolar operation,  $V_{FULL-SCALE}$  = 10,0000V–39mV 9.961V. Full-scale error is adjustable to zero.

**Differential Nonlinearity:** The difference between any two consecutive codes in the transfer curve from the theoretical 1 LSB to differential nonlinearity.

**Monotonic:** If the output of a DAC increases for increasing digital input code, then the DAC is monotonic. An 8-bit DAC which is monotonic to 8 bits simply means that increasing digital input codes will produce an increasing analog output.



Figure 6. DAC0830 Functional Diagram



# **Typical Performance Characteristics**











# Gain and Linearity Error Variation







#### **DAC0830 SERIES APPLICATION HINTS**

These DAC's are the industry's first microprocessor compatible, double-buffered 8-bit multiplying D to A converters. Double-buffering allows the utmost application flexibility from a digital control point of view. This 20-pin device is also pin for pin compatible (with one exception) with the DAC1230, a 12-bit MICRO-DAC. In the event that a system's analog output resolution and accuracy must be upgraded, substituting the DAC1230 can be easily accomplished. By tying address bit  $A_0$  to the ILE pin, a two-byte  $\mu$ P write instruction (double precision) which automatically increments the address for the second byte write (starting with  $A_0$ ="1") can be used. This allows either an 8-bit or the 12-bit part to be used with no hardware or software changes. For the simplest 8-bit application, this pin should be tied to  $V_{CC}$  (also see other uses in Double-Buffered Operation).

Analog signal control versatility is provided by a precision R-2R ladder network which allows full 4-quadrant multiplication of a wide range bipolar reference voltage by an applied digital word.

#### **DIGITAL CONSIDERATIONS**

A most unique characteristic of these DAC's is that the 8-bit digital input byte is double-buffered. This means that the data must transfer through two independently controlled 8-bit latching registers before being applied to the R-2R ladder network to change the analog output. The addition of a second register allows two useful control features. First, any DAC in a system can simultaneously hold the current DAC data in one register (DAC register) and the next data word in the second register (input register) to allow fast updating of the DAC output on demand. Second, and probably more important, double-buffering allows any number of DAC's in a system to be updated to their new analog output levels simultaneously via a common strobe signal.

The timing requirements and logic level convention of the register control signals have been designed to minimize or eliminate external interfacing logic when applied to most popular microprocessors and development systems. It is easy to think of these converters as 8-bit "write-only" memory locations that provide an analog output quantity. All inputs to these DAC's meet TTL voltage level specs and can also be driven directly with high voltage CMOS logic in non-microprocessor based systems. To prevent damage to the chip from static discharge, all unused digital inputs should be tied to V<sub>CC</sub> or ground. If any of the digital inputs are inadvertantly left floating, the DAC interprets the pin as a logic "1".

# **Double-Buffered Operation**

Updating the analog output of these DAC's in a double-buffered manner is basically a two step or double write operation. In a microprocessor system two unique system addresses must be decoded, one for the input latch controlled by the  $\overline{CS}$  pin and a second for the DAC latch which is controlled by the  $\overline{XFER}$  line. If more than one DAC is being driven, Figure 13, the  $\overline{CS}$  line of each DAC would typically be decoded individually, but all of the converters could share a common  $\overline{XFER}$  address to allow simultaneous updating of any number of DAC's. The timing for this operation is shown, Figure 14.

It is important to note that the analog outputs that will change after a simultaneous transfer are those from the DAC's whose input register had been modified prior to the XFER command.

Product Folder Links: DAC0830 DAC0832





\*TIE TO LOGIC 1 IF NOT NEEDED (SEE Double-Buffered Operation).

Figure 13. Controlling Mutiple DACs



Figure 14.

The ILE pin is an active high chip select which can be decoded from the address bus as a qualifier for the normal  $\overline{\text{CS}}$  signal generated during a write operation. This can be used to provide a higher degree of decoding unique control signals for a particular DAC, and thereby create a more efficient addressing scheme.

Another useful application of the ILE pin of each DAC in a multiple DAC system is to tie these inputs together and use this as a control line that can effectively "freeze" the outputs of all the DAC's at their present value. Pulling this line low latches the input register and prevents new data from being written to the DAC. This can be particularly useful in multiprocessing systems to allow a processor other than the one controlling the DAC's to take over control of the data bus and control lines. If this second system were to use the same addresses as those decoded for DAC control (but for a different purpose) the ILE function would prevent the DAC's from being erroneously altered.

In a "Stand-Alone" system the <u>control signals</u> are generated by discrete logic. In this case double-buffering can be controlled by simply taking  $\overline{CS}$  and  $\overline{XFER}$  to a logic "0", ILE to a logic "1" and pulling  $\overline{WR}_1$  low to load data to the input latch. Pulling  $\overline{WR}_2$  low will then update the analog output. A logic "1" on either of these lines will prevent the changing of the analog output.





Figure 15.

### **Single-Buffered Operation**

In a microprocessor controlled system where maximum data throughput to the DAC is of primary concern, or when only one DAC of several needs to be updated at a time, a single-buffered configuration can be used. One of the two internal registers allows the data to flow through and the other register will serve as the data latch.

Digital signal feedthrough (see Section Digital Signal Feedthrough) is minimized if the input register is used as the data latch. Timing for this mode is shown in Figure 15.

<u>Single</u>-buffering in a "stand-alone" system is achieved by strobing  $\overline{WR}_1$  low to update the DAC with  $\overline{CS}$ ,  $\overline{WR}_2$  and XFER grounded and ILE tied high.

# Flow-Through Operation

Though primarily designed to provide microprocessor interface compatibility, the MICRO-DAC's can easily be configured to allow the analog output to continuously reflect the state of an applied digital input. This is most useful in applications where the DAC is used in a continuous feedback control loop and is driven by a binary updown counter, or in function generation circuits where a ROM is continuously providing DAC data.

Simply grounding  $\overline{CS}$ ,  $\overline{WR}_1$ ,  $\overline{WR}_2$ , and  $\overline{XFER}$  and tying ILE high allows both internal registers to follow the applied digital inputs (flow-through) and directly affect the DAC analog output.

# **Control Signal Timing**

When interfacing these MICRO-DAC to any microprocessor, there are two important time relationships that must be considered to insure proper operation. The first is the minimum  $\overline{WR}$  strobe pulse width which is specified as 900 ns for all valid operating conditions of supply voltage and ambient temperature, but typically a pulse width of only 180ns is adequate if  $V_{CC}$ =15 $V_{DC}$ . A second consideration is that the specified minimum data hold time of 50ns should be met or erroneous data can be latched. This hold time is defined as the length of time data must be held valid on the digital inputs *after* a qualified (via  $\overline{CS}$ )  $\overline{WR}$  strobe makes a low to high transition to latch the applied data.

If the controlling device or system does not inherently meet these timing specs the DAC can be treated as a slow memory or peripheral and utilize a technique to extend the write strobe. A simple extension of the write time, by adding a <u>wait</u> state, can simultaneously hold the write strobe active and data valid on the bus to satisfy the minimum WR pulsewidth. If this does not provide a sufficient data hold time at the end of the write cycle, a negative edge triggered one-shot can be included between the system write strobe and the WR pin of the DAC. This is illustrated in Figure 16 for an exemplary system which provides a 250ns WR strobe time with a data hold time of less than 10ns.

The proper data set-up time prior to the latching edge (LO to HI transition) of the WR strobe, is insured if the WR pulsewidth is within spec and the data is valid on the bus for the duration of the DAC WR strobe.

### **Digital Signal Feedthrough**

When data is latched in the internal registers, but the digital inputs are changing state, a narrow spike of current may flow out of the current output terminals. This spike is caused by the rapid switching of internal logic gates that are responding to the input changes.



There are several recommendations to minimize this effect. When latching data in the DAC, always use the input register as the latch. Second, reducing the  $V_{CC}$  supply for the DAC from +15V to +5V offers a factor of 5 improvement in the magnitude of the feedthrough, but at the expense of internal logic switching speed. Finally, increasing  $C_{C}$  (Figure 19) to a value consistent with the actual circuit bandwidth requirements can provide a substantial damping effect on any output spikes.



Figure 16. Accommodating a High Speed System

#### **ANALOG CONSIDERATIONS**

The fundamental purpose of any D to A converter is to provide an accurate analog output quantity which is representative of the applied digital word. In the case of the DAC0830, the output,  $I_{OUT1}$ , is a current directly proportional to the product of the applied reference voltage and the digital input word. For application versatility, a second output,  $I_{OUT2}$ , is provided as a current directly proportional to the complement of the digital input. Basically:

$$\begin{split} I_{OUT1} &= \frac{V_{REF}}{15 \text{ k}\Omega} \times \frac{\text{Digital Input}}{256}; \\ I_{OUT2} &= \frac{V_{REF}}{15 \text{ k}\Omega} \times \frac{255 - \text{Digital Input}}{256} \end{split}$$

where the digital input is the decimal (base 10) equivalent of the applied 8-bit binary word (0 to 255),  $V_{REF}$  is the voltage at pin 8 and 15 k $\Omega$  is the nominal value of the internal resistance, R, of the R-2R ladder network (discussed in Section The Current Switching R-2R Ladder).

Several factors external to the DAC itself must be considered to maintain analog accuracy and are covered in subsequent sections.

#### The Current Switching R-2R Ladder

The analog circuitry, Figure 17, consists of a silicon-chromium (SiCr or Si-chrome) thin film R-2R ladder which is deposited on the surface oxide of the monolithic chip. As a result, there are no parasitic diode problems with the ladder (as there may be with diffused resistors) so the reference voltage,  $V_{REF}$ , can range -10V to +10V even if  $V_{CC}$  for the device is  $5V_{DC}$ .

The digital input code to the DAC simply controls the position of the SPDT current switches and steers the available ladder current to either  $I_{OUT1}$  or  $I_{OUT2}$  as determined by the logic input level ("1" or "0") respectively, as shown in Figure 17. The MOS switches operate in the current mode with a small voltage drop across them and can therefore switch currents of either polarity. This is the basis for the 4-quadrant multiplying feature of this DAC.



### **Basic Unipolar Output Voltage**

To maintain linearity of output current with changes in the applied digital code, it is important that the voltages at both of the current output pins be as near ground potential  $(0V_{DC})$  as possible. With  $V_{REF}$ =+10V every millivolt appearing at either  $I_{OUT1}$  or  $I_{OUT2}$  will cause a 0.01% linearity error. In most applications this output current is converted to a voltage by using an op amp as shown in Figure 18.

The inverting input of the op amp is a "virtual ground" created by the feedback from its output through the internal 15 k $\Omega$  resistor,  $R_{fb}$ . All of the output current (determined by the digital input and the reference voltage) will flow through  $R_{fb}$  to the output of the amplifier. Two-quadrant operation can be obtained by reversing the polarity of  $V_{REF}$  thus causing  $I_{OUT1}$  to flow into the DAC and be sourced from the output of the amplifier. The output voltage, in either case, is always equal to  $I_{OUT1} \times R_{fb}$  and is the opposite polarity of the reference voltage.

The reference can be either a stable DC voltage source or an AC signal anywhere in the range from -10V to +10V. The DAC can be thought of as a digitally controlled attenuator: the output voltage is always less than or equal to the applied reference voltage. The  $V_{REF}$  terminal of the device presents a nominal impedance of 15 k $\Omega$  to ground to external circuitry.

Always use the internal  $R_{fb}$  resistor to create an output voltage since this resistor matches (and tracks with temperature) the value of the resistors used to generate the output current ( $I_{OUT1}$ ).



Figure 17.



Figure 18.

### **Op Amp Considerations**

The op amp used in Figure 18 should have offset voltage nulling capability (See Section Zero Adjustment).

The selected op amp should have as low a value of input bias current as possible. The product of the bias current times the feedback resistance creates an output voltage error which can be significant in low reference voltage applications. BI-FET™ op amps are highly recommended for use with these DACs because of their very low input current.

Transient response and settling time of the op amp are important in fast data throughput applications. The largest stability problem is the feedback pole created by the feedback resistance,  $R_{fb}$ , and the output capacitance of the DAC. This appears from the op amp output to the (-) input and includes the stray capacitance at this node. Addition of a lead capacitance,  $C_C$  in Figure 19, greatly reduces overshoot and ringing at the output for a step change in DAC output current.

Finally, the output voltage swing of the amplifier must be greater than  $V_{REF}$  to allow reaching the full scale output voltage. Depending on the loading on the output of the amplifier and the available op amp supply voltages (only  $\pm 12$  volts in many development systems), a reference voltage less than 10 volts may be necessary to obtain the full analog output voltage range.



### Bipolar Output Voltage with a Fixed Reference

The addition of a second op amp to the previous circuitry can be used to generate a bipolar output voltage from a fixed reference voltage. This, in effect, gives sign significance to the MSB of the digital input word and allows two-quadrant multiplication of the reference voltage. The polarity of the reference can also be reversed to realize full 4-quadrant multiplication:  $\pm V_{RFF} \times \pm Digital Code = \pm V_{OUT}$ . This circuit is shown in Figure 20.

This configuration features several improvements over existing circuits for bipolar outputs with other multiplying DACs. Only the offset voltage of amplifier 1 has to be nulled to preserve linearity of the DAC. The offset voltage error of the second op amp (although a constant output voltage error) has no effect on linearity. It should be nulled only if absolute output accuracy is required. Finally, the values of the resistors around the second amplifier do not have to match the internal DAC resistors, they need only to match and temperature track each other. A thin film 4-resistor network available from Beckman Instruments, Inc. (part no. 694-3-R10K-D) is ideally suited for this application. These resistors are matched to 0.1% and exhibit only 5 ppm/°C resistance tracking temperature coefficient. Two of the four available 10 k $\Omega$  resistors can be paralleled to form R in Figure 20 and the other two can be used independently as the resistances labeled 2R.

### **Zero Adjustment**

For accurate conversions, the input offset voltage of the output amplifier must always be nulled. Amplifier offset errors create an overall degradation of DAC linearity.

The fundamental purpose of zeroing is to make the voltage appearing at the DAC outputs as near  $0V_{DC}$  as possible. This is accomplished for the typical DAC — op amp connection (Figure 18) by shorting out  $R_{fb}$ , the amplifier feedback resistor, and adjusting the  $V_{OS}$  nulling potentiometer of the op amp until the output reads zero volts. This is done, of course, with an applied digital code of all zeros if  $I_{OUT1}$  is driving the op amp (all one's for  $I_{OUT2}$ ). The short around  $R_{fb}$  is then removed and the converter is zero adjusted.



Figure 19.

|                      |                | t <sub>s</sub>    |
|----------------------|----------------|-------------------|
| OP Amp               | C <sub>C</sub> | (O to Full Scale) |
| LF356                | 22 pF          | 4 μs              |
| LF351                | 22 pF          | 5 µs              |
| LF357 <sup>(1)</sup> | 10 pF          | 2 µs              |

(1) 2.4 k $\Omega$  RESISTOR ADDED FROM-INPUT TO GROUND TO INSURE STABILITY



\*THESE RESISTORS ARE AVAILABLE FROM BECKMAN INSTRUMENTS, INC. AS THEIR PART NO. 694-3-R10K-D

Figure 20.



$$V_{OUT} = V_{REF} \frac{\text{(DIGITAL CODE} - 128)}{128}$$

$$1 \text{ LSB} = \frac{|V_{REF}|}{128}$$

|   |         | lr | npu | t Co | de |   |    | IDEAL V <sub>OUT</sub>      |                                                      |  |  |  |
|---|---------|----|-----|------|----|---|----|-----------------------------|------------------------------------------------------|--|--|--|
| N | MSB LSB |    |     |      |    | L | SB | +V <sub>REF</sub>           | -V <sub>REF</sub>                                    |  |  |  |
| • | 1 1     | 1  | 1   | 1    | 1  | 1 | 1  | V <sub>REF</sub> -1 LSB     | − V <sub>REF</sub>  +1 LSB<br>− V <sub>REF</sub>  /2 |  |  |  |
| , | 1 1     | 0  | 0   | 0    | 0  | 0 | 0  | V <sub>REF</sub> /2         | - V <sub>REF</sub>  /2                               |  |  |  |
| • | 0       | 0  | 0   | 0    | 0  | 0 | 0  | 0<br>1 LSB                  | + 1 LSB                                              |  |  |  |
| ( | 1       | 1  | 1   | 1    | 1  | 1 | 1  | - V <sub>REF</sub>   -1 LSB | V <sub>REF</sub>   + 1 LSB                           |  |  |  |
| ( | 0       | 1  | 1   | 1    | 1  | 1 | 1  | 2<br>- V <sub>REF</sub>     | 2<br>+ V <sub>BEF</sub>                              |  |  |  |
| ( | 0       | 0  | 0   | 0    | 0  | 0 | 0  | 1-11-11                     |                                                      |  |  |  |

# **Full-Scale Adjustment**

In the case where the matching of  $R_{fb}$  to the R value of the R-2R ladder (typically ±0.2%) is insufficient for full-scale accuracy in a particular application, the  $V_{REF}$  voltage can be adjusted or an external resistor and potentiometer can be added as shown in Figure 21 to provide a full-scale adjustment.

The temperature coefficients of the resistors used for this adjustment are of an important concern. To prevent degradation of the gain error temperature coefficient by the external resistors, their temperature coefficients ideally would have to match that of the internal DAC resistors, which is a highly impractical constraint. For the values shown in Figure 21, if the resistor and the potentiometer each had a temperature coefficient of  $\pm 100$  ppm/°C maximum, the overall gain error temperature coefficient would be degraded a maximum of 0.0025%/°C for an adjustment pot setting of less than 3% of  $R_{\rm fb}$ .

# Using the DAC0830 in a Voltage Switching Configuration

The R-2R ladder can also be operated as a voltage switching network. In this mode the ladder is used in an inverted manner from the standard current switching configuration. The reference voltage is connected to one of the current output terminals ( $I_{OUT1}$  for true binary digital control,  $I_{OUT2}$  is for complementary binary) and the output voltage is taken from the normal  $V_{REF}$  pin. The converter output is now a voltage in the range from 0V to 255/256  $V_{REF}$  as a function of the applied digital code as shown in Figure 22.



Figure 21. Adding Full-Scale Adjustment



Figure 22. Voltage Mode Switching



This configuration offers several useful application advantages. Since the output is a voltage, an external op amp is not necessarily required but the output impedance of the DAC is fairly high (equal to the specified reference input resistance of 10 k $\Omega$  to 20 k $\Omega$ ) so an op amp may be used for buffering purposes. Some of the advantages of this mode are illustrated in Figure 23, Figure 24, Figure 25, and Figure 26.

There are two important things to keep in mind when using this DAC in the voltage switching mode. The applied reference voltage must be positive since there are internal parasitic diodes from ground to the  $I_{OUT1}$  and  $I_{OUT2}$  terminals which would turn on if the applied reference went negative. There is also a dependence of conversion linearity and gain error on the voltage difference between  $V_{CC}$  and the voltage applied to the normal current output terminals. This is a result of the voltage drive requirements of the ladder switches. To ensure that all 8 switches turn on sufficiently (so as not to add significant resistance to any leg of the ladder and thereby introduce additional linearity and gain errors) it is recommended that the applied reference voltage be kept less than  $+5V_{DC}$  and  $V_{CC}$  be at least 9V more positive than  $V_{REF}$ . These restrictions ensure less than 0.1% linearity and gain error change. Figure 28, and Figure 29 characterize the effects of bringing  $V_{REF}$  and  $V_{CC}$  closer together as well as typical temperature performance of this voltage switching configuration.



- · Voltage switching mode eliminates output signal inversion and therefore a need for a negative power supply.
- Zero code output voltage is limited by the low level output saturation voltage of the op amp. The 2 kΩ pull-down resistor helps to reduce this voltage.
- V<sub>OS</sub> of the op amp has no effect on DAC linearity.

Figure 23. Single Supply DAC



 $\bullet V_{OUT} = 2.5V \left( \frac{D}{128} - 1 \right)$ 

ullet Slewing and settling time for a full scale output change is pprox 1.8  $\mu$ s

Figure 24. Obtaining a Bipolar Output from a Fixed Reference with a Single Op Amp





Figure 25. Bipolar Output with Increased Output Voltage Swing



- Only a single +15V supply required
- Non-interactive full-scale and zero code output adjustments
- $\bullet$  V<sub>MAX</sub> and V<sub>MIN</sub> must be  $\leq$  +5VDC and  $\geq$  0V.
- Incremental Output Step =  $\frac{1}{256}$  (V<sub>MAX</sub> V<sub>MIN</sub>).
- $V_{OUT} = \frac{D}{256}(V_{MAX} V_{MIN}) + \frac{255}{256}V_{MIN}$

Figure 26. Single Supply DAC with Level Shift and Span- Adjustable Output



Note: For these curves,  $V_{REF}$  is the voltage applied to pin 11 ( $I_{OUT1}$ ) with pin 12 (I<sub>OUT2</sub>) grounded.

Figure 27.



Figure 28.





## **Miscellaneous Application Hints**

These converters are CMOS products and reasonable care should be exercised in handling them to prevent catastrophic failures due to static discharge.

Conversion accuracy is only as good as the applied reference voltage so providing a stable source over time and temperature changes is an important factor to consider.

A "good" ground is most desirable. A single point ground distribution technique for analog signals and supply returns keeps other devices in a system from affecting the output of the DACs.

During power-up supply voltage sequencing, the -15V (or -12V) supply of the op amp may appear first. This will cause the output of the op amp to bias near the negative supply potential. No harm is done to the DAC, however, as the on-chip 15 k $\Omega$  feedback resistor sufficiently limits the current flow from  $I_{OUT1}$  when this lead is internally clamped to one diode drop below ground.

Careful circuit construction with minimization of lead lengths around the analog circuitry, is a primary concern. Good high frequency supply decoupling will aid in preventing inadvertant noise from appearing on the analog output.

Overall noise reduction and reference stability is of particular concern when using the higher accuracy versions, the DAC0830 and DAC0831, or their advantages are wasted.

#### **GENERAL APPLICATION IDEAS**

The connections for the control pins of the digital input registers are purposely omitted. Any of the control formats discussed in Digital Considerations of the accompanying text will work with any of the circuits shown. The method used depends on the overall system provisions and requirements.

The digital input code is referred to as D and represents the decimal equivalent value of the 8-bit binary input, for example:

|     |        |   | Binary | / Input |   |       |    | D          |
|-----|--------|---|--------|---------|---|-------|----|------------|
| Pin | Pin 13 |   |        |         |   | Pin 7 |    | Decimal    |
| M   | SB     |   |        |         |   | LS    | SB | Equivalent |
| 1   | 1      | 1 | 1      | 1       | 1 | 1 1   |    | 255        |
| 1   | 0      | 0 | 0      | 0       | 0 | 0     | 0  | 128        |
| 0   | 0      | 0 | 1      | 0       | 0 | 0     | 0  | 16         |
| 0   | 0      | 0 | 0      | 0       | 0 | 1     | 0  | 2          |
| 0   | 0      | 0 | 0      | 0       | 0 | 0     | 0  | 0          |



# **Applications**

Figure 30. DAC Controlled Amplifier (Volume Control)



• 
$$V_{OUT} = \frac{-V_{IN} (256)}{D}$$

- When D=0, the amplifier will go open loop and the output will saturate.
- Feedback impedance from the -input to the output varies from  $15 \, k\Omega$  to  $\infty$  as the input code changes from full-scale to zero.

# Figure 31. Capacitance Multiplier



$$\bullet C_{EQUIV} = C_1 \left( 1 + \frac{256}{D} \right)$$

• Maximum voltage across the equivalent capacitance is

limited to 
$$\frac{V_{O MAX} \text{ (op amp)}}{1 + \frac{256}{D}}$$

• C2 is used to improve settling time of op amp.



Figure 32. Variable f<sub>0</sub>, Variable Q<sub>0</sub>, Constant BW Bandpass Filter



$$\begin{split} \bullet & \text{ f}_{\text{O}} = \frac{\sqrt{\frac{\text{KD}}{256}}}{2\pi R_{1}\text{C}}; \text{Q}_{\text{O}} = \sqrt{\frac{\text{KD}}{256}} \frac{(2R_{\text{Q}} + R_{1})}{R_{\text{Q}}(\text{K} + 1)}; \text{3dbBW} = \frac{R_{\text{Q}}(\text{K} + 1)}{2\pi R_{1}\text{C}(2R_{\text{Q}} + R_{1})} \\ & \text{where } \text{C}_{1} = \text{C}_{2} = \text{C}; \text{K} = \frac{R_{6}}{R_{5}} \text{and } \text{R}_{1} = \text{R of DAC} = 15\text{k} \\ & \bullet \text{ H}_{\text{O}} = \text{1 for } \text{R}_{\text{IN}} = \text{R}_{4} = \text{R}_{1} \end{split}$$

- ullet Range of  $f_O$  and Q is pprox 16 to 1 for circuit shown. The range can be extended to 255 to 1 by replacing  $R_1$  with a second DAC0830 driven by the same digital input word.
- Maximum  $f_0x$  Q product should be  $\leq$  200 kHz.

Figure 33. DAC Controlled Function Generator



- DAC controls the frequency of sine, square, and triangle outputs.
- $\frac{\textit{L}}{256(20\text{k})C}$  for  $V_{OMAX} = V_{OMIN}$  of square wave output and R<sub>1</sub> = 3 R<sub>2</sub>.
- 255 to 1 linear frequency range; oscillator stops with D = 0
- Trim symmetry and wave-shape for minimum sine wave distortion.



Figure 34. Two Terminal Floating 4 to 20 mA Current Loop Controller



$$I_{OUT} = V_{REF} \left[ \frac{1}{R_1} + \frac{D}{256 \, R_{fb}} \right] \left[ 1 \, + \frac{R_2}{R_3} \right]$$

- DAC0830 linearly controls the current flow from the input terminal to the output terminal to be 4 mA (for D=0) to 19.94 mA (for D=255).
- Circuit operates with a terminal voltage differential of 16V to 55V.
- P<sub>2</sub> adjusts the magnitude of the output current and P<sub>1</sub> adjusts the zero to full scale range of output current.
- Digital inputs can be supplied from a processor using opto isolators on each input or the DAC latches can flow-through (connect control lines to pins 3 and 10 of the DAC) and the input data can be set by SPST toggle switches to ground (pins 3 and 10).

Figure 35. DAC Controlled Exponential Time Response



- $\bullet$  Output responds exponentially to input changes and automatically stops when  $V_{OUT}=V_{IN}$
- Output time constant is directly proportional to the DAC input code and capacitor C
- Input voltage must be positive (See Using the DAC0830 in a Voltage Switching Configuration)

# SNAS534B -MAY 1999-REVISED MARCH 2013



# **REVISION HISTORY**

| Cł | Changes from Revision A (March 2013) to Revision B |   |    |  |  |
|----|----------------------------------------------------|---|----|--|--|
| •  | Changed layout of National Data Sheet to TI format | 2 | 21 |  |  |





22-Dec-2017

#### PACKAGING INFORMATION

| Orderable Device  | Status  | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking  | Samples |
|-------------------|---------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-----------------|---------|
|                   | (1)     |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)           |         |
| DAC0830LCN        | LIFEBUY | PDIP         | NFH     | 20   | 18      | TBD                        | Call TI          | Call TI             | 0 to 70      | DAC0830LCN      |         |
| DAC0830LCN/NOPB   | LIFEBUY | PDIP         | NFH     | 20   | 18      | Pb-Free<br>(RoHS)          | CU SN            | Level-1-NA-UNLIM    | 0 to 70      | DAC0830LCN      |         |
| DAC0832LCN        | LIFEBUY | PDIP         | NFH     | 20   | 18      | TBD                        | Call TI          | Call TI             | 0 to 70      | DAC0832LCN      |         |
| DAC0832LCN/NOPB   | LIFEBUY | PDIP         | NFH     | 20   | 18      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-NA-UNLIM    | 0 to 70      | DAC0832LCN      |         |
| DAC0832LCWM       | LIFEBUY | SOIC         | DW      | 20   | 36      | TBD                        | Call TI          | Call TI             | 0 to 70      | DAC0832<br>LCWM |         |
| DAC0832LCWM/NOPB  | ACTIVE  | SOIC         | DW      | 20   | 36      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | 0 to 70      | DAC0832<br>LCWM | Samples |
| DAC0832LCWMX      | LIFEBUY | SOIC         | DW      | 20   | 1000    | TBD                        | Call TI          | Call TI             | 0 to 70      | DAC0832<br>LCWM |         |
| DAC0832LCWMX/NOPB | ACTIVE  | SOIC         | DW      | 20   | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | 0 to 70      | DAC0832<br>LCWM | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

22-Dec-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Mar-2013

# TAPE AND REEL INFORMATION





|    |    | Dimension designed to accommodate the component width     |
|----|----|-----------------------------------------------------------|
|    |    | Dimension designed to accommodate the component length    |
| K  | (0 | Dimension designed to accommodate the component thickness |
| ٧  | Λ  | Overall width of the carrier tape                         |
| ΓP | 21 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC0832LCWMX      | SOIC            | DW                 | 20 | 1000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 3.25       | 12.0       | 24.0      | Q1               |
| DAC0832LCWMX/NOPB | SOIC            | DW                 | 20 | 1000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 3.25       | 12.0       | 24.0      | Q1               |

www.ti.com 26-Mar-2013



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC0832LCWMX      | SOIC         | DW              | 20   | 1000 | 367.0       | 367.0      | 45.0        |
| DAC0832LCWMX/NOPB | SOIC         | DW              | 20   | 1000 | 367.0       | 367.0      | 45.0        |





SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.