

## General Description

The MAX24287 is a flexible, low-cost Ethernet interface conversion IC. The parallel interface can be configured for GMII, RGMII, TBI, RTBI, or 10/100 MII, while the serial interface can be configured for 1.25Gbps SGMII or 1000BASE-X operation. In SGMII mode, the device interfaces directly to Ethernet switch ICs, ASIC MACs, and 1000BASE-T electrical SFP modules. In 1000BASE-X mode, the device interfaces directly to 1Gbps 1000BASE-X SFP optical modules. The MAX24287 performs automatic translation of link speed and duplex autonegotiation between parallel MII MDIO and the serial interface.

This device is ideal for interfacing single-channel GMII/MII devices such as microprocessors, FPGAs, network processors, Ethernet-over-SONET or -PDH mappers, and TDM-over-packet circuit emulation devices. The device also provides a convenient solution to interface such devices with electrical or optical Ethernet SFP modules.

## Applications

Any System with a Need to Interface a Component with a Parallel MII Interface (GMII, RGMII, TBI RTBI, 10/100 MII) to a Component with an SGMII or 1000BASE-X Interface Switches and Routers

Telecom Equipment

## Ordering Information



+*Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.*

*Block Diagram appears on page [7](#page-6-0).*

*Register Map appears on pag[e 42](#page-41-0)*.

## Highlighted Features

- **Bidirectional Wire-Speed Ethernet Interface Conversion**
- **Can Interface Directly to SFP Modules and SGMII PHY and Switch ICs**
- **Serial Interface Configurable as 1000BASE-X or SGMII Revision 1.8 (4-, 6-, or 8-Pin)**
- **Parallel Interface Configurable as GMII, RGMII, TBI, RTBI, or 10/100 MII**
- **Serial Interface Has Clock and Data Recovery Block (CDR) and Does Not Require a Clock Input**
- **Translates Link Speed and Duplex Mode Negotiation Between MDIO and SGMII PCS**
- **Supports 10/100 MII or RGMII Operation with SGMII Running at the Same Rate**
- **Configurable for 10/100 MII DTE or DCE Modes (i.e., Connects to PHY or MAC)**
- **Can Also Be Configured as General-Purpose 1:10 SerDes with Optional Comma Alignment**
- **Supports Synchronous Ethernet by Providing a 25MHz or 125MHz Recovered Clock and Accepting a Transmit Clock**
- **Can Provide a 125MHz Clock for the MAC to Use as GTXCLK**
- **Accepts 10MHz, 12.8MHz, 25MHz or 125MHz Reference Clock**
- **Software Control Through MDIO Interface**
- **GPIO Pins Can Be Configured as Clocks, Status Signals and Interrupt Outputs**
- **1.2V Operation with 3.3V I/O**
- **Small, 8mm x 8mm, 68-Pin TQFN Package**



# **Table of Contents**





# List of Figures



# List of Tables



## <span id="page-5-0"></span>1. Application Examples

## a) Copper Media



b) Connect Parallel MII Component to SGMII Component



## c1) Long PCB Trace Card-to-Card





### d) Fiber Module



## <span id="page-6-1"></span>2. Block Diagram

<span id="page-6-0"></span>*Figure 2-1. Block Diagram* 



## <span id="page-6-2"></span>3. Detailed Features

## General Features

- High-speed MDIO interface (12.5MHz slave only) with optional preamble suppression
- Operates from a 10, 12.8, 20, 25, or 125MHz reference clock
- Optional 125MHz output clock for MAC to use as GTXCLK

## Parallel-Serial MII Conversion Features

- Bidirectional wire-speed interface conversion
- Serial Interface: 1000BASE-X or SGMII revision 1.8 (4-, 6-, or 8-Pin)
- Parallel Interface: GMII, RGMII (10, 100 and 1000Mbps), TBI, RTBI or 10/100 MII (DTE or DCE)
- 8-pin source-clocked SGMII mode
- 4-pin 1000BASE-X SerDes mode to interface with optical modules
- Connects processors with parallel MII interfaces to 1000BASE-X SFP optical modules
- Connects processors with parallel MII interfaces to PHY or switch ICs with SGMII interfaces
- Interface conversion is transparent to MAC layer and higher layers
- Translates link speed and duplex mode between GMII/MII MDIO and SGMII PCS
- Configurable for 10/100 MII DTE or DCE Modes (i.e., connects to PHY or MAC)

## Synchronous Ethernet Features

- Receive path bit clock can be output on a GPIO pin to line-time the system from the Ethernet port
- Transmit path can be frequency-locked to a system clock signal connected to the REFCLK pin

## <span id="page-7-0"></span>4. Acronyms, Abbreviations, and Glossary

- **DCE** Data Communication Equipment<br> **DDR** Dual Data Rate (data driven and
- DDR Dual Data Rate (data driven and latched on both clock edges)
- DTE Data Terminating Equipment
- PCB Printed Circuit Board
- PHY Physical. Refers to either a transceiver device or a protocol layer
- Ingress The serial (SGMII) to parallel (GMII) direction<br>• Egress The parallel (GMII) to serial (SGMII) direction
- Egress The parallel (GMII) to serial (SGMII) direction<br>• Receive The serial (SGMII) to parallel (GMII) direction
- Receive The serial (SGMII) to parallel (GMII) direction
- Transmit The parallel (GMII) to serial (SGMII) direction

## <span id="page-7-1"></span>5. Pin Descriptions

Note that some pins have different pin names and functions under different configurations.



#### <span id="page-7-2"></span>**Table** *5-1. Pin Type Definitions*

### <span id="page-7-3"></span>*Table 5-2. Detailed Pin Descriptions – Global Pins (2 Pins)*





## <span id="page-8-0"></span>*Table 5-3. Detailed Pin Descriptions – MDIO Interface (2 Pins)*



### <span id="page-8-1"></span>*Table 5-4. Detailed Pin Descriptions – JTAG Interface (5 pins)*



## <span id="page-8-2"></span>*Table 5-5. Detailed Pin Descriptions – GPIO signals (5 dedicated pins, 4 shared pins)*





<span id="page-10-0"></span>



## <span id="page-10-1"></span>*Table 5-7. Detailed Pin Descriptions – Parallel Interface (25 pins)*











| <b>Pin Name</b>    | PIN#       | <b>Pin Description</b>                                                                                                                              |
|--------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| DVDD12             | 30, 56     | Digital Power Supply, 1.2V (2 pins)                                                                                                                 |
| DVDD33             | 20, 39, 65 | Digital Power Supply, 3.3V                                                                                                                          |
| <b>DVSS</b>        | 47         | Return for DVDD12 and DVDD33                                                                                                                        |
| RVDD12             | 16         | 1.25G Receiver Analog Power Supply, 1.2V                                                                                                            |
| RVDD33             | 12         | 1.25G Receiver Analog Power Supply, 3.3V                                                                                                            |
| <b>RVSS</b>        | 15         | Return for RVDD12 and RVDD33                                                                                                                        |
| TVDD12             | 11         | 1.25G Transmitter Analog Power Supply, 1.2V                                                                                                         |
| TVDD33             |            | 1.25G Transmitter Analog Power Supply, 3.3V                                                                                                         |
| <b>TVSS</b>        | 10         | Return for TVDD12 and TVDD33                                                                                                                        |
| CVDD12             | 3          | TX PLL Analog Power Supply, 1.2V                                                                                                                    |
| CVDD33             | 2          | TX PLL Analog Power Supply, 3.3V                                                                                                                    |
| <b>CVSS</b>        | 4          | Return for CVDD12 and CVDD33                                                                                                                        |
| GVDD12             | 18         | Analog Power Supply, 1.2V                                                                                                                           |
| <b>GVSS</b>        |            | Return for GVDD12.                                                                                                                                  |
| <b>Exposed Pad</b> | EP         | Exposed pad (die paddle). Connect to ground plane. EP also functions as a<br>heatsink. Solder to the circuit-board ground plane to maximize thermal |
|                    |            | dissipation.                                                                                                                                        |

<span id="page-15-0"></span>*Table 5-8. Detailed Pin Descriptions – Power and Ground Pins (17 pins)* 

## <span id="page-16-0"></span>6. Functional Description

## <span id="page-16-1"></span>6.1 Pin Configuration During Reset

The MAX24287 initial configuration is determined by pins that are sampled at reset. The values on these pins are used to set the reset values of several register bits. Note that the behavior described in this section cannot be used for "hardware-only" operation. Some register accesses through the MDIO interface are required for proper operation as described in section [6.14.](#page-40-0)

The pins that are sampled at reset to pin-configure the device are listed described in [Table 6-1.](#page-16-2) During reset these pins are high-impedance inputs and require  $10k\Omega$  pullup or pulldown resistors to set pin-configuration values. After reset, the pins can become outputs if configured to do so and operate as configured. There are two pin configuration modes: 15-pin mode and 3-pin mode.

In 15-pin mode (COL=0 during reset, see [Table 6-1\)](#page-16-2) all major settings associated with the PCS block are configurable. In addition, the input reference clock frequency on the REFCLK pin is configured during reset using the RXD[3:2] pins.



#### <span id="page-16-2"></span>*Table 6-1. Reset Configuration Pins, 15-Pin Mode (COL=0)*

#### <span id="page-16-3"></span>*Table 6-2. Parallel Interface Configuration*



In 3-pin mode (COL=1 during reset, see [Table 6-3\)](#page-17-1) the device is configured for a 1000Mbps RGMII or GMII parallel interface. This mode is targeted to the application of connecting an ASIC, FPGA or processor with an RGMII or GMII interface to a switch device with an SGMII interface or to a 1000BASE-X optical interface. In 3-pin mode, the REFCLK pin is configured for 25MHz, the PHY address is set to 0x04, 1000BASE-X auto-negotiation (or automatic transmission of SGMII control information) is enabled, TXCLK is configured to output a 125MHz clock, and the

TCLKP/TCLKN differential pair is disabled. Note: if RX\_ER and RXD[7:4] are all high when the device exits reset then the device enters factory test mode; for normal operation set these pins to any other combination of values.

| Pin              | <b>Function</b>  | <b>Register Bit Affected</b> | <b>Notes</b>               |
|------------------|------------------|------------------------------|----------------------------|
| <b>CRS</b>       | Double Date Rate | <b>GMIICR:DDR=CRS</b>        | 0=GMII, 1=RGMII            |
| GPO <sub>2</sub> | Serial Interface | <b>PCSCR:BASEX</b>           | $0 = SGMII$ , 1=1000BASE=X |

<span id="page-17-1"></span>*Table 6-3. Reset Configuration Pins, 3-Pin Mode (COL=1)* 

Note: In 3-pin mode register fields are automatically set as follows: REFCLK clock rate to 25MHz, [GMIICR:](#page-48-0)SPD[1:0]=10, MDIO PHYAD is set to 0x04, [BMCR:](#page-42-0)AN\_EN=1, [GMIICR:T](#page-48-0)XCLK\_EN=1, [GPIOCR1=](#page-52-1)0 and [GPIOCR2=](#page-52-2)0. All other registers are reset to normal defaults listed in the register descriptions.

## <span id="page-17-0"></span>6.2 General-Purpose I/O

The MAX24287 has two general-purpose output pins, GPO1, GPO2, and seven general-purpose input/output pins, GPIO1 through GPIO7. Each pin can be configured to drive low or high or be in a high-impedance state. Other uses for the GPO and GPIO pins are listed in [Table 6-4](#page-17-2) through [Table 6-6.](#page-18-4) The GPO and GPIO pins are each configured using a GPxx SEL field in registers [GPIOCR1](#page-52-1) or [GPIOCR2](#page-52-2) with values as indicated in the tables below.

When a GPIO pin is configured as high impedance it can be used as an input. The real-time state of GPIOx can be read from [GPIOSR.](#page-53-0)GPIOx. In addition, a latched status bit [GPIOSR.](#page-53-0)GPIOxL is available for each GPIO pin. This latched status bit is set when the transition specified by [GPIOCR2.](#page-52-2)GPIO13 LSC (for GPIO1 through GPIO3) or by [GPIOCR2.](#page-52-2)GPIO47\_LSC (for GPIO4 through GPIO7) occurs on the pin.

Note that GPIO4 through GPIO7 are alternate pin functions to TXD[7:4] and therefore are only available when the parallel MII is configured for MII, RGMII or RTBI.

<span id="page-17-2"></span>*Table 6-4. GPO1, GPIO1 and GPIO3 Configuration Options* 

| <b>GPxx SEL</b> | <b>Description</b>                                                                                          |
|-----------------|-------------------------------------------------------------------------------------------------------------|
| 000             | High impedance, not driven, can be an used as an input                                                      |
| 001             | Drive logic 0                                                                                               |
| 010             | Drive logic 1                                                                                               |
| 011             | Interrupt output, active low. GPO1 drives low and high, GPIO1 and GPIO3 are open-drain.                     |
| 100             | Output 125MHz from the TX PLL                                                                               |
| 101             | Output 25MHz or 125MHz from receive clock recovery PLL. Not squelched. Frequency specified<br>by CR.RCFREQ. |
| 110             | Output real-time link status, 0=link down, 1=link up                                                        |
| 111             | reserved value, do not use                                                                                  |

#### <span id="page-17-3"></span>*Table 6-5. GPO2 and GPIO2 Configuration Options*





<span id="page-18-4"></span>*Table 6-6. GPIO4, GPIO5, GPIO6 and GPIO7 Configuration Options* 

### <span id="page-18-0"></span>6.2.1 Receive Recovered Clock Squelch Criteria

A 25MHz or 125MHz clock from the receive clock recovery PLL can be output on any of GPO2, GPIO2 and GPIO4-7. When [CR.](#page-49-0)RCSQL=1, this clock is squelched (driven low) when any of the following conditions occur:

- [IR.](#page-50-0)ALOS=1 (analog loss-of-signal occurred)
- [IR.](#page-50-0)RLOS=1 (CDR loss-of-signal occurred))
- [IR.](#page-50-0)RLOL=1 (CDR PLL loss-of-lock occurred)
- [IR.](#page-50-0)LINK ST=0 (auto-negotiation link down occurred, latched low)

Since each of these criteria is a latched status bit, the output clock signal remains squelched until all of these latched status bits go inactive (as described in section [7.2\)](#page-41-2).

## <span id="page-18-1"></span>6.3 Reset and Processor Interrupt

### <span id="page-18-2"></span>6.3.1 Reset

The following reset functions are available in the device:

- 1. Hardware reset pin (RST N): This pin asynchronously resets all logic, state machines and registers in the device except the JTAG logic. When the RST\_N pin is low, all internal registers are reset to their default values. Pin states are sampled and used to set the default values of several register fields as described in section  $6.1$ . RST, N should be asserted for at least 100 $\mu$ s.
- 2. Global reset bit, [GPIOCR1.](#page-52-1)RST: Setting this bit is equivalent to asserting the RST N pin. This bit is selfclearing.
- 3. Datapath reset bit, [BMCR.](#page-42-0)DP\_RST. This bit resets the entire datapath from parallel MII interface through PCS encoder and decoder. It also resets the deserializer. It does not reset any registers, GPIO logic, or the TX PLL. The DP\_RST bit is self-clearing.
- 4. JTAG reset pin JTRST N. This pin resets the JTAG logic. See section [7.2.18](#page-54-0) for details about JTAG operation.

## <span id="page-18-3"></span>6.3.2 Processor Interrupts

Any of pins GPO1, GPIO1 and GPIO3 can be configured as an active low interrupt output by setting the appropriate field in [GPIOCR1](#page-52-1) to 011. GPO1 drives high and low while GPIO1 and GPIO3 are open-drain and require pullup resistors.

Status bits than can cause an interrupt are located in the [IR](#page-50-0) register. The corresponding interrupt enable bits are also located in the [IR](#page-50-0) register. The [PAGESEL](#page-51-0) register has a top-level IR status bit to indicate the presence of

active interrupt sources. The [PAGESEL](#page-51-0) register is available on all pages through the MDIO interface, allowing the interrupt routine to read the register without changing the MDIO page.

## <span id="page-19-0"></span>6.4 MDIO Interface

### <span id="page-19-1"></span>6.4.1 MDIO Overview

The MAX24287's MDIO interface is compliant to IEEE 802.3 clause 22. MAX24287 always behaves as a PHY on the MDIO bus. Because MAX24287 is not a complete PHY but rather a device that sits between a MAC and a PHY, it implements only a subset of the registers and register fields specified in 802.3 clause 22 as shown in the table below.



The MDIO consists of a bidirectional, half-duplex serial data signal (MDIO) and a ≤12.5MHz clock signal (MDC) driven by a bus master, usually a MAC. The format of management frames transmitted over the MDIO interface is shown below (see IEEE 802.3 clause 22.2.4.5 for more information). MDIO DC electrical characteristics are listed in section [9.2.1.](#page-60-5) AC electrical characteristics are listed in section [9.3.6.](#page-66-0) The MAX24287's MDIO slave state machine is shown in [Figure 6-1.](#page-20-0)



The transmission and reception bit order is MSB first for the PHYAD, REGAD and DATA fields

MAX24287 supports preamble suppression. This allows quicker bursts of read and write transfers to occur by shortening the minimum transfer cycle time from 65 clock periods to 33 clock periods. There must be at least a 32-bit preamble on the first transfer after reset, but on subsequent transfers the preamble can be suppressed or shortened. When the preamble is completely suppressed the 0 in the ST symbol follows the single IDLE Z, which is one clock period duration.

Like any MDIO slave, MAX24287 only performs the read or write operation specified if the PHYAD bits of the MDIO command match the device PHY address. The device PHY address is latched during device reset from the RXD[7:4] and RX ER pins. See section [6.1.](#page-16-1)

The MAX24287 does not support the 802.3 clause 45 MDIO extensions. Management frames with ST bits other than 01 or OP bits other than 01 or 10 are ignored and put the device in a state where it ignores the MDIO traffic until it sees a full preamble (32 ones). If Clause 45 ICs and the MAX24287 are connected to the same MDIO management interface, the station management entity must put a full preamble on the bus after communicating with clause 45 ICs before communicating with the MAX24287.

<span id="page-20-0"></span>*Figure 6-1. MDIO Slave State Machine* 



## <span id="page-21-0"></span>6.4.2 Examples of MAX24287 and PHY Management Using MDIO

The MDIO interface is typically provided by the MAC function within a neighboring processor, ASIC or FPGA component. It can be used to configure the registers in the MAX24287 and/or the registers in a PHY or switch chip connected to the MAX24287 via the SGMII interface.

Case 1 in [Figure 6-2](#page-21-1) shows a typical application where the MAX24287 connects a MAC with a 3-speed RGMII interface to a 3-speed PHY with an SGMII interface. Through the MDIO interface, system software configures the MAX24287 and optionally the PHY. (The PHY may not need to be configured if it is operating in a hardware-only auto-negotiation 1000BASE-T mode). After initial configuration and after the PHY auto-negotiates link details with its 1000BASE-T link partner, the speed and mode are transferred to the MAX24287 over the SGMII interface as specified in the SGMII specification and are available in the MAX24287 [AN\\_RX](#page-45-1) register. The processor reads this information and configures the MAC and the MAX24287 to match the mode the PHY is in.

<span id="page-21-1"></span>



Case 2 in [Figure 6-3](#page-21-2) shows a typical application where the MAX24287 connects a MAC with a GMII interface to an SGMII switch chip. Through the MDIO interface, system software configures the MAX24287 to match the MAC mode and writes the MAX24287's AN ADV register to also match the MAC mode. The MAX24287 then transfers the speed and mode over the SGMII interface as specified in the SGMII specification. The switch chip receives this information and configures its port to match.

<span id="page-21-2"></span>



Case 3 in [Figure 6-4](#page-22-0) shows a typical application where the MAX24287 connects a MAC with a GMII interface to an optical interface. In this case the MAX24287 provides the 1000BASE-X PCS and PMA functions for the optical interface. Through the MDIO interface, system software configures the MAX24287 to match the MAC mode, both of which need to be 1000 Mbps speed. The MAX24287 then auto-negotiates with its link partner. This 1000BASE-X auto-negotiation is primarily to establish the pause functionality of the link. The MAX24287's auto-negotiation support is described in section [6.7.](#page-30-0)

<span id="page-22-0"></span>*Figure 6-4. Management Information Flow Options, Case 3, 1000BASE-X Interface* 



## <span id="page-23-0"></span>6.5 Serial Interface – 1000BASE-X or SGMII

The high-speed serial interface is compatible with the specification of the 1000BASE-CX PMD service interface TP1 as defined in 802.3 clause 39. It is also compatible with the specification of the SGMII interface and can connect to optical PMD modules in 1000BASE-SX/LX interfaces.

On this interface the MAX24287 transmits a 1250Mbaud differential signal on the TDP/TDN output pins. DDR clocking is used, and the transmit interface outputs a 625MHz differential clock signal on the TCLKP/TCLKN output pins. In the receive direction the clock and data recovery (CDR) block recovers both clock and data from the incoming 1250Mbaud signal on RDP/RDN. A separate receive clock signal is not needed.

**Signal Format, Coupling, Termination.** The serial interface passes data at 1.25 Gbaud using a CML differential output and an any-format differential input. The CML TDP/TDN outputs have internal  $50\Omega$  pullup resistors to TVDD33. The differential input RDP/RDN does not have internal termination, and an external 100 $\Omega$  termination resistor between RDP and RDN is recommended. The high-speed serial interface pins are typically connected with neighboring components using AC coupling as shown in [Figure 6-5.](#page-23-1)



<span id="page-23-1"></span>*Figure 6-5. Recommended External Components for High-Speed Serial Interface* 

**Receive Loss-of-Signal.** The device's receiver logic has an ALOS input pin through which analog loss-of-signal (ALOS) can be received from a neighboring optical transceiver module, if the high-speed serial signal is transmitted/received optically. The [IR.](#page-50-0)ALOS bit is set when the ALOS pin goes high. ALOS can cause an interrupt if enabled by [IR.](#page-50-0)ALOS IE.

In addition, the clock-and-data recovery block (CDR) indicates loss-of-signal when it does not detect any transitions in 24 bit times. The [IR.](#page-50-0)RLOS latched status bit is set when the CDR indicates loss-of-signal. RLOS can cause an interrupt if enabled by **IR.RLOS** IE.

**Receive Loss-of-Lock.** The receive clock PLL in the CDR locks to the recovered clock from the RDP/RDN pins and produces several receive-side clock signals. If the receive clock PLL loses lock, it sets [IR.](#page-50-0)RLOL, which can cause an interrupt if enabled by [IR.](#page-50-0)RLOL IE.

**Transmit Clock.** The TCLKP/TCLKN differential output can be enabled and disabled using [CR.](#page-49-0)TCLK\_EN. Disabled means the output drivers for TCLKP and TCLKN are disabled (high impedance) and the internal 50 $\Omega$ termination resistors pull both TCLKP and TCLKN up to 3.3V.

**DC Electrical Characteristics.** See section [9.2.2.](#page-60-1)

**AC Electrical Characteristics.** See section [9.3.3.](#page-61-3)

## <span id="page-24-0"></span>6.6 Parallel Interface – GMII, RGMII, TBI, RTBI, MII

The parallel interface can be configured as GMII, MII or TBI compliant to IEEE 802.3 clauses 35, 22 and 36, respectively. It can also be configured as reduced pin count RGMII or RTBI compliant to the HP document RGMII Version 1.3 12/10/2000. A summary of the parallel interface modes is show in [Table 6-7](#page-24-2) below.

|                    | <b>Baud Rate,</b> | Data Transfer Per Cycle,   |                       |                      | <b>Full</b>   | <b>Half</b>   |  |  |  |
|--------------------|-------------------|----------------------------|-----------------------|----------------------|---------------|---------------|--|--|--|
| Mode               | Mbps              | # of Wires Per Direction   | <b>Transmit Clock</b> | <b>Receive Clock</b> | <b>Duplex</b> | <b>Duplex</b> |  |  |  |
| TBI, normal        | 1250              | 10-bit codes, 10 wires     | Input, 125MHz         | Output, 2 62.5MHz    | Yes           | No.           |  |  |  |
| TBI, 1 Rx clock    | 1250              | 10-bit codes, 10 wires     | Input, 125MHz         | Output. 1 125MHz     | Yes           | No.           |  |  |  |
| <b>RTBI</b>        | 1250              | 10-bit codes, 5 wires, DDR | Input, 125MHz         | Output, 125MHz       | Yes           | No.           |  |  |  |
| <b>GMII</b>        | 1000              | 8-bit data, 8 wires        | Input, 125MHz         | Output, 125MHz       | Yes           | No.           |  |  |  |
| <b>RGMII-1000</b>  | 1000              | 8-bit data, 4 wires, DDR   | Input, 125MHz         | Output, 125MHz       | Yes           | No.           |  |  |  |
| <b>RGMII-100</b>   | 100               | 4-bit data, 4 wires        | Input, 25MHz          | Output 25MHz         | Yes           | Yes           |  |  |  |
| RGMII-10           | 10                | 4-bit data, 4 wires        | Input. 2.5MHz         | Output, 2.5MHz       | Yes           | Yes           |  |  |  |
| <b>MII-100 DCE</b> | 100               | 4-bit data, 4 wires        | Output, 25MHz         | Output, 25MHz        | Yes           | Yes           |  |  |  |
| MII-10 DCE         | 10                | 4-bit data, 4 wires        | Output. 2.5MHz        | Output, 2.5MHz       | Yes           | Yes           |  |  |  |
| <b>MII-100 DTE</b> | 100               | 4-bit data, 4 wires        | Input, 25MHz          | Input, 25MHz         | Yes           | Yes           |  |  |  |
| MII-10 DTE         | 10                | 4-bit data, 4 wires        | lnput, 2.5MHz         | Input, 2.5MHz        | Yes           | Yes           |  |  |  |

<span id="page-24-2"></span>*Table 6-7. Parallel Interface Modes* 

The parallel interface mode is controlled by [GMIICR.](#page-48-0)SPD[1:0]. TBI and MII options are specified by [GMIICR.](#page-48-0)TBI\_RATE and [GMIICR.](#page-48-0)DTE\_DCE, respectively.

## <span id="page-24-1"></span>6.6.1 GMII Mode

The MAX24287's GMII interface is compliant to IEEE 802.3 clause 35 but only operates full duplex. Half duplex operation is not supported, and the TX\_ER pin is ignored. The PHY therefore does not receive the following from the MAC: carrier extend, carrier extend error, and transmit error propagation as described in 802.3 section 35.2.1.6, section 35.2.2.5 and Table 35-1. These features are not needed for full duplex operation.

The parallel interface can be configured for GMII mode using software configuration or pin configuration at reset. For pin configuration (see section [6.1\)](#page-16-1) one of the following combinations of pin states must be present during device reset:

- COL=0, RXD[1:0]=10, CRS=0
- COL=1, CRS=0

For software configuration, the following register fields must be set: [GMIICR.](#page-48-0)SPD[1:0]=10 and [GMIICR.](#page-48-0)DDR=0.

See IEEE 802.3 clause 35 for functional timing diagrams. GMII DC electrical characteristics are listed in section [9.2.1.](#page-60-5) AC electrical characteristics are listed in section [9.3.4](#page-62-0) and [9.3.5.](#page-64-0)



#### <span id="page-24-3"></span>*Table 6-8. GMII Parallel Bus Pin Naming*

## <span id="page-25-0"></span>6.6.2 TBI Mode

## 6.6.2.1 Configuration

The TBI and RTBI interfaces are used when a neighboring component implements the 802.3 PCS layer and therefore transmits and receives 10-bit 8B/10B-encoded data. The parallel interface can be configured for TBI mode using software configuration or pin configuration at reset. For pin configuration (see section [6.1\)](#page-16-1) device pins must be set as follows during device reset: COL=0, RXD[1:0]=11, CRS=0. For software configuration, the following register fields must be set: [GMIICR.](#page-48-0)SPD[1:0]=11 and [GMIICR.](#page-48-0)DDR=0. When the parallel interface is in TBI mode, the MAX24287 does not perform 8B/10B encoding or decoding or any auto-negotiation functions.

## 6.6.2.2 Normal TBI with Two 62.5MHz Receive Clocks

The normal TBI interface specified in IEEE 802.3 section 36.3.3 has a 10-bit data bus in each direction, a 125MHz transmit clock (GTXCLK), two 62.5MHz receive clocks (RXCLK and RXCLK1) and a receive COMMA signal. See [Table 6-9.](#page-25-1) In the transmit path the MAX24287 samples tx\_code\_group[9:0] on rising edges of GTXCLK. In the receive path, RXCLK and RXCLK1 are 180 degrees out of phase from each other (i.e. inverted) and together provide rising edges every 8 ns. The MAX24287 updates the rx\_code\_group[9:0] and COMMA signals before every RXCLK rising edge and every RXCLK1 rising edge. The neighboring component then samples rx code group[9:0] and COMMA every RXCLK rising edge and every RXCLK1 rising edge. The normal TBI interface is selected with pin configuration by setting RX DV=1 during device reset or in software by setting [GMIICR:](#page-48-0)TBI\_RATE=1. See IEEE 802.3 section 36.3.3 for functional timing diagrams. TBI DC electrical characteristics are listed in section [9.2.1.](#page-60-5) AC electrical characteristics are listed in section [9.3.4](#page-62-0) and [9.3.5.](#page-64-0)

| <b>Pin Name</b>     | <b>802.3 Pin Name</b>  | <b>Function</b>                                                 |
|---------------------|------------------------|-----------------------------------------------------------------|
| <b>RXCLK</b>        | PMA RX CLK0            | Receive 62.5MHz clock output phase 0, odd numbered code-groups  |
| RXD[7:0]            | rx code group[7:0]     | Receive data bits 7 to 0 output                                 |
| RX DV               | rx_code_group[8]       | Receive data bit 8 output                                       |
| RX ER               | rx code group[9]       | Receive data bit 9 output                                       |
| <b>CRS</b>          | COM DET                | Comma detection output                                          |
| COL                 |                        | Not used                                                        |
| <b>TXCLK/RXCLK1</b> | PMA RX CLK1            | Receive 62.5MHz clock output phase 1, even numbered code-groups |
| <b>GTXCLK</b>       | PMA TX CLK             | Transmit 125MHz clock input                                     |
| <b>TXD[7:0]</b>     | tx code group $[7:0]$  | Transmit data bits 7 to 0 input                                 |
| TX EN               | $tx \ code \ group[8]$ | Transmit data bit 8 input                                       |
| TX ER               | tx code_group[9]       | Transmit data bit 9 input                                       |

<span id="page-25-1"></span>*Table 6-9. TBI Parallel Bus Pin Naming (Normal Mode}* 

### 6.6.2.3 One-Clock TBI Mode

An alternate TBI receive clocking scheme is also available in which the two 62.5MHz receive clocks are replaced by a single 125MHz receive clock on the RXCLK pin. See [Table 6-10.](#page-25-2) In this mode a neighboring component uses rising edges of the RXCLK signal to sample rx\_code\_group[9:0]. The alternate TBI receive clocking scheme is selected with pin configuration by setting RX\_DV=0 during device reset or in software by setting [GMIICR:](#page-48-0)TBI\_RATE=0.

| <b>Pin Name</b> | 802.3 Pin Name     | <b>Function</b>                                        |
|-----------------|--------------------|--------------------------------------------------------|
| <b>RXCLK</b>    | ---                | Receive 125MHz clock output                            |
| RXD[7:0]        | rx_code_group[7:0] | Receive data bits 7 to 0 output                        |
| RX DV           | rx_code_group[8]   | Receive data bit 8 output                              |
| RX ER           | rx code group[9]   | Receive data bit 9 output                              |
| <b>CRS</b>      | COM DET            | Comma detection output                                 |
| <b>COL</b>      | $---$              | Not used                                               |
| <b>TXCLK</b>    | $---$              | Outputs 125MHz from the TX PLL for use by the MAC when |
|                 |                    | <b>GMIICR TXCLK EN=1.</b>                              |

<span id="page-25-2"></span>*Table 6-10. TBI Parallel Bus Pin Naming (One-Clock Mode)* 



### 6.6.2.4 Frequency-Locked Through Clocking, No Buffers

The REFCLK signal is internally multiplied to produce the 1250MHz clock used to transmit data on the serial interface TDP/TDN pins. This 1250MHz clock is also used to create the 625MHz clock on the serial interface TCLKP/TCLKN pins. The REFCLK signal must therefore be ±100ppm and low jitter (<5ps rms measured using a 12kHz to 2MHz bandpass filter). The RXCLK and RXCLK1 signals (normal TBI mode) or only the RXCLK signal (one-clock TBI mode) are divided down from the 1250MHz clock recovered from the serial data stream on the RDP/RDN pins.

For proper operation in TBI mode, the signal on the GTXCLK pin must be frequency locked to the signal on the REFCLK pin. One easy way to achieve this is to configure the MAX24287 to output on a GPIO pin a 125MHz signal from the TX PLL (which is locked to the signal on the REFCLK pin). See section [6.2.](#page-17-0) This 125MHz signal is then wired to a clock input on the neighboring MAC/PCS component. The neighboring component then uses that signal as GTXCLK.

#### 6.6.2.5 Comma Detection and Code-Group Alignment

In the receive path, if [PCSCR.](#page-47-0)EN CDET=1 then code-group alignment is performed based on comma detection. When a comma+ pattern (0011111xxx) or a comma– (1100000xxx) occurs in the serial bit stream in a K28.1 or K28.5 code-group, three things happen: (1) the code-group containing the comma is output on rx code group[9:0] with the alignment shown in 802.3 Figure 36-3, (2) the COMMA pin is driven high, and (3) the PMA\_RX clocks are stretched as needed so that both rx code group[9:0] and COMMA are setup to be sampled by the neighboring component on the rising edge of RXCLK1 (normal TBI mode) or RXCLK (one-clock TBI mode). Commas in K28.7 code-groups are ignored.

When [PCSCR.](#page-47-0)EN CDET=0, the receive path does not perform any comma detection or code-group alignment, and the COMMA signal is held low.

### 6.6.2.6 TBI Control Pins

The MAX24287 TBI interface does not have the TBI EN\_CDET pin mentioned in 802.3 section 36.3.3. Comma detection is enabled/disabled by the [PCSCR.](#page-47-0)EN\_CDET register bit instead.

The MAX24287 TBI interface does not have the EWRAP pin mentioned in 802.3 section 36.3.3. Control for this loopback is handled by the [PCSCR.](#page-47-0)TLB register bit. See section [6.10.](#page-38-1)

The MAX24287 TBI interface also does not have the –LCK\_REF pin because such a control is not needed by the receive clock and data recovery block.

### <span id="page-26-0"></span>6.6.3 RGMII Mode

The RGMII interface has three modes of operation to support three Ethernet speeds: 10, 100 and 1000Mbps. This document refers to these three modes as RGMII-1000 for 1000Mbps operation, RGMII-100 for 100Mbps operation and RGMII-10 for 10Mbps operation. RGMII is specified to support speed changes among the three rates as needed. The RGMII specification document can be downloaded from [http://www.hp.com/rnd/pdfs/RGMIIv1\\_3.pdf](http://www.hp.com/rnd/pdfs/RGMIIv1_3.pdf)  or can be found by a web search for "RGMII 1.3". This document also specifies the RTBI interface discussed in section [6.6.4.](#page-28-0)

The parallel interface can be configured for RGMII modes using software configuration or pin configuration at reset. For pin configuration (see section [6.1\)](#page-16-1) one of the following combinations of pin states must be present during device reset:

- COL=0, RXD[1:0]=xx, CRS=1 (xx=00 for RGMII-10, xx=01 for RGMII-100, xx=10 for RGMII-1000)
- COL=1, CRS=1 (RGMII-1000 only)

For software configuration, the following register fields must be set: [GMIICR.](#page-48-0)SPD[1:0]=xx and GMIICR.DDR=1 (where xx values are the same as shown above for RXD[1:0]).

On the receive RGMII interface the MAX24287 does not report in-band status for link state, clock speed and duplex during normal inter-frame. This status indication is defined as optional in the RGMII specification.

| <b>Pin Name</b> | <b>RGMII Pin Name</b> | <b>Function</b>                                        |
|-----------------|-----------------------|--------------------------------------------------------|
| <b>RXCLK</b>    | RXC                   | Receive 125MHz clock output                            |
| RXD[3:0]        | RD[3:0]               | Receive data bits 3 to 0 and 7 to 4 output             |
| RX DV           | RX CTL                | Receive data valid output                              |
| RX ER           | $---$                 | Not used                                               |
| <b>CRS</b>      | ---                   | Outputs carrier sense signal                           |
| COL             | ---                   | Outputs collision signal                               |
| <b>TXCLK</b>    |                       | Outputs 125MHz from the TX PLL for use by the MAC when |
|                 |                       | <b>GMIICR TXCLK EN=1.</b>                              |
| <b>GTXCLK</b>   | <b>TXC</b>            | Transmit 125MHz clock input                            |
| TXD[3:0]        | TD[3:0]               | Transmit data bits 3 to 0 and 7 to 4 input             |
| TX EN           | TX CTL                | Transmit data enable input                             |
| TX ER           | ---                   | Not used                                               |

<span id="page-27-0"></span>*Table 6-11. RGMII Parallel Bus Pin Naming* 

## <span id="page-27-2"></span>6.6.3.1 RGMII-1000 Mode

RGMII-1000 is a reduced pin count alternative to the GMII interface. Pin count is reduced by sampling and updating data and control signals on both clock edges. For data, only four data lines are used, as shown in Table [6-11.](#page-27-0) Data bits 3:0 are latched on the rising edge of the clock, and data bits 7:4 are latched on the falling edge. The transmit control signals TX\_EN and TX\_ER are multiplexed onto a single TX\_CTL signal. TX\_EN is latched on the rising edge of the transmit clock TXC while a modified TX\_ER signal is latched on the falling edge of TXC. The receive control signals RX, DV and RX, ER are multiplexed onto a single RX, CTL signal. RX, DV is latched on the rising edge of the receive clock RXC while a modified RX\_ER signal is latched on the falling edge of RXC.

The modified TX\_ER signal = (GMII TX\_ER) XOR (GMII TX\_EN). The modified RX\_ER signal = (GMII\_RX\_ER) XOR (GMII\_RX\_DV). These modifications are done to reduce power by eliminating control signal toggling at 125MHz during normal data transmission and during idle.

On the transmit side of the parallel interface the MAX24287 ignores the TX\_ER component of the TX\_CTL signal, as it does in all 1000Mbps interface modes, since it only operates full-duplex at 1000Mbps. Therefore the 0,1 TX CTL encoding is interpreted as 0,0 (idle, normal interframe). Similarly, the 1,0 TX CTL encoding is interpreted as 1,1 (normal data transmission).

See the RGMII v1.3 specification document for functional timing diagrams. DC electrical characteristics are listed in section [9.2.1.](#page-60-5) AC electrical characteristics are listed in section [9.3.4](#page-62-0) and [9.3.5.](#page-64-0)

## <span id="page-27-1"></span>6.6.3.2 RGMII-10 and RGMII-100 Modes

The RGMII interface can be used to convey 10 and 100Mbps Ethernet data. The theory of operation at these lower speeds is similar to RGMII-1000 mode as described above but with a 2.5MHz clock for 10Mbps operation, a 25MHz clock for 100Mbps operation, and data latched and updated only on the rising edge of the clock. The RXD[3:0] pins maintain their values during the negative edge of RXCLK. The control signals are conveyed on both clock edges exactly as described for RGMII-1000. See the RGMII v1.3 specification document for functional timing

diagrams. DC electrical characteristics are listed in section [9.2.1.](#page-60-5) AC characteristics are listed in section [9.3.4](#page-62-0) and [9.3.5.](#page-64-0)

## 6.6.3.3 Clocks

The RXCLK clock output is 125MHz, 25MHz or 2.5MHz, depending on RGMII mode. It is derived from the recovered clock from the receive serial data.

The GTXCLK clock input must be 125MHz, 25MHz or 2.5MHz ±100 ppm. The GTXCLK clock is not used as the source of the serial data transmit clock.

## <span id="page-28-0"></span>6.6.4 RTBI Mode

The RGMII v1.3 specification document also specifies a reduced pin-count TBI interface called RTBI. This interface behaves similarly to the RGMII-1000 interface specified in section [6.6.3.1,](#page-27-2) but conveys 10-bit data and no control information. (TBI control signals such as EWRAP and EN CDET are handled by control register settings.) The TX\_EN (TX\_CTL) and RX\_DV (RX\_CTL) pins behave as additional data pins in this mode, as shown in [Table 6-12.](#page-28-1) Data is sampled and updated on both clock edges as is done in RGMII-1000 mode. On the positive clock edge  $RXD[3:0] = rx$  code group[3:0], RX DV = rx code group[4], TXD[3:0] = tx code group[3:0] and TX EN = tx code group[4]. On the negative clock edge  $RXD[3:0] = rx$  code group[5:8], RX DV = rx code group[9],  $TXD[3:0] = tx$  code group[5:8] and TX  $EN = tx$  code group[9].

Unlike the normal TBI interface, which has two 62.5MHz receive clocks, RTBI has a single 125MHz clock signal in each direction.

The parallel interface can be configured for RTBI mode using software configuration or pin configuration at reset. For pin configuration (see section  $6.1$ ) device pins must be set as follows during device reset: COL=0, RXD[1:0]=11, CRS=1. For software configuration, the following register fields must be set: [GMIICR.](#page-48-0)SPD[1:0]=11 and [GMIICR.D](#page-48-0)DR=1. When the parallel interface is in RTBI mode, the MAX24287 does not perform 8B/10B encoding or decoding or any auto-negotiation functions.

For proper operation in RTBI mode, the signal on the GTXCLK pin must be frequency locked to the signal on the REFCLK pin. One easy way to achieve this is to configure the MAX24287 to output on a GPIO pin a 125MHz signal from the TX PLL (which is locked to the signal on the REFCLK pin). See section [6.2.](#page-17-0) This 125MHz signal is then wired to a clock input on the neighboring MAC/PCS component. The neighboring component then uses that signal as GTXCLK.

See the RGMII v1.3 specification document for functional timing diagrams. RGMII DC electrical characteristics are listed in section [9.2.1.](#page-60-5) AC electrical characteristics are listed in section [9.3.4](#page-62-0) and [9.3.5.](#page-64-0)



#### <span id="page-28-1"></span>*Table 6-12. RTBI Parallel Bus Pin Naming*

### <span id="page-29-0"></span>6.6.5 MII Mode

The MAX24287's MII interface is compliant to IEEE 802.3 clause 22 except that TX\_ER is ignored (and therefore the MAX24287 does not receive transmit error propagation from the MAC).

The parallel interface can be configured for MII mode using software configuration or pin configuration at reset. For pin configuration (see section [6.1\)](#page-16-1) device pins must be set as follows during device reset:  $COL=0$ ,  $RXDI:0I=0x$ ,  $CRS=0$  (x=0 for 10Mbps, x=1 for 100Mbps). For software configuration, the following register fields must be set: [GMIICR.](#page-48-0)SPD[1:0]=0x and [GMIICR.](#page-48-0)DDR=0.

Since the MAX24287 can be used in a variety of applications, it can be configured to source the TXCLK and RXCLK as a PHY normally does or to accept TXCLK and RXCLK from a neighboring component. The former case is called DCE mode; the latter is called DTE mode. DTE/DCE selection is controlled by the [GMIICR.](#page-48-0)DTE\_DCE register bit.

In DTE mode the MAX24287 is configured for operation on the MAC side of the MII. Both TXCLK and RXCLK are inputs at 2.5MHz (10Mbps MII) or 25MHz (100Mbps MII) ±100 ppm. TXCLK is not used as the serial data transmit clock (which is derived from the REFCLK input instead).

In DCE mode the MAX24287 is configured for operation on the PHY side of the MII. Both TXCLK and RXCLK are outputs at 2.5MHz or 25MHz. The TXCLK output clock is derived from the REFCLK input. The RXCLK output clock is derived from the recovered clock from the receive serial data when a receive signal is present or from REFCLK when no receive signal is present.

See 802.3 clause 22 for functional timing diagrams. MII DC electrical characteristics are listed in section [9.2.1.](#page-60-5) AC electrical characteristics are listed in section [9.3.4](#page-62-0) and [9.3.5.](#page-64-0)

On the transmit MII interface the MAX24287 requires that the preamble including the SFD must be an even number of nibbles (i.e. number of nibbles divided by 2 is an integer). On the receive MII interface the MAX24287 always outputs an even number of nibbles of preamble.



#### <span id="page-29-1"></span>*Table 6-13. MII Parallel Bus Pin Naming*

## <span id="page-30-0"></span>6.7 Auto-Negotiation (AN)

In the MAX24287 the auto-negotiation mechanism described in IEEE 802.3 Clause 37 is used for auto-negotiation between IEEE 802.3 1000BASE-X link partners as well as the transfer of SGMII PHY status to a neighboring MAC as described in the Cisco Serial-SGMII document ENG-46158. The 802.3 1000BASE-X next page functionality is not supported. The [PCSCR.](#page-47-0)BASEX register bit controls the link timer time-out mode of the auto-negotiation protocol.

The auto-negotiation mechanism between link partners uses a special code set that passes a 16-bit value called tx Config Reg[15:0] as defined in IEEE 802.3. The auto-negotiation transfer starts when [BMCR.](#page-42-0)AN\_START is set (self clearing) and [BMCR.](#page-42-0)AN\_EN is set. The tx\_Config\_Reg value is continuously sent with the ACK bit (bit 14) clear and the other bits sourced from the [AN\\_ADV](#page-45-0) register. When the device receives a non-zero rx\_Config\_Reg value it sets the ACK bit in the tx Config\_Reg, saves the rx\_Config\_Reg bits to the [AN\\_RX](#page-45-1) register, and sets the [AN\\_EXP.](#page-45-2)PAGE and [IR.](#page-50-0)PAGE bits to tell system software that a new page has arrived. The tx Config Reg transmission stops when the link timer times out after 10ms in 1000BASE-X mode or after 1.6ms in SGMII mode.

System software must complete the auto-negotiation function by processing the [AN\\_RX](#page-45-1) register and configuring the hardware appropriately.

The fields of the auto-negotiation registers [AN\\_ADV](#page-45-0) and [AN\\_RX](#page-45-1) have different meanings when used in 1000BASE-X or SGMII mode. See section [6.7.1](#page-30-1) for 1000BASE-X and section [6.7.2.](#page-32-0) for SGMII.

By default, an internal watchdog timer monitors the auto-negotiation process. If the link is not up within 5 seconds after auto-negotiation was started, the watchdog timer restarts the auto-negotiation. This watchdog timer can be disabled by setting [PCSCR.](#page-47-0)WD\_DIS=1.

#### <span id="page-30-1"></span>6.7.1 1000BASE-X Auto-Negotiation

In 1000BASE-X auto-negotiation, two link partners send their specific capabilities to each other. Each link partner compares the capabilities that it advertises in its [AN\\_ADV](#page-45-0) register against its link partner's advertised abilities, which are stored in the [AN\\_RX](#page-45-1) register when received. Each link partner uses the same arbitration algorithm specified in IEEE 802.3 clause 37.2 to determine how it should configure its hardware, and, therefore, the two link partners' configurations should match. However, if there is no overlap of capabilities between the link partners, the RF bits (Remote Fault, see [Table 6-14\)](#page-31-2) are set to 11, and the auto-negotiation process is started again. An external processor configures the advertised abilities, reads the link partner's abilities, performs the arbitration algorithm, and sets the RF bits as needed.

The MAX24287 AN block implements the auto-negotiation state machine shown in IEEE 802.3 Figure 37-6. It also generates an internal link-down status signal whenever the AN state machine is in any state other than AN\_DISABLE\_LINK\_OK or LINK\_OK. This link-down signal is used to clear the active-low [BMSR.](#page-43-0)LINK\_ST bit and is used to squelch output clock signals on GPIO pins when [CR.](#page-49-0)RCSQL=1.

System software can configure the MAX24287 for 1000BASE-X auto-negotiation by setting [PCSCR.](#page-47-0)BASEX=1 and [BMCR.](#page-42-0)AN\_EN=1.

The MAX24287 can also be configured for 1000BASE-X auto-negotiation by pin settings at reset. In 15-pin configuration mode (COL=0 at reset), if RXD[1:0]=10 and GPO2=1 and RX DV=1 at reset then [PCSCR:](#page-47-0)BASEX is set to 1 to indicate 1000BASE-X mode and [BMCR.](#page-42-0)AN EN is set to 1 to enable auto-negotiation. In 3-pin configuration (COL=1 at reset), if GPO2=1 then [PCSCR:](#page-47-0)BASEX is set to 1 to indicate 1000BASE-X mode and auto-negotiation is automatically enabled. In both pin configuration modes the AN ADV register's reset-default value causes device capabilities to be advertised as follows: full-duplex only, no pause support, no remote fault. See section [6.1](#page-16-1) for details about pin configuration at reset.

<span id="page-31-0"></span>*Figure 6-6. Auto-Negotiation with a Link Partner over 1000BASE-X* 



The tx\_Config\_Reg and rx\_Config\_Reg format for 1000BASE-X auto-negotiation is shown in [Figure 6-7.](#page-31-1) All reserved bits are set to 0. The ACK bit is set and detected by the PCS auto-negotiation hardware.

<span id="page-31-1"></span>*Figure 6-7. 1000BASE-X Auto-Negotiation tx\_Config\_Reg and rx\_Config\_Reg Fields* 

| Isb    |                                                                                        |                                                 |  |  |  |  |  | msb       |
|--------|----------------------------------------------------------------------------------------|-------------------------------------------------|--|--|--|--|--|-----------|
|        |                                                                                        | D2 D3 D4 D5 D6 D7 D8 D9 D10 D11 D12 D13 D14 D15 |  |  |  |  |  |           |
| rsvd l | rsvd   rsvd   rsvd   rsvd   FD   HD   PS1   PS2   rsvd   rsvd   rsvd   RF1   RF2   Ack |                                                 |  |  |  |  |  | <b>NP</b> |

The [AN\\_ADV](#page-45-0) register is the source of tx\_Config\_Reg. The received rx\_Config\_Reg is written to the [AN\\_RX](#page-45-1) register. The auto-negotiation fields for [AN\\_ADV](#page-45-0) and [AN\\_RX](#page-45-1) are described in [Table 6-14](#page-31-2) and [Table 6-15.](#page-32-1)

| Bit(s) | <b>Name</b> | <b>Description</b>                                                                                                                                                                                                    | R/W       | <b>Reset</b> |
|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|
| 15     | <b>NP</b>   | Next Page capability is not supported. This bit should always<br>be set to 0.                                                                                                                                         | <b>RW</b> | 0            |
| 14     | Reserved    | Ignore on Read                                                                                                                                                                                                        | RO        | $\Omega$     |
| 13:12  | <b>RF</b>   | Remote Fault. Used to indicate to the link partner that a<br>remote fault condition has been detected:<br>$00 = No Error$ , Link OK<br>$01$ = Link Failure<br>$10 = \text{Off Line}$<br>$11 =$ Auto-Negotiation Error | <b>RW</b> | $00 \,$      |
| 11:9   | ZERO1       | Always write 000                                                                                                                                                                                                      | RW        | $\Omega$     |
| 8:7    | <b>PS</b>   | Pause. Used to indicate pause capabilities to the link<br>partner.<br>$00 = No$ Pause<br>$01 = Symmetric$ Pause<br>$10 =$ Asymmetric Pause<br>11 = Both Symmetric and Asymmetric Pause                                | <b>RW</b> | 00           |
| 6      | HD          | Used to indicate ability to support half duplex to link partner.<br>Since half duplex is not supported always write 0.                                                                                                | <b>RW</b> | $\Omega$     |
| 5      | <b>FD</b>   | Used to indicate ability to support full duplex to link partner.<br>$0 = Do$ not advertise full duplex capability<br>$=$ Advertise full duplex capability                                                             | <b>RW</b> |              |

<span id="page-31-2"></span>*Table 6-14. AN\_ADV 1000BASE-X Auto-Negotiation Ability Advertisement Register (MDIO 4)* 

#### MAX24287



#### <span id="page-32-1"></span>*Table 6-15. AN\_RX 1000BASE-X Auto-negotiation Ability Receive Register (MDIO 5)*



### <span id="page-32-0"></span>6.7.2 SGMII Control Information Transfer

SGMII control information transfer mode is enabled by setting [PCSCR.](#page-47-0)BASEX=0. According the SGMII specification, a PHY sends control information to the neighboring MAC using the same facilities used for 1000BASE-X auto-negotiation [\(AN\\_ADV,](#page-45-0) [AN\\_RX,](#page-45-1) tx\_Config\_Reg, rx\_Config\_Reg, see section [6.7.1\)](#page-30-1). Since the MAX24287 sits between a PHY and a MAC it can behave as the transmitter or receiver in the control information transfer process depending on how it is connected to neighboring components.

When the MAX24287 is connected to a 1000BASE-T PHY, for example, the PHY transfers control information to the MAX24287, which then acknowledges the information transfer. System software then reads the control information from the MAX24287 and configures the MAX24287 to match the PHY. This situation is shown in case (a) of [Figure 6-8.](#page-33-0)

In other scenarios, such as when the MAX24287 is connected by SGMII to a switch IC, shown in case (b) of Figure [6-8,](#page-33-0) the MAX24287 transfers control information to the neighboring component, which then acknowledges the information transfer. System software then reads the control information from the neighboring component and configures that component to match the MAX24287.

The MAX24287 AN block implements the auto-negotiation state machine shown in IEEE 802.3 Figure 37-6. It also generates an internal link-down status signal whenever the AN state machine is in any state other than AN\_DISABLE\_LINK\_OK or LINK\_OK. This link-down signal is used to clear the active-low [BMSR.](#page-43-0)LINK\_ST bit and is used to squelch output clock signals on GPIO pins when [CR.](#page-49-0)RCSQL=1.



<span id="page-33-0"></span>*Figure 6-8. SGMII Control Information Generation, Reception and Acknowledgement* 

The control information fields carried on the SGMII are: link status (up/down), link speed (1000/100/10Mbps) and duplex mode (full/half). The tx\_Config\_Reg and rx\_Config\_Reg format for SGMII control information transfer is shown in [Figure 6-9.](#page-33-1) All reserved bits are set to 0. The ACK bit is set and detected by the PCS hardware.

<span id="page-33-1"></span>



When the MAX24287 is the control information receiver, its [AN\\_ADV](#page-45-0) register must be set to 0x0001. The received control information is automatically stored in the [AN\\_RX](#page-45-1) register.

When the MAX24287 is the control information transmitter, the information is sourced from it[s AN\\_ADV](#page-45-0) register.

The MAX24287 can be configured to automatically send SGMII control information by pin settings at reset. In 15 pin configuration mode (COL=0 at reset), if  $RXD[1:0]=10$  and  $GPO2=0$  and  $RXDV=1$  at reset then [PCSCR:](#page-47-0)BASEX is set to 0 to indicate SGMII mode, [BMCR.](#page-42-0)AN\_EN is set to 1 to enable auto-negotiation, and the AN ADV SPD[1:0] bits are set by the reset values of the  $RXD[1:0]$  pins. In 3-pin configuration (COL=1 at reset), if GPO2=0 then [PCSCR:](#page-47-0)BASEX is set to 0 to indicate SGMII mode, auto-negotiation is automatically enabled, and the [AN\\_ADV](#page-45-0) SPD[1:0] bits are set to 10 (1000Mbps). In both pin configuration modes the AN\_ADV register's resetdefault value causes device capabilities to be advertised as follows: full-duplex only, link up. See section [6.1](#page-16-1) for details about pin configuration at reset.

The [AN\\_ADV](#page-45-0) register is the source of tx\_Config\_Reg value. The received rx\_Config\_Reg value is written to the [AN\\_RX](#page-45-1) register. These meanings are described in [Table 6-16](#page-34-0) and [Table 6-17.](#page-34-1)

| Bit(s)      | <b>Name</b>       | <b>Description</b>     | R/W       | <b>Reset</b> |
|-------------|-------------------|------------------------|-----------|--------------|
| 15          | LK                | Link Status.           | <b>RW</b> | Note 1       |
|             |                   | $0 =$ Link down        |           |              |
|             |                   | $1 =$ Link up          |           |              |
| 14          | Reserved          | Ignore on Read         | <b>RO</b> | $\Omega$     |
| 13          | ZERO1             | Always write 0         | <b>RW</b> | 0            |
| 12          | <b>DPLX</b>       | Duplex mode            | <b>RW</b> |              |
|             |                   | $0 =$ Half duplex      |           |              |
|             |                   | $1 = Full$ duplex      |           |              |
| 11:10       | SPD[1:0]          | Link speed             | <b>RW</b> | Note 1       |
|             |                   | $00 = 10Mbps$          |           |              |
|             |                   | $01 = 100Mbps$         |           |              |
|             |                   | $10 = 1000Mbps$        |           |              |
|             |                   | $11 =$ Reserved        |           |              |
| 9:1         | ZERO <sub>2</sub> | Always write 000000000 | <b>RW</b> | $\Omega$     |
| $\mathbf 0$ | <b>ONE</b>        | Always write 1         | <b>RW</b> |              |

<span id="page-34-0"></span>*Table 6-16. AN\_ADV SGMII Configuration Information Register (MDIO 4)* 

Note 1: See th[e AN\\_ADV](#page-45-0) register description.

<span id="page-34-1"></span>



## <span id="page-35-0"></span>6.8 Data Paths

The MAX24287 data paths perform bidirectional conversion between a parallel interface (GMII, RGMII, TBI, RTBI or MII) and a 1.25Gbps serial interface (1000BASE-X or SGMII).

In GMII, RGMII and MII modes, the data paths implement the 802.3 PCS and PMA sublayers including autonegotiation. The parallel interface data is 8 bits wide. The PCS logic performs 8B/10B encoding and decoding. The PMA logic performs 10:1 serialization and deserialization.

In TBI and RTBI modes, the MAX24287's PCS and auto-negotiation blocks are not used, and the data paths implements only the PMA sublayer. The parallel interface data is 10 bits wide, and the PMA logic performs 10:1 serialization and deserialization.

### <span id="page-35-1"></span>6.8.1 GMII, RGMII and MII Serial to Parallel Conversion and Decoding

Refer to the block diagram in [Figure 2-1.](#page-6-0) Clock and data are recovered from the incoming 1.25Gbps serial signal on RDP/RDN. The serial data is then converted to 10-bit parallel data with 10-bit alignment determined by detecting commas. The 10-bit code groups are then 8B/10B decoded by the PCS decoder as specified in 802.3 clause 36. After passing through a rate adaption buffer that accounts for phase and/or frequency differences between recovered clock and MII clock, the 8-bit data is clocked out of the device to a neighboring MAC either 4 bits or 8 bits at a time. Half duplex is supported in 10 and 100Mbps modes but not in 1000Mbps modes. Carrier extend is not supported in 1000Mbps modes.

### <span id="page-35-2"></span>6.8.2 GMII, RGMII and MII Parallel to Serial Conversion and Encoding

Refer to the block diagram in [Figure 2-1.](#page-6-0) Parallel data is received from the MAC clocked by a 125MHz, 25MHz or 2.5MHz clock, either 4 bits or 8 bits at a time. The data then passes through a rate adaption buffer that accounts for phase and/or frequency differences between MII clock and transmit clock. The 8-bit data is then 8B/10B encoded by the PCS encoder as specified in 802.3 clause 36. The 10-bit code-groups are then serialized. The resulting 1.25Gbps serial data is transmitted to a neighboring 1000BASE-X optical module or SGMII-interface copper PHY. Half duplex is supported in 10 and 100 Mbps modes but not in 1000 Mbps modes. Carrier extend is not supported in 1000 Mbps modes.

### <span id="page-35-3"></span>6.8.3 TBI, RTBI Serial to Parallel Conversion and Decoding

In the block diagram in [Figure 2-1,](#page-6-0) the PCS decoder is disabled because 8B/10B decoding is not done by the MAX24287 in these modes. Clock and data are recovered from the incoming 1.25Gbps serial signal. The serial data is then converted to 10-bit parallel data with 10-bit alignment set by detecting commas [\(PCSCR.](#page-47-0)EN CDET=1) or with no 10-bit alignment (EN CDET=0, simple 10-bit SERDES mode). Data is clocked out of the device to a neighboring component either 5 bits or 10 bits at a time.

### <span id="page-35-4"></span>6.8.4 TBI Parallel to Serial Conversion and Encoding

In the block diagram in [Figure 2-1,](#page-6-0) the PCS encoder is disabled because 8B/10B encoding is not done by the MAX24287 in these modes. Parallel data is received from the MAC clocked by a 125MHz clock, either 5 bits or 10 bits at a time. The 10-bit code-groups are then serialized. The resulting 1.25Gbps serial data is transmitted to a neighboring 1000BASE-X optical module or SGMII-interface copper PHY.

### <span id="page-35-5"></span>6.8.5 Rate Adaption Buffers, Jumbo Packets and Clock Frequency Differences

The MAX24287 can handle jumbo packets up to 9001 bytes long as long as the clock frequencies of each rate adaption buffer's write clock and the read clock are both within ±100ppm of nominal.
For example, in GMII mode the transmit rate adaption buffer is written by GTXCLK and read by a 125MHz clock frequency locked to the REFCLK signal. If GTXCLK and REFCLK are both maintained within ±100ppm of nominal frequency then jumbo packets up to 9001 bytes long can be accommodated by the transmit rate adaption buffer.

# <span id="page-36-0"></span>6.9 Timing Paths

*Figure 6-10. Timing Path Diagram* 



Numbers in the tables below are clock frequencies in MHz.



### *Table 6-18. Timing Path Muxes – No Loopback*

#### *Table 6-19. Timing Path Muxes – DLB Loopback*





#### *Table 6-20. Timing Path Muxes – RLB Loopback*



#### <span id="page-37-0"></span>6.9.1 RX PLL

The RX PLL is used to recover the clock from the RDP/RDN high-speed serial input signal. It generates 625MHz for the de-serializer and 125MHz, 62.5MHz, 25MHz and 2.5MHz for the receive-side PCS decoder, rate adaption buffer and parallel port logic. It also generates a loss of lock (RLOL) signal for the [IR.](#page-50-0)RLOL latched status bit.

### 6.9.2 TX PLL

The TX PLL generates a low-jitter 625MHz clock signal for the serializer and the TCLKP/TCLKN differential output. This clock signal meets the jitter requirements of IEEE802.3. It also generates 125MHz, 62.5MHz, 25MHz and 2.5MHz for the transmit-side PCS decoder, rate adaption buffer and parallel port logic.

The TX PLL locks to the REFCLK signal, which can be 125MHz, 25MHz, 12.8MHz or 10MHz as specified by the RXD[3:2] pins during device reset. The 12.8MHz and 10MHz frequencies enable the device to share an oscillator with any clock synchronization ICs that may be on the same board.

#### 6.9.3 Input Jitter Tolerance

The input jitter tolerance is specified at the receive serial input RDP/RDN. The MAX24287 CDR block accepts data with maximum total jitter up to 0.75 UI (or 600 ps) peak-to-peak as required by 802.3 Table 38-10 and as shown in [Table 9-8.](#page-61-0) Total jitter is composed of both deterministic and random components. The allowed random jitter equals the allowed total jitter minus the actual deterministic jitter at RDP/RDN.

#### 6.9.4 Output Jitter Generation

The output jitter generation limit is specified at the transmit serial output (TDP/TDN) of the serializer. According to Table 38-10 of IEEE 802.3, the maximum total jitter generated must be less than 0.24 UI (192 ps) peak-to-peak and the deterministic jitter should be less than 0.10 UI (80 ps) peak-to-peak. MAX24287 typical and maximum jitter generation specifications are shown in [Table 9-10.](#page-61-1) Actual output jitter performance is a function of REFCLK signal jitter. Contact the factory for a tool to calculate output jitter from REFCLK phase noise.

### 6.9.5 TX PLL Jitter Transfer

The TX PLL has a bandwidth of approximately 200kHz and jitter transfer peaking of 0.1dB or less.

#### 6.9.6 GPIO Pins as Clock Outputs

**Reference Clock.** A 125MHz clock from the TX PLL (locked to the REFCLK signal) can be output on one or more GPIO pins. See section [6.2](#page-17-0) for configuration details. One use for this 125MHz output is to provide a 125MHz transmit clock to a MAC block on a neighboring component. The MAC then uses this signal to clock its transmit parallel MII pins.

**Recovered Clock.** A 25MHz or 125MHz clock signal from the receive clock and data recovery PLL can be output on one or more GPIO pins. This clock signal is typically used in synchronous Ethernet applications to send recovered Ethernet line timing to the system's central timing function. See section [6.2](#page-17-0) for configuration details.

These output clock signals do not glitch during internal switching between frequencies or sources or when being squelched and unsquelched.

### <span id="page-38-0"></span>6.10 Loopbacks

Three loopbacks are available in the MAX24287. The loopback data paths are shown in the block diagram in [Figure 2-1.](#page-6-0) The clocking paths are shown in section [6.9.](#page-36-0)

### <span id="page-38-1"></span>6.10.1 Diagnostic Loopback

Diagnostic loopback is enabled by setting [BMCR.](#page-42-0)DLB=1. When the parallel interface is GMII, RGMII or MII, the PCS decoder in the receive path takes 10-bit codes from the PCS encoder in the transmit path rather than from the deserializer. In these modes the rate adaption buffers are in the path, and therefore the receive clock can be different than the transmit clock.

When the parallel interface is TBI or RTBI, 10-bit codes from the transmit side of the parallel interface are looped back to the receive side of the parallel interface. In these modes the PCS encoder and decoder blocks perform a simple pass-through function of 10-bit codes. The single 125MHz receive clock or dual 62.5MHz receive clocks are derived from the signal on the GTXCLK pin.

During diagnostic loopback, if [CR.](#page-49-0)DLBDO=0 the TDP/TDN output driver is placed in a high-impedance state and the TDP/TDN pins are both pulled up to 3.3V by their internal  $50\Omega$  termination resistors. The TCLKP/TCLKN output continues to toggle if enabled. If [CR.](#page-49-0)DLBDO=1 then data is transmitted on TDP/TDN during diagnostic loopback while also being looped back to the receiver.

During diagnostic loopback, the COL signal remains deasserted at all times, unless [BMCR.](#page-42-0)COL TEST is set, in which case the COL signal behaves as described in 802.3 section 22.2.4.1.9.

#### 6.10.2 Terminal Loopback

Terminal loopback is enabled by setting [PCSCR.](#page-47-0)TLB=1. When this loopback is enabled, the receive CDR takes serial data from the transmit driver rather than from the RDP/RDN pins. This loopback implements the EWRAP function specified in 802.3 section 36.3.3 for the TBI interface.

During terminal loopback, if [CR.](#page-49-0)TLBDO=0 the TDP/TDN output driver is placed in a high-impedance state, and the TDP/TDN pins are both pulled up to 3.3V by their internal  $50\Omega$  termination resistors. The TCLKP/TCLKN output continues to toggle if enabled. If [CR.](#page-49-0)TLBDO=1 then data is transmitted on TDP/TDN during terminal loopback while also being looped back to the receiver.

#### 6.10.3 Remote Loopback

Remote loopback is enable by setting [GMIICR.](#page-48-0)RLB=1. When this loopback is enabled, the transmit parallel interface logic takes data from the receive parallel interface logic rather than from the transmit parallel interface pins. During remote loopback the rate adaption buffers, PCS encoder and decoder, and PCS auto-negotiation function all operate normally.

Loopback control bits [BMCR.](#page-42-0)DLB and [PCSCR.](#page-47-0)TLB must be set to zero for correct remote loopback operation. RLB cannot be used in TBI or RTBI mode unless the receive signal on RDP/RDN is frequency locked to the REFCLK signal. If the two signals are not frequency locked the rate adaption buffers will repeatedly overflow and reset causing data errors.

During remote loopback, if [CR.](#page-49-0)RLBDO=0 the receive parallel interface pins RXD, RX DV, RX ER, CRS and COL are all driven low. If [CR.](#page-49-0)RLBDO=1 then receive data and control information are output on these pins while also being looped back to the transmitter.

### 6.11 Diagnostic and Test Functions

**Transmit PCS Pattern Generator.** The PCS encoder has a built-in pattern generator block. These patterns provide different types of jitter in order to test the performance of a downstream PHY receiver. When [JIT\\_DIAG.](#page-46-0)JIT\_EN=1, the PCS encoder outputs 10-bit codes from the jitter pattern generator rather than from the 8B/10B encoding logic. The pattern to be generated is specified by [JIT\\_DIAG.](#page-46-0)JIT\_PAT. Patterns include low-, mixed- and high-frequency test patterns from 802.3 Annex 36A as well as a custom 10-bit pattern from the [JIT\\_DIAG.](#page-46-0)CUST\_PAT register field.

When JIT\_EN is set to 1, pattern generation starts and packet transmission stops immediately. This can cut off the tail end of the packet currently being transmitted and can also cause a running disparity error. When JIT\_EN is set to 0, pattern generation stops and packet transmission starts immediately. This can result in the transmission of only the tail end of a packet and can also cause a running disparity error.

## 6.12 Data Path Latencies

The MAX24287 data path latencies are shown in [Table 6-21](#page-39-0) below. These latencies exceed the full-duplex delay constraints in 802.3 Table 36-9b. Therefore MAX24287 may not be compatible with PAUSE operation as specified in 802.3 Clause 31.



#### <span id="page-39-0"></span>*Table 6-21. GMII Data Path Latencies*

### <span id="page-39-1"></span>6.13 Power Supply Considerations

Due to the multi-power-supply nature of the device, some I/Os have parasitic diodes between a 1.2V supply and a 3.3V supply. When ramping power supplies up or down, care must be taken to avoid forward-biasing these diodes because it could cause latchup. Two methods are available to prevent this. The first method is to place a Schottky diode external to the device between the 1.2V supply and the 3.3V supply to force the 3.3V supply to be within one parasitic diode drop of the 1.2V supply. The second method is to ramp up the 3.3V supply first and then ramp up the 1.2V supply.

# <span id="page-40-0"></span>6.14 Startup Procedure

MAX24287 revision B requires the following start-up procedure after power-up for proper operation:

- 1. Assert RST\_N (low) for at least  $100\mu s$  after the power supplies have ramped up and are stable then deassert RST\_N.
- 2. Write 0x0012 to the [PAGESEL](#page-51-0) register. This sets bit 4 as required and selects MDIO page 2.
- 3. Write 0x4004 to [PTPCR1](#page-54-0) to power-down the receive CDR.
- 4. Wait 1ms.
- 5. Write 0x4000 to [PTPCR1](#page-54-0) to power-up the receive CDR.
- 6. Set the [BMCR.](#page-42-0)DP\_RST bit to reset the datapath. This bit is self-clearing.

The device can then be further configured as needed.

This procedure only applies for MAX24287 revision B.

# <span id="page-41-1"></span>7. Register Descriptions

The device registers can be accessed through the MDIO interface, which is part of the parallel MII interface. Registers at addresses 16 to 30 are paged using the [PAGESEL.](#page-51-0)PAGE register field. Register addresses 0 to 15 and 31 are not paged and remain the same regardless of the value of [PAGESEL.](#page-51-0)PAGE. Nonexistent registers are not writable and read back as high impedance.

# 7.1 Register Map



### <span id="page-41-0"></span>*Table 7-1. Register Map*

# 7.2 Register Descriptions

The register operating type is described in the "R/W" column using the following codes:



In the register definitions below, the register addresses are provided at the end of the table title, e.g. "(MDIO 0)" for the [BMCR](#page-42-0) register. Addresses 16 to 30 are bank-switched by the [PAGESEL.](#page-51-0)PAGE field as shown in [Table 7-1.](#page-41-0) Addresses 0 to 15 and 31 are not bank-switched.

# <span id="page-42-0"></span>7.2.1 BMCR

# **Basic Mode Control Register (MDIO 0)**



**Note 1:** At reset when COL=1 or (RXD[1:0]!=11 and RX\_DV=1) AN\_EN is set to 1 else it is set to 0.

## <span id="page-43-0"></span>7.2.2 BMSR

#### **Basic Mode Status Register (MDIO 1)**



### <span id="page-44-1"></span><span id="page-44-0"></span>7.2.3 ID1 and ID2

Registers ID1 and ID2 are set to all zeroes as allowed by clause 22.2.4.3.1 of IEEE 802.3. The actual device ID can be read from the [ID](#page-52-0) register.

#### **Device ID 1 Register (MDIO 2)**



### **Device ID 2 Register (MDIO 3)**



# <span id="page-45-0"></span>7.2.4 AN\_ADV

The register contents are transmitted to the link partner's [AN\\_RX](#page-45-1) register.

The fields of this register have different functions depending on whether the device is in 1000BASE-X autonegotiation mode or in SGMII control information transfer mode. See section [6.7](#page-30-0) for details.





Note 1: The reset value of the bits of this register depend on the values of configuration pins at reset, as shown below. See section 6.1.



# <span id="page-45-1"></span>7.2.5 AN\_RX

The rx\_Config\_Reg[15:0] value received from the link partner is stored in this register.

This fields of this register have different functions depending on whether the device is in 1000BASE-X autonegotiation mode or in SGMII control information transfer mode. See section [6.7](#page-30-0) for details.

#### **Auto-Negotiation Link Partner Ability Receive Register (MDIO 5)**



# <span id="page-45-2"></span>7.2.6 AN\_EXP

This register is used to indicate that a new link partner abilities page has been received.



#### **Auto-negotiation Extended Status Register (MDIO 6)**

# <span id="page-46-1"></span>7.2.7 EXT\_STAT

### **Extended Status Register (MDIO 15)**



# <span id="page-46-0"></span>7.2.8 JIT\_DIAG

# **Jitter Diagnostics Register (MDIO 0.16)**



### <span id="page-47-0"></span>7.2.9 PCSCR

#### **PCS Control Register (MDIO 0.17)**



Note 1: At reset, if COL=1 or RXD[1] = 1 then BASEX is set to the value of the GPO2 pin, else BASEX is set to 0. In other words, in 3-pin configuration mode OR (15-pin configuration mode AND parallel interface is set to 1000Mbps) BASEX is set to the value of the GPO2 pin. Otherwise BASEX is set to 0.

# <span id="page-48-0"></span>7.2.10 GMIICR

### **GMII Interface Control Register (MDIO 0.18)**



Note 1: At reset if COL=0 then SPD[1:0] is set to the value on the RXD[1:0] pins, else SPD[1:0] is set to 10. In other words, in 15-pin configuration mode SPD[1:0] is set to the value on the RXD[1:0] pins. In 3-pin configuration mode SPD[1:0] is set to 10 (1000Mbps). Note 2: At reset if COL=0 the TBI\_RATE bit is set to the value on the RX\_DV pin, else TBI\_RATE is set to 0. In other words, in 15-pin

configuration mode the TBI\_RATE bit is set to the value on the RX\_DV pin. In 3-pin configuration mode TBI\_RATE is set to 0. Note 3: At reset if COL=0 and RXD[1] = 0 the DTE\_DCE bit is set to the value on the GPO2 pin, else DTE\_DCE is set to 0. In other words, in 15-pin configuration mode when the parallel interface is configured for 10Mbps or 100Mbps the DTE\_DCE bit is set to the value on the GPO2 pin. Otherwise the DTE\_DCE bit is set to 0.

Note 4: At reset the DDR bit is set to the value on the CRS pin.

Note 5: At reset if COL=0 the TXCLK\_EN bit is set to the value on the TXCLK pin, else TXCLK\_EN is set to 1. In other words, in 15-pin configuration mode the TXCLK\_EN bit is set to the value on the TXCLK pin. In 3-pin configuration mode TXCLK\_EN is set to 1.

### <span id="page-49-0"></span>7.2.11 CR

#### **Control Register (MDIO 0.19)**



# <span id="page-50-0"></span>7.2.12 IR

This register contains both latched status bits and interrupt enable bits. When the latched status bit is active and the associated interrupt enable bit is set an interrupt signal can be driven onto one of the GPIO pins by configuring the [GPIOCR1](#page-52-1) register.

| Bit(s)           | <b>Name</b>   | <b>Description</b>                                                                                                                                                                                                                                        | R/W           | <b>Reset</b>   |
|------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|
| 15:14            | Reserved      | Write as 0, Ignore on Read                                                                                                                                                                                                                                | <b>RO</b>     | 0              |
| 13               | RFAULT_IE     | Interrupt Enable for RFAULT.<br>$0 =$ interrupt disabled<br>$1 =$ interrupt enabled                                                                                                                                                                       | <b>RO</b>     | $\overline{0}$ |
| 12               | LINK_ST_IE    | Interrupt Enable for LINK ST.<br>$0 =$ interrupt disabled<br>$1 =$ interrupt enabled                                                                                                                                                                      | <b>RO</b>     | 0              |
| $\overline{11}$  | ALOS_IE       | Interrupt Enable for ALOS. See section 6.5.<br>$0 =$ interrupt disabled<br>$1 =$ interrupt enabled                                                                                                                                                        | <b>RW</b>     | $\mathbf 0$    |
| 10               | PAGE_IE       | Interrupt Enable for PAGE. See section 6.7.<br>$0 =$ interrupt disabled<br>$1 =$ interrupt enabled                                                                                                                                                        | <b>RW</b>     | $\mathbf 0$    |
| $\boldsymbol{9}$ | RLOL_IE       | Interrupt Enable for RLOL. See section 6.5.<br>$0 =$ interrupt disabled<br>$1 =$ interrupt enabled                                                                                                                                                        | <b>RW</b>     | 0              |
| 8                | RLOS_IE       | Interrupt Enable for RLOS. See section 6.5.<br>$0 =$ interrupt disabled<br>$1 =$ interrupt enabled                                                                                                                                                        | <b>RW</b>     | 0              |
| 7:6              | Reserved      | Write as 0, Ignore on Read                                                                                                                                                                                                                                | <b>RO</b>     | $\mathbf 0$    |
| 5                | <b>RFAULT</b> | Remote Fault. This is a read-only copy of BMSR.RFAULT.<br>An interrupt is generated when RFAULT=1 and<br>RFAULT IE=1.                                                                                                                                     | <b>RO</b>     | 0              |
| $\overline{4}$   | LINK_ST       | Link Status. This is a read-only copy of BMSR.LINK_ST<br>(active low). An interrupt is generated when LINK_ST=0<br>and LINK_ST_IE=1.                                                                                                                      | <b>RO</b>     | 0              |
| $\overline{3}$   | <b>ALOS</b>   | Analog Loss-of-Signal latched status bit. Set when ALOS<br>input pin goes high. An interrupt is generated when<br>ALOS=1 and ALOS IE=1. See section 6.5.<br>$0 =$ Defect not detected since last read<br>$1 =$ Defect detected since last read            | RO,<br>$LH-C$ | 0              |
| $\mathbf{2}$     | <b>PAGE</b>   | This is a read-only copy of AN_EXP.PAGE. An interrupt is<br>generated when PAGE=1 and PAGE_IE=1. See section<br>6.7.<br>$0 =$ Defect not detected since last read<br>$1 =$ Defect detected since last read                                                | <b>RO</b>     | 0              |
| $\mathbf{1}$     | <b>RLOL</b>   | Receive CDR Loss-of-Lock latched status bit. Set when<br>the CDR PLL loses lock. An interrupt is generated when<br>RLOL=1 and RLOL_IE=1. See section 6.9.1.<br>$0 =$ Defect not detected since last read<br>$1 =$ Defect detected since last read         | RO,<br>LH-C   | 0              |
| $\mathbf 0$      | <b>RLOS</b>   | Receive CDR Loss-of-Signal latched status bit. Set when<br>the CDR block sees no transitions in the incoming signal<br>for 24 consecutive bit times. See section 6.5.<br>$0 =$ Defect not detected since last read<br>1 = Defect detected since last read | RO,<br>LH-C   | $\mathbf{0}$   |

**Interrupt Register 1 (MDIO 0.20)**

# <span id="page-51-0"></span>7.2.13 PAGESEL

This page select register is used to extend the MDIO register space by mapping any of several pages of 15 registers into MDIO register addresses 16 to 30. PAGESEL also has a global interrupt status bit. This register is available on all pages at MDIO register address 31.



### **Page Register (MDIO 31, on all pages)**

# <span id="page-52-0"></span>7.2.14 ID

The ID register matches the JTAG device ID (lower 12 bits) and revision (all 4 bits).





**Note 1**: See Device Code i[n Table 8-2.](#page-58-0)

### <span id="page-52-1"></span>7.2.15 GPIOCR1

### **GPIO Control Register 1 (MDIO 1.17)**



**Note 1**: At reset if COL=0 and GPO1=1 the GPIO1\_SEL bits are set to 100 (125MHz), else the bits are set to 000 (high impedance).

**Note 2**: At reset if COL=0 and RXD[1:0]=11 (TBI or RTBI) the bits are set to 000, else the bits are set to 110.

# <span id="page-52-2"></span>7.2.16 GPIOCR2

#### **GPIO Control Register 2 (MDIO 1.18)**



# <span id="page-53-0"></span>7.2.17 GPIOSR

### **GPIO Status Register (MDIO 1.19)**



# <span id="page-54-0"></span>7.2.18 PTPCR1

## **PTP Control Register 1 (MDIO 2.16)**



# 8. JTAG and Boundary Scan

### 8.1 JTAG Description

The MAX24287 supports the standard instruction codes SAMPLE/PRELOAD, BYPASS, and EXTEST. Optional public instructions included are HIGHZ, CLAMP, and IDCODE. [Figure 8-1](#page-55-0) shows a block diagram. The MAX24287 contains the following items, which meet the requirements set by the IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture:



The TAP has the necessary interface pins, namely JTCLK, JTRST\_N, JTDI, JTDO, and JTMS. Details on these pins can be found in [Table 5-4.](#page-8-0) Details about the boundary scan architecture and the TAP can be found in IEEE 1149.1-1990, IEEE 1149.1a-1993, and IEEE 1149.1b-1994.

<span id="page-55-0"></span>*Figure 8-1. JTAG Block Diagram* 



### 8.2 JTAG TAP Controller State Machine Description

This section discusses the operation of the TAP controller state machine. The TAP controller is a finite state machine that responds to the logic level at JTMS on the rising edge of JTCLK. Each of the states denoted in Figure [8-2](#page-57-0) are described in the following paragraphs.

**Test-Logic-Reset.** Upon device power-up, the TAP controller starts in the Test-Logic-Reset state. The instruction register contains the IDCODE instruction. All system logic on the device operates normally.

**Run-Test-Idle.** Run-Test-Idle is used between scan operations or during specific tests. The instruction register and all test registers remain idle.

**Select-DR-Scan.** All test registers retain their previous state. With JTMS low, a rising edge of JTCLK moves the controller into the Capture-DR state and initiates a scan sequence. JTMS high moves the controller to the Select-IR-SCAN state.

**Capture-DR.** Data can be parallel-loaded into the test register selected by the current instruction. If the instruction does not call for a parallel load or the selected test register does not allow parallel loads, the register remains at its current value. On the rising edge of JTCLK, the controller goes to the Shift-DR state if JTMS is low or to the Exit1- DR state if JTMS is high.

**Shift-DR.** The test register selected by the current instruction is connected between JTDI and JTDO and data is shifted one stage toward the serial output on each rising edge of JTCLK. If a test register selected by the current instruction is not placed in the serial path, it maintains its previous state.

**Exit1-DR.** While in this state, a rising edge on JTCLK with JTMS high puts the controller in the Update-DR state, which terminates the scanning process. A rising edge on JTCLK with JTMS low puts the controller in the Pause-DR state.

**Pause-DR.** Shifting of the test registers is halted while in this state. All test registers selected by the current instruction retain their previous state. The controller remains in this state while JTMS is low. A rising edge on JTCLK with JTMS high puts the controller in the Exit2-DR state.

**Exit2-DR.** While in this state, a rising edge on JTCLK with JTMS high puts the controller in the Update-DR state and terminates the scanning process. A rising edge on JTCLK with JTMS low puts the controller in the Shift-DR state.

**Update-DR.** A falling edge on JTCLK while in the Update-DR state latches the data from the shift register path of the test registers into the data output latches. This prevents changes at the parallel output because of changes in the shift register. A rising edge on JTCLK with JTMS low puts the controller in the Run-Test-Idle state. With JTMS high, the controller enters the Select-DR-Scan state.

**Select-IR-Scan.** All test registers retain their previous state. The instruction register remains unchanged during this state. With JTMS low, a rising edge on JTCLK moves the controller into the Capture-IR state and initiates a scan sequence for the instruction register. JTMS high during a rising edge on JTCLK puts the controller back into the Test-Logic-Reset state.

**Capture-IR.** The Capture-IR state is used to load the shift register in the instruction register with a fixed value. This value is loaded on the rising edge of JTCLK. If JTMS is high on the rising edge of JTCLK, the controller enters the Exit1-IR state. If JTMS is low on the rising edge of JTCLK, the controller enters the Shift-IR state.

**Shift-IR.** In this state, the instruction register's shift register is connected between JTDI and JTDO and shifts data one stage for every rising edge of JTCLK toward the serial output. The parallel register and the test registers remain at their previous states. A rising edge on JTCLK with JTMS high moves the controller to the Exit1-IR state. A rising edge on JTCLK with JTMS low keeps the controller in the Shift-IR state, while moving data one stage through the instruction shift register.

**Exit1-IR.** A rising edge on JTCLK with JTMS low puts the controller in the Pause-IR state. If JTMS is high on the rising edge of JTCLK, the controller enters the Update-IR state and terminates the scanning process.

**Pause-IR.** Shifting of the instruction register is halted temporarily. With JTMS high, a rising edge on JTCLK puts the controller in the Exit2-IR state. The controller remains in the Pause-IR state if JTMS is low during a rising edge on JTCLK.

**Exit2-IR.** A rising edge on JTCLK with JTMS high puts the controller in the Update-IR state. The controller loops back to the Shift-IR state if JTMS is low during a rising edge of JTCLK in this state.

**Update-IR.** The instruction shifted into the instruction shift register is latched into the parallel output on the falling edge of JTCLK as the controller enters this state. Once latched, this instruction becomes the current instruction. A rising edge on JTCLK with JTMS low puts the controller in the Run-Test-Idle state. With JTMS high, the controller enters the Select-DR-Scan state.

<span id="page-57-0"></span>



# 8.3 JTAG Instruction Register and Instructions

The instruction register contains a shift register as well as a latched parallel output and is 3 bits in length. When the TAP controller enters the Shift-IR state, the instruction shift register is connected between JTDI and JTDO. While in the Shift-IR state, a rising edge on JTCLK with JTMS low shifts data one stage toward the serial output at JTDO. A rising edge on JTCLK in the Exit1-IR state or the Exit2-IR state with JTMS high moves the controller to the Update-IR state. The falling edge of that same JTCLK latches the data in the instruction shift register to the instruction parallel output. [Table 8-1](#page-57-1) shows the instructions supported by the MAX24287 and their respective operational binary codes.

| <b>INSTRUCTIONS</b> | <b>SELECTED REGISTER</b> | <b>INSTRUCTION CODES</b> |  |  |  |  |  |
|---------------------|--------------------------|--------------------------|--|--|--|--|--|
| SAMPLE/PRELOAD      | Boundary Scan            | 010                      |  |  |  |  |  |
| <b>BYPASS</b>       | <b>Bypass</b>            | 111                      |  |  |  |  |  |
| <b>EXTEST</b>       | Boundary Scan            | 000                      |  |  |  |  |  |
| <b>CLAMP</b>        | <b>Bypass</b>            | 011                      |  |  |  |  |  |
| <b>HIGHZ</b>        | <b>Bypass</b>            | 100                      |  |  |  |  |  |
| <b>IDCODE</b>       | Device Identification    | 001                      |  |  |  |  |  |

<span id="page-57-1"></span>*Table 8-1. JTAG Instruction Codes* 

**SAMPLE/PRELOAD.** SAMPLE/RELOAD is a mandatory instruction for the IEEE 1149.1 specification. This instruction supports two functions. First, the digital I/Os of the device can be sampled at the boundary scan register, using the Capture-DR state, without interfering with the device's normal operation. Second, data can be shifted into the boundary scan register through JTDI using the Shift-DR state.

**EXTEST.** EXTEST allows testing of the interconnections to the device. When the EXTEST instruction is latched in the instruction register, the following actions occur: (1) Once the EXTEST instruction is enabled through the Update-IR state, the parallel outputs of the digital output pins are driven. (2) The boundary scan register is connected between JTDI and JTDO. (3) The Capture-DR state samples all digital inputs into the boundary scan register.

**BYPASS.** When the BYPASS instruction is latched into the parallel instruction register, JTDI is connected to JTDO through the 1-bit bypass register. This allows data to pass from JTDI to JTDO without affecting the device's normal operation.

**IDCODE.** When the IDCODE instruction is latched into the parallel instruction register, the device identification register is selected. The device ID code is loaded into the device identification register on the rising edge of JTCLK, following entry into the Capture-DR state. Shift-DR can be used to shift the ID code out serially through JTDO. During Test-Logic-Reset, the ID code is forced into the instruction register's parallel output.

**HIGHZ.** All digital outputs are placed into a high-impedance state. The bypass register is connected between JTDI and JTDO.

**CLAMP.** All digital output pins output data from the boundary scan parallel output while connecting the bypass register between JTDI and JTDO. The outputs do not change during the CLAMP instruction.

### 8.4 JTAG Test Registers

IEEE 1149.1 requires a minimum of two test registers—the bypass register and the boundary scan register. An optional test register, the identification register, has been included in the device design. It is used with the IDCODE instruction and the Test-Logic-Reset state of the TAP controller.

**Bypass Register.** This is a single 1-bit shift register used with the BYPASS, CLAMP, and HIGHZ instructions to provide a short path between JTDI and JTDO.

**Boundary Scan Register.** This register contains a shift register path and a latched parallel output for control cells and digital I/O cells. BSDL files are available on the MAX24287 page of Microsemi's website..

**Identification Register.** This register contains a 32-bit shift register and a 32-bit latched parallel output. It is selected during the IDCODE instruction and when the TAP controller is in the Test-Logic-Reset state. The device identification code for the MAX24287 is shown in [Table 8-2.](#page-58-0)



#### <span id="page-58-0"></span>*Table 8-2. JTAG ID Code*

# <span id="page-59-0"></span>9. Electrical Characteristics

### ABSOLUTE MAXIMUM RATINGS



*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to the absolute maximum rating conditions for extended periods may affect device. Ambient operating temperature range when device is mounted on a four-layer JEDEC test board with no airflow.*

**Note 1:** The typical values listed in the tables of section [9 a](#page-59-0)re not production tested. **Note 2:** Specifications to  $T_A = -40^\circ \text{C}$  are guaranteed by design and not production tested.

# 9.1 Recommended Operating Conditions

#### *Table 9-1. Recommended DC Operating Conditions*



### 9.2 DC Electrical Characteristics

Unless otherwise stated, all specifications in this section are valid for VDD12 = 1.2V  $\pm 5\%$ , VDD33 = 3.3V  $\pm 5\%$ and  $T_A = -40^{\circ}$ C to  $+85^{\circ}$ C.

## *Table 9-2. DC Characteristics*



Note 1: When a 12.8MHz oscillator is used the TX PLL uses a two-stage process to perform the frequency conversion and therefore consumes additional power.

# 9.2.1 CMOS/TTL DC Characteristics



#### *Table 9-3. DC Characteristics for Parallel and MDIO Interfaces*

Note 1:  $I_{OH} = -4mA$ 

Note 2:  $I_{OL}$ =4mA

Note 3: MDC load: 340pF max.

Note 4: MDIO load: 340pF max plus 2k±5% pulldown resistor.

### 9.2.2 SGMII/1000BASE-X DC Characteristics

#### *Table 9-4. SGMII/1000BASE-X Transmit DC Characteristics*



#### *Table 9-5. SGMII/1000BASE-X Receive DC Characteristics*



# 9.3 AC Electrical Characteristics

Unless otherwise stated, all specifications in this section are valid for VDD12 =  $1.2V \pm 5\%$ , VDD33 =  $3.3V \pm 5\%$ and  $T_A = -40^{\circ}$ C to  $+85^{\circ}$ C.

### <span id="page-61-2"></span>9.3.1 REFCLK AC Characteristics

#### *Table 9-6. REFCLK AC Characteristics*



REFCLK Jitter: Se[e Table 9-10](#page-61-1) below.

### 9.3.2 SGMII/1000BASE-X Interface Receive AC Characteristics

#### *Table 9-7. 1000BASE-X and SGMII Receive AC Characteristics*



Note 1: Measured at 50% of the transition

#### <span id="page-61-0"></span>*Table 9-8. 1000BASE-X and SGMII Receive Jitter Tolerance*



Note 1: Jitter requirements represent high-frequency jitter (above 637kHz) and do not represent low-frequency jitter or wander. Random jitter = Total Jitter minus Deterministic Jitter.

Note 2: The bandwidth of the CDR PLL is approximately 4MHz.

### 9.3.3 SGMII/1000BASE-X Interface Transmit AC Characteristics

#### *Table 9-9. SGMII and 1000BASE-X Transmit AC Characteristics*



Note 1: Measured at 0V differential. Does not include effects of jitter.

#### <span id="page-61-1"></span>*Table 9-10. 1000BASE-X Transmit Jitter Characteristics*



Note 1: Jitter requirements represent high-frequency jitter (above 637kHz) and do not represent low-frequency jitter or wander. Random jitter = Total Jitter minus Deterministic Jitter.

Note 2: Typical values are room-temperature measurements with a Connor-Winfield MX010 crystal oscillator connected to the REFCLK pin. Note that the bandwidth of the TX PLL is in the 300-400kHz range.

### 9.3.4 Parallel Interface Receive AC Characteristics

*Figure 9-1. MII/GMII/RGMII/TBI/RTBI Receive Timing Waveforms* 



#### *Table 9-11. GMII and TBI Receive AC Characteristics*



Note 1: 802.3 specifies setup and hold times for the receiver of the signals. This output delay specification has values that ensure 802.3 setup and hold specifications are met.

**Note 2:** Clock Slew rate is the instantaneous rate of change of the clock potential with respect to time (dV/dt), not an average value over the entire rise or fall time interval. Conformance with this specification guarantees that the clock signals will rise and fall monotonically through the switching region.

Note 3: t<sub>DRIFT</sub> is the (minimum) time for RXCLK/RXCLK1 to drift from 63.5MHz to 64.5MHz or 60MHz to 59MHz from the RXCLK lock value. It is applicable under all input signal conditions (except during the code group alignment process), including invalid or absent input signals, provided that the receiver clock recovery unit was previously locked to REFCLK or to a valid input signal.

**Note 4:** All specifications in this table are guaranteed by design with output load of 5pF for GMII mode and 10pF for TBI.

**Note 5:** The term "Rx Clock" above stands for RXCLK in GMII mode, both RXCLK and RXCLK1 in normal TBI mode, and RXCLK for TBI with one 125MHz receive clock.

**Note 6:** COMMA signal only applicable in TBI and RTBI modes.

#### *Table 9-12. RGMII-1000 and RTBI Receive AC Characteristics*



Note 1: Per the RGMII spec, duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three clock cycles of the lowest speed transitioned between.

**Note 2:** RXCLK timing is from both edges in RGMII 1000 Mbps mode.

*Table 9-13. RGMII-10/100 Receive AC Characteristics* 

Note 3: the RGMII specification requires clocks to be routed such that a trace delay is added to the RXCLK signal to provide sufficient setup time for RXD and RX CTL vs. RXCLK at the receiving component.

**Note 4:** All specifications in this table are guaranteed by design with output load of 5pF.





**Note 1:** RXCLK to RXD is timed from rising edge.

**Note 2:** RXCLK to RX\_CTL is timed from both RXCLK edges.

**Note 3:** Per the RGMII spec, duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three clock cycles of the lowest speed transitioned between.

**Note 4:** All specifications in this table are guaranteed by design with output load of 5pF.



#### *Table 9-14. MII–DCE Receive AC Characteristics*

**Note 1:** RXCLK is an output in this mode.

**Note 2:** 802.3 specifies setup and hold times, but setup and hold specifications are typically for inputs to an IC rather than outputs. This output delay specification has values that ensure 802.3 setup and hold specifications are met.

**Note 3:** All specifications in this table are guaranteed by design with output load of 5pF.





**Note 1:** RXCLK is an input in this mode.

**Note 2:** 802.3 specifies setup and hold times, but setup and hold specifications are typically for inputs to an IC rather than outputs. This output delay specification has values that ensure 802.3 setup and hold specifications are met.

**Note 3:** All specifications in this table are guaranteed by design with output load of 5pF.

#### 9.3.5 Parallel Interface Transmit AC Characteristics

*Figure 9-2. MII/GMII/RGMII/TBI/RTBI Transmit Timing Waveforms* 



#### *Table 9-16. GMII, TBI, RGMII-1000 and RTBI Transmit AC Characteristics*



**Note 1:** GTXCLK timing is from both edges in RGMII 1000 Mbps mode.

**Note 2:** All specifications in this table are guaranteed by design.

*Table 9-17. RGMII-10/100 Transmit AC Characteristics* 

| <b>PARAMETER</b>                           | <b>SYMBOL</b>       | 10 Mbps    |            |            | 100 Mbps   |            |            | <b>UNITS</b> |
|--------------------------------------------|---------------------|------------|------------|------------|------------|------------|------------|--------------|
|                                            |                     | <b>MIN</b> | <b>TYP</b> | <b>MAX</b> | <b>MIN</b> | <b>TYP</b> | <b>MAX</b> |              |
| <b>GTXCLK Period</b>                       | t <sub>PERIOD</sub> |            | 400        |            |            | 40         |            | ns           |
| <b>GTXCLK Duty Cycle</b><br>(Note 3)       |                     | 40         |            | 60         | 40         |            | 60         | $\%$         |
| TXD, TX CTL to GTXCLK<br>Setup Time        | t <sub>SETUP</sub>  |            |            |            |            |            |            | ns           |
| GTXCLK to TXD, TX CTL<br>Hold Time         | <b>THOLD</b>        | 0          |            |            | 0          |            |            | ns           |
| Rise Time, All TX Signals,<br>0.5V to 2.0V | $t_{\mathsf{R}}$    |            |            | 0.75       |            |            | 0.75       | ns           |
| Fall Time, All TX Signals,<br>0.5V to 2.0V | t <sub>F</sub>      |            |            | 0.75       |            |            | 0.75       | ns           |

**Note 1:** TXCLK to TXD is timed from rising edge.

**Note 2:** TXCLK to TX\_CTL is timed from both TXCLK edges.

**Note 3:** Per the RGMII spec, duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three clock cycles of the lowest speed transitioned between.

**Note 4:** All specifications in this table are guaranteed by design.

#### *Table 9-18. MII–DCE Transmit AC Characteristics*



**Note 1:** TXCLK is an output in this mode.

**Note 2:** All specifications in this table are guaranteed by design.

*Table 9-19. MII–DTE Transmit AC Characteristics* 

| <b>PARAMETER</b>                                | <b>SYMBOL</b>  | 10 Mbps    |            |            | 100 Mbps   |            |            | <b>UNITS</b> |
|-------------------------------------------------|----------------|------------|------------|------------|------------|------------|------------|--------------|
|                                                 |                | <b>MIN</b> | <b>TYP</b> | <b>MAX</b> | <b>MIN</b> | <b>TYP</b> | <b>MAX</b> |              |
| <b>TXCLK Period</b>                             | <b>LPERIOD</b> |            | 400        |            |            | 40         |            | ns           |
| <b>TXCLK Duty Cycle</b>                         |                | 40         |            | 60         | 40         |            | 60         | $\%$         |
| TXD, TX_DV, TX_ER to<br><b>TXCLK Setup Time</b> | <b>I</b> SETUP | 6.5        |            |            | 6.5        |            |            | ns           |
| TXCLK to TXD, TX_DV,<br>TX ER Hold Time         | โHOLD          | 0          |            |            | 0          |            |            | ns           |

**Note 1:** TXCLK is an input in this mode.

**Note 2:** All specifications in this table are guaranteed by design.

### 9.3.6 MDIO Interface AC Characteristics

#### *Table 9-20. MDIO Interface AC Characteristics*



Note 1: The input/output timing reference level for all signals is VDD33/2. All parameters are with 340pF load on MDC and 340pF load and 2kΩ pulldown on MDIO.

**Note 2:** All specifications in this table are guaranteed by design.

**Note 3:** Data is valid on MDIO until min delay time.

**Note 4:** When going to high impedance, data is valid until min and signal is high impedance after max.

*Figure 9-3. MDIO Interface Timing* 



## 9.3.7 JTAG Interface AC Characteristics

## *Table 9-21. JTAG Interface Timing*



**Note 1**: Clock can be stopped high or low.

**Note 2:** All specifications in this table are guaranteed by design.





## <span id="page-68-0"></span>10. Pin Assignments



N.C. = Not connected internally.

# <span id="page-69-0"></span>11. Package and Thermal Information

Note: The exposed pad (EP) on the bottom of this package must be connected to the ground plane. EP also functions as a heatsink. Solder to the circuit-board ground plane to achieve the thermal specifications listed below.



<span id="page-70-0"></span>*Table 11-1. Package Thermal Properties, Natural Convection* 

| <b>PARAMETER</b>         | <b>CONDITIONS</b> | <b>MIN</b> | <b>TYP</b>         | <b>MAX</b>       |
|--------------------------|-------------------|------------|--------------------|------------------|
| Ambient Temperature      | Note <sup>+</sup> | -40°C      |                    | +85°C            |
| Junction Temperature     |                   | -40°C      |                    | $+125^{\circ}$ C |
| Theta-JA $(\theta_{JA})$ | Note 2            |            | $20.2^{\circ}$ C/W |                  |
| Theta-JC $(\theta_{JC})$ |                   |            | 1 °C/W             |                  |

Note 1: The package is mounted on a four-layer JEDEC standard test board with no airflow and dissipating maximum power.

Note 2: Theta-JA ( $\theta_{JA}$ ) is the junction to ambient thermal resistance, when the package is mounted on a four-layer JEDEC standard test board with no airflow and dissipating maximum power.

# 12. Data Sheet Revision History





**Microsemi Corporate Headquarters**  One Enterprise, Aliso Viejo, CA 92656 USA

**Within the USA**: +1 (800) 713-4113 **Outside the USA**: +1 (949) 380-6100 **Sales**: +1 (949) 380-6136 **Fax**: +1 (949) 215-4996

**E-mail**[: sales.support@microsemi.com](mailto:sales.support@microsemi.com)

© 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 3,400 employees globally. Learn more at **[www.microsemi.com](http://www.microsemi.com/)**.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.