# Contents

| 1 | Con   | trol Logic                                                                                                                        | 4    |
|---|-------|-----------------------------------------------------------------------------------------------------------------------------------|------|
|   | 1.1   | General Description                                                                                                               | 4    |
|   | 1.2   | Calibration Microcontroller (CMC)                                                                                                 | 4    |
|   | 1.3   | General Working Modes                                                                                                             | 5    |
|   | 1.3.1 | 1 Normal Operation Mode (NOM)                                                                                                     | 5    |
|   | 1.3.2 | 2 Command Mode (CM)                                                                                                               | 6    |
|   | 1.3.3 | 3 Diagnostic Mode (DM)                                                                                                            | 7    |
|   | 1.3.4 | 4 Failsafe Tasks and Error Codes                                                                                                  | 8    |
| 2 | Sign  | nal Conditioning                                                                                                                  | .10  |
|   | 2.1   | A/D Conversion                                                                                                                    | .10  |
|   | 2.2   | Digital Value Range Zooming (ZSSC3138 only)                                                                                       | .11  |
|   | 2.3   | Signal Conditioning Formula                                                                                                       | .13  |
|   | 2.4   | Fitting Conditioning Result to Analog or Digital Output                                                                           | .14  |
|   | 2.5   | Digital Filter Function                                                                                                           | .14  |
|   | 2.6   | Analog Output Signal Range and Limitation                                                                                         | .15  |
| 3 | Seria | al Digital Interfaces                                                                                                             | .17  |
|   | 3.1   | General Description                                                                                                               | .17  |
|   | 3.1.1 | 1 Command Structure                                                                                                               | .17  |
|   | 3.1.2 | 2 Addressing                                                                                                                      | .17  |
|   | 3.1.3 | 3 Read-Request                                                                                                                    | .18  |
|   | 3.1.4 | 4 Communication Verification                                                                                                      | .18  |
|   | 3.1.5 | 5 Communication Protocol Selection                                                                                                | .18  |
|   | 3.2   | Digital Output                                                                                                                    | .19  |
|   | 3.3   | I <sup>2</sup> C™ Protocol                                                                                                        | .20  |
|   | 3.4   | One-Wire Communication (OWI)                                                                                                      | .23  |
|   | 3.4.1 | 1 Properties and Parameters                                                                                                       | .23  |
|   | 3.4.2 | 2 OWI Communication Access                                                                                                        | .24  |
|   | 3.4.3 | 3 OWI Protocol                                                                                                                    | .25  |
| 4 | Inter | rface Commands                                                                                                                    | .28  |
|   | 4.1   | Command Set                                                                                                                       | .28  |
|   | 4.2   | Command Processing                                                                                                                | .31  |
|   | 4.3   | Digital Output Data in Command Mode                                                                                               | .32  |
|   | 4.4   | Detailed Description for Particular Commands                                                                                      | .33  |
|   | 4.4.1 | 1 Start Command Mode with START_CM [72 D1] <sub>HEX</sub>                                                                         | .33  |
|   | 4.4.2 | 2 Acquisition of Raw Measurement Data with Commands START_AD_CNT [61] <sub>HEX</sub> and<br>START AD CNT AVRG [62] <sub>HEX</sub> | 22   |
|   | 4.4.3 |                                                                                                                                   |      |
| 5 |       | PROM and RAM                                                                                                                      |      |
| 0 |       | Programming the EEPROM                                                                                                            |      |
|   | 5.1   |                                                                                                                                   | . 33 |

| Ę | 5.2 | EEPROM and RAM Contents                                              |    |
|---|-----|----------------------------------------------------------------------|----|
|   | 5.2 | .1 Traceabilty                                                       |    |
|   | 5.2 |                                                                      |    |
| Ę | 5.3 | Configuration Words                                                  |    |
| Ę | 5.4 | EEPROM Signature                                                     |    |
| Ę | 5.5 | EEPROM Write Locking                                                 |    |
| 6 | Ap  | plication Recommendations: Temperature Sensor Adaption               |    |
| 6 | 6.1 | Temperature Measurement                                              |    |
| 6 | 6.2 | On-Chip PN-Junction Temperature Sensor                               |    |
| 6 | 6.3 | External pn-Junction Temperature Sensor (ZSSC3135 and ZSSC3136 only) |    |
| 6 | 6.4 | External Resistive Temperature Sensor (ZSSC3135 and ZSSC3136 only)   | 45 |
| 7 | Re  | lated Documents                                                      | 47 |
| 8 | Glo | ossary                                                               |    |
| 9 |     | -                                                                    |    |
| - |     | ossary<br>cument Revision History                                    |    |

# List of Figures

| Figure 1.1  | Measurement Cycle                                                           | 6  |
|-------------|-----------------------------------------------------------------------------|----|
| Figure 1.2  | Modes of Digital Serial Communication                                       | 7  |
| Figure 2.1  | Accessable Output Signal Range and Limitation                               |    |
| Figure 3.1  | I <sup>2</sup> C <sup>™</sup> Read Request during Normal Operation Mode     | 19 |
| Figure 3.2  | I <sup>2</sup> C <sup>™</sup> or OWI Read Request in Diagnostic Mode        | 19 |
| Figure 3.3  | I <sup>2</sup> C <sup>™</sup> or OWI Read Request Answering a Command (CM)  | 19 |
| Figure 3.4  | Principles of I <sup>2</sup> C <sup>™</sup> Protocol                        | 20 |
| Figure 3.5  | I <sup>2</sup> C <sup>™</sup> Write Operation                               | 21 |
| Figure 3.6  | I <sup>2</sup> C <sup>™</sup> Read Operation (Data Request)                 | 22 |
| Figure 3.7  | Timing I <sup>2</sup> C <sup>™</sup> Protocol                               | 22 |
| Figure 3.8  | Block Schematic of an OWI Connection                                        | 24 |
| Figure 3.9  | Example of OWI and Actively Driven AOUT – Starting OWI Communication with a |    |
|             | Stop Condition                                                              |    |
| Figure 3.10 | OWI Write Operation                                                         | 26 |
| Figure 3.11 | OWI Read Operation                                                          | 27 |
| Figure 3.12 | OWI Protocol Timing                                                         | 27 |
| Figure 4.1  | Assignment of Check Sum for Continuously Updated Data Values                | 32 |
| Figure 4.2  | START_CM Command                                                            |    |
| Figure 5.1  | Source-Code Signature Generation                                            | 42 |
| Figure 6.1  | External pn-Junction Temperature Sensor (ZSSC3135 and ZSSC3136 only)        | 44 |
| Figure 6.2  | External Resistive Temperature Sensor (ZSSC3135 and ZSSC3136 only)          | 45 |

# List of Tables

| Table 1.1 | Error Detection Functionality and Error Codes                               | 8  |
|-----------|-----------------------------------------------------------------------------|----|
| Table 2.1 | Valid Data Ranges for 15-bit and 16-bit ADC Resolution                      | 12 |
| Table 3.1 | Timing I <sup>2</sup> C <sup>™</sup> Protocol                               | 22 |
| Table 3.2 | OWI Interface Parameters                                                    |    |
| Table 3.3 | OWI Protocol Parameters                                                     | 27 |
| Table 4.1 | Command Set                                                                 | 28 |
| Table 4.2 | Digital Output Data Resulting from Processed Commands                       | 32 |
| Table 4.3 | Oscillator Frequency Adjust Sequence                                        | 34 |
| Table 5.1 | EEPROM and RAM Content                                                      |    |
| Table 5.2 | Lot, Wafer, x-Position, and y-Position Number Calculation Procedure         | 37 |
| Table 5.3 | Configuration Word CFGAFE                                                   |    |
| Table 5.4 | Configuration Word CFGAPP                                                   |    |
| Table 5.5 | Configuration Word ADJREF                                                   |    |
| Table 5.6 | Configuration Word CFGSF                                                    | 41 |
| Table 6.1 | Configuration Temperature Measurement                                       | 43 |
| Table 6.2 | Sensitivity of On-Chip Temperature Sensor                                   | 43 |
| Table 6.3 | Sensitivity and Signal Range of the External pn-Junction Temperature Sensor | 44 |
| Table 6.4 | Signal Range Center Voltage of External pn-Junction Temperature Sensor      | 44 |
| Table 6.5 | Sensitivity and Signal Range of the External Resistive Temperature Sensor   | 46 |
|           |                                                                             |    |

# 1 Control Logic

Note: This document supports the ZSSC313x Automotive Resistive Sensor Signal Conditioner Family, including the ZSSC3131, ZSSC3135, ZSSC3136, and ZSSC3138. Unless otherwise noted, the term ZSSC313x refers to all of these family products. Reading the individual data sheets for these products is strongly recommended before using this document (see section 9).

# 1.1 General Description

The control logic of the ZSSC313x consists of the calibration microcontroller (CMC), the module control logic of the analog-to-digital converter (ADC), and the serial digital interface. The configuration of the various modes of the device is done by programming settings in EEPROM.

The CMC controls the measurement cycle and performs the calculations for sensor signal conditioning. This eliminates the gain deviation, the offset, the temperature deviation, and the non-linearity of the pre-amplified and A/D converted sensor signal. The A/D conversion is executed as a continuous measurement cycle. The conditioning calculation by the CMC is performed in parallel with the A/D conversion.

The ZSSC313x communicates with an external microcontroller, especially for calibration purposes, via a serial digital interface. A communication protocol according to the  $l^2C^{TM*}$  standard is supported. Additionally IDT's ZACwire<sup>TM</sup> interface is implemented for one-wire communication (OWI). These serial interfaces are used for the calibration of the sensor system consisting of a transducer and the ZSSC313x. The serial interface provides the read out of the results of sensor signal conditioning as digital values during the calibration. The internal processing of received interface commands is done by the CMC. As a consequence, the measurement cycle is interrupted if a command is received. Only the read out of data is controlled by the serial interface itself and does not interrupt the CMC.

# 1.2 Calibration Microcontroller (CMC)

The calibration microcontroller (CMC) is especially adapted to the tasks connected with the signal conditioning. The main features are

- The microcontroller uses 16-bit processing width and is programmed via ROM.
- A watchdog timer controls the proper operation of the microcontroller.
- Constants/coefficients for the conditioning calculation are stored in the EEPROM. The EEPROM is mirrored to the RAM after power-on or after re-initialization from EEPROM by sending a specific command to the serial interface.
- Parity is checked continuously during every read from RAM. If incorrect data is detected, the Diagnostic Mode is activated (an error code is written to the serial digital output, and the analog output is set to the diagnostic level).

<sup>\*</sup>  $I^2C^{TM}$  is a trademark of NXP.

<sup>© 2019</sup> Renesas Electronics Corporation

### 1.3 General Working Modes

ZSSC313x supports three different working modes:

- Normal Operation Mode (NOM)
- Command Mode (CM)
- Diagnostic Mode (DM)

#### 1.3.1 Normal Operation Mode (NOM)

The Normal Operation Mode (NOM) is the recommended working mode for applications. After power-on, the ZSSC313x completes an initialization routine during which the EEPROM is mirrored to RAM and the contents are checked against a stored signature. If enabled, a ROM signature check is processed (ZSSC3136 only). If any error is detected, the Diagnostic Mode is activated. Otherwise the configuration of the ZSSC313x is set, the serial digital interfaces are enabled, and NOM is started.

In NOM, the continuous measurement cycle and conditioning calculations are processed. The signal conditioning results generate the analog output at pin AOUT. Provided that the EEPROM is programmed correctly, NOM works without sending any command to the digital serial interface. Readout of the conditioning results via the digital serial interface ( $I^2C^{TM}$  or OWI) is possible. This does not interrupt the continuous processing of the signal conditioning routine.

After power-on, a startup window is opened for one-wire communication (OWI) via the AOUT pin. During the startup window, the output level at pin AOUT depends on the selected OWI mode (see section 3.4). To activate the Command Mode (CM) for end-of-line configuration and calibration, send the START\_CM command via OWI communication during the startup window (refer to the data sheet for timing specifications for the startup window). In CM, NOM is stopped and the ZSSC313x waits for further commands.

The ZSSC313x provides the analog voltage output of the bridge sensor signal at the AOUT pin. For the compensation of temperature dependent deviations by conditioning calculations, a calibration temperature is measured.

The measurement cycle is fixed. It includes the measurement of the main signals and the safety tasks as shown in Figure 1.1. All measured signals are auto-zero compensated to eliminate offsets resulting from the selected measurement channel.

Figure 1.1 Measurement Cycle



# 1.3.2 Command Mode (CM)

The Command Mode (CM) is the working mode that is used for calibration data acquisition and access to the internal RAM and EEPROM of the ZSSC313x. The CM start command START\_CM aborts the running NOM, so the measurement cycle stops. The ZSSC313x changes to CM only after receiving the START\_CM command by digital serial communication ( $I^2C^{TM}$  or OWI). This protects the ZSSC313x against interruption of processing the NOM (continuous signal conditioning mode) and/or unintentional changes of configuration. In CM, the full set of commands is supported (see section 4.1).

<sup>© 2019</sup> Renesas Electronics Corporation

Starting CM via I<sup>2</sup>C<sup>™</sup> communication (SCL and SDA pins) is possible at any time. If starting CM via one-wire communication (AOUT pin), the START\_CM command must be transmitted when OWI is enabled, i.e. during the OWI startup window or during permanent OWI output mode (see section 3.4.2 for OWI configuration).

If the ZSSC313x receives a command other than START\_CM in NOM, it is not valid. It is ignored and no interrupt to the continuous measurement cycle is generated. Refer to section 4.4.1 for a detailed description of the START\_CM command.

In CM, the full command set is enabled for processing. During processing of a received command, the digital serial interfaces are disabled; no further commands are recognized. After finishing the processing, the CMC waits for further commands or processes requested measurement loops continuously.

EEPROM programming is only enabled after receiving the EEP\_WRITE\_EN command.

#### Figure 1.2 Modes of Digital Serial Communication



#### 1.3.3 Diagnostic Mode (DM)

The ZSSC313x detects various failures. When a failure is detected, Diagnostic Mode (DM) is activated. DM is indicated by setting the output pin AOUT to the Lower Diagnostic Range (LDR). When using digital serial communication protocols ( $I^2C^{TM}$  or OWI) to read out conditioning results data, the error status is indicated by a specific error code.

OWI communication is enabled during DM. Because the analog output pin AOUT is driven to the diagnostic range, the AOUT pin must be overwritten when starting OWI communication. The communication master must provide driving capability (AOUT current limitation: <20mA).

Note that many of the error detection features can be enabled or disabled by configuration words CFGAPP and CFGSF (see section 5.3).

There are three possible conditions for Diagnostic Mode determined by the type of error (see Table 1.1):

#### • Steady Diagnostic Mode

In steady DM, the measurement cycle is stopped and failure notification is activated. If enabled by the configuration bit ADJREF:DMRES, a reset after the time-out of a watchdog is executed.

#### • Temporary Diagnostic Mode

There is a failure counting sequence that can result in a temporary DM. DM is activated after two consecutively detected failure events and is deactivated after a failure counter counts down if the failure condition is no longer detected. The measurement cycle is continuously processed during temporary DM.

#### Power and Ground Loss

Power and ground loss cases are signaled by setting the analog output pins to high-impedance states. The output levels are determined by the external loads.

#### 1.3.4 Failsafe Tasks and Error Codes

## Table 1.1 Error Detection Functionality and Error Codes

|                              | Failsafe Task                      | Description                                                                                                          | Messaging Time                       | Error Code <sup>1)</sup> | Activation                              | Action                                  |
|------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------|-----------------------------------------|-----------------------------------------|
| Osci<br>Dete                 | llator Fail<br>ction               | Oscillator is observed generating<br>clock pulses by an asynchronous<br>timing logic                                 | < 200µs                              | -                        | -                                       | Temporary<br>DM                         |
| watchdog                     |                                    | Watchdog time-out during initialization or measurement cycle                                                         | Startup, two<br>measurement<br>times | C008 <sub>HEX</sub>      | -                                       | Steady DM<br>or reset after<br>watchdog |
| Regi                         | ster Parity                        | Hard-wired parity check of<br>configuration registers                                                                | Immediately                          | C002 <sub>HEX</sub>      | -                                       | time-out<br>(if enabled by<br>ADJREF:   |
| RAM Parity                   |                                    | Parity check at every RAM access                                                                                     | Immediately                          | C001 <sub>HEX</sub>      | -                                       | DMRES)                                  |
| EEPROM<br>Multiple-Bit Error |                                    | Detection of non-correctable multiple-bit error per 16-bit word                                                      | Startup                              | C004 <sub>HEX</sub>      | -                                       |                                         |
| EEPROM<br>Signature          |                                    | Checks signature of RAM mirror<br>against signature stored in<br>EEPROM                                              | Startup                              | C0AA <sub>HEX</sub>      | -                                       | Steady DM                               |
|                              | ROM Signature                      | Checks CMC ROM signature<br>Note that this check increases<br>startup time by 10ms.                                  | Startup                              | C0CC <sub>HEX</sub>      | CFGAPP:<br>CHKROM                       |                                         |
|                              | Arithmetic<br>Check                | Functional check of arithmetic unit                                                                                  |                                      |                          | -                                       |                                         |
| only                         | Data Bus Check                     | Functional check of internal<br>peripheral data bus                                                                  | Two<br>measurement<br>cycles         |                          | -                                       |                                         |
| ZSSC3136                     | МССН                               | Main channel check – High:<br>Detection of positive overdriving<br>the analog front-end during bridge<br>measurement |                                      |                          | CFGSF:<br>CHKMCCH                       |                                         |
| ŠZ                           | MCCL                               | Main channel check – Low:<br>Detection of negative overdriving<br>the analog front-end during bridge<br>measurement  |                                      | С010нех                  | CFGSF:<br>CHKMCCL                       | Temporary<br>DM                         |
|                              | SAC                                | Bridge sensor aging check                                                                                            |                                      |                          | CMVMIN /<br>CMVMAX                      |                                         |
| 5/36/38                      | TSC                                | Temperature sensor check                                                                                             |                                      |                          | CFGAPP:<br>CHKTS                        |                                         |
| 35/3(                        | SCC Bridge sensor connection check |                                                                                                                      |                                      |                          | CFGAPP:<br>CHKSENS                      |                                         |
| ZSSC313                      | SSC                                | Bridge sensor short check                                                                                            |                                      |                          | CFGAPP:<br>CHKSENS,<br>CFGSF:<br>SSCDIS |                                         |
|                              |                                    | Power and ground loss detection                                                                                      | 1                                    | 1                        | 1                                       |                                         |

## 1.3.4.1 Main Channel Check (MCCH / MCCL) available in ZSSC3136

The main channel check detects whether the ADC dynamic range has been exceeded during the bridge

measurement. The bridge signal raw value is checked if it is less than 128 or greater than ( $2^{r_{ADC}}$  - 128) where  $r_{ADC}$  is the selected ADC resolution. 16/15-bit values are shifted to 14/13-bit before the check.

This can result from various causes: the bridge sensor is disconnected; the main input channel is defective or not sufficiently calibrated; or the bridge signal is out of targeted range.

The main channel check distinguishes between positive (MCCH) and negative (MCCL) overdrive to allow tailored overdrive handling at the bridge channel.

#### 1.3.4.2 Bridge Sensor Aging Check (SAC) available in ZSSC3136

The sensor aging check detects long-term altering of the bridge sensor resistors that would result in a shift of the calibrated output characteristics. The SAC evaluates the common mode voltage of the sensor bridge once per measurement cycle if enabled. The measurement result is checked for compliance with programmed limits (CMVMIN / CMVMAX).

#### 1.3.4.3 Temperature Sensor Check (TSC) available in ZSSC3135, ZSSC3136 and ZSSC3138

The temperature sensor check detects whether the ADC dynamic range has been exceeded during the temperature measurement. The temperature signal raw value is checked if it is less than 128 or greater than

 $(2^{r_{ADC}} - 128)$  where  $r_{ADC}$  is the selected ADC resolution. 16/15-bit values are shifted to 14/13-bit before check.

This can result from various causes: the external temperature sensor is disconnected; the analog temperature input channel is not sufficiently calibrated or defective; or the temperature signal is out of targeted range.

#### 1.3.4.4 Bridge Sensor Connection Check (SCC) available in the ZSSC3135, ZSSC3136 and ZSSC3138

The sensor-connection check monitors the connection of the bridge sensor at the VBP and VBN pins. An internally determined current is applied to the sensor, and the resulting differential input signal is evaluated once per measurement cycle if enabled. The following failures are detected by SCC:

- High-resistive sensor bridge elements (e.g., a diaphragm rapture)
- Connection loss at the pins VBP, VBN, VBR\_T, or VBR\_B
- Short between pins VBP or VBN and pins VBR\_T or VBR\_B

#### 1.3.4.5 Bridge Sensor Short Check (SSC) available in ZSSC3135, ZSSC3136 and ZSSC3138

The sensor-short check detects a short between the bridge sensor input pins VBP and VBN (connections less than  $50\Omega$  nominal). An internally determined current is applied to the sensor in both directions, resulting in differential input signals that are evaluated once per measurement cycle if enabled. If a short occurs, the input signal difference of both is less than an internally determined limit.

Increasing the sensor-short check limit via CFGAPP:CHKSSCL is recommended in the case of a sensor bridge with low impedance (less than  $2k\Omega$ ).

#### 1.3.4.6 Power and Ground Loss

Detection of a power or ground loss is indicated by pulling the analog output AOUT to the diagnostic range. The level of the diagnostic output depends on the lost node and load connection to ground or supply. In such cases, the ZSSC313x is inactive and the specified leakage current in combination with the load resistor guarantees reaching the Upper Dignostic Range (UDR) or the Lower Diagnostic Range (LDR).

# 2 Signal Conditioning

#### 2.1 A/D Conversion

During NOM, the analog preconditioned sensor signal is continuously converted from analog to digital. The analog-to-digital (A/D) conversion is performed with the selected resolution  $r_{ADC}$ , which is equal for all measurements in the measurement cycle (e.g., bridge sensor signal, calibration temperature, auto-zero, etc.). The A/D conversion is configurable regarding the inherent range shift  $rs_{ADC}$  for the bridge sensor signal measurement. One or two step A/D conversion mode is selectable; the two-step mode is faster, the one-step mode is more accurate because of its longer integration time. All resulting digital raw values are determined by the following equations:

#### Analog differential input voltage to A/D conversion

$$V_{ADC\_DIFF} = a_{IN} \cdot V_{IN\_DIFF} + a_{XZC} \cdot V_{XZC}$$
(1)

Where

| $V_{ADC_DIFF}$               | Differential input voltage to ADC                       |
|------------------------------|---------------------------------------------------------|
| a <sub>IN</sub>              | Gain of analog front-end for differential input voltage |
| $V_{\text{IN}\_\text{DIFF}}$ | Differential input voltage to analog front-end.         |

#### Extended Zero Compensation (ZSSC3138 only):

| a <sub>xzc</sub> | Gain of extended zero compensation voltage                                                          |
|------------------|-----------------------------------------------------------------------------------------------------|
| $V_{XZC}$        | Extended zero compensation voltage = -(-1 <sup>BRXZCPOL</sup> ) * V <sub>ADC_REF</sub> * BRXZC / 48 |
|                  | using CFGAFE:BRXZC and CFGAFE:BRXZCPOL (see section 5.3); see below for V <sub>ADC REF</sub> .      |

#### Digital raw A/D conversion result Z<sub>ADC</sub>

$$Z_{ADC} = 2^{r_{ADC}} \cdot \left( \frac{V_{ADC\_DIFF} + V_{OFF}}{V_{ADC\_REF}} + rs_{ADC} \right)$$
(2)

Where

| r <sub>ADC</sub>             | Resolution of A/D conversion (ZSSC3131/35/36: 13, 14 bit; ZSSC3138: 13, 14, 15, 16 bit)     |
|------------------------------|---------------------------------------------------------------------------------------------|
| $V_{OFF}$                    | Residual offset voltage of analog front-end (which is eliminated by auto-zero compensation) |
| $V_{\text{ADC}\_\text{REF}}$ | ADC reference voltage (ratiometric reference for measurement)                               |
| rs <sub>ADC</sub>            | Range shift of A/D conversion (bridge sensor: 1/2, 1/4, 1/8, 1/16; Temperature: 1/2)        |

#### Auto-zero value Z<sub>AZ</sub>

$$Z_{AZ} = 2^{r_{ADC}} \cdot \left( \frac{V_{OFF}}{V_{ADC\_REF}} + rs_{ADC} \right)$$
(3)

Auto-zero corrected raw A/D conversion result Z<sub>CORR</sub>

$$Z_{\text{CORR}} = Z_{\text{ADC}} - Z_{\text{AZ}} = 2^{r_{\text{ADC}}} \cdot \frac{V_{\text{ADC}\_\text{DIFF}}}{V_{\text{ADC}\_\text{REF}}}$$
(4)

# 2.2 Digital Value Range Zooming (ZSSC3138 only)

The digital zooming feature is available for the ZSSC3138 only. The result of the A/D conversion  $Z_{CORR}$ , which is the input value for the signal conditioning formula, depends on the resolution setting  $r_{ADC}$  ranging from 13 to 16 bit resolution. Raw values acquired with resolutions of 15 and 16 bits must be mapped to the 13 **or** 14 bit resolution range for further calculations. This is done by different methods depending on the data to be measured:

- SSC+ and SSC- measurements for diagnostic checks are always shifted to 13 bits.
- The temperature measurement value (Z<sub>CORR\_T</sub>) is divided by 4.
- The bridge sensor (BR) measurement auto-zero corrected data (Z<sub>CORR</sub>) must be moved in the +/- 2<sup>15</sup> range (see Table 2.1) by subtraction of the offset determined in configuration register CFGAPP:BROFFS (see Table 5.4). Minimum and maximum input data (span of Z<sub>CORR</sub> raw data) should have 14-bit or slightly higher resolution (16384 ADC counts) for proper calibration coefficients calculation.

#### AD conversion result segmentation calculation (only if $r_{ADC} = 15$ or 16 bit)

$$Z_{CORR OUT} = Z_{CORR} - BROFFS * 2^{13}$$
 with BROFFS  $\in [0; 7]$  (5)

Where

Z<sub>CORR</sub> Raw input main channel A/D result for measured value (auto-zero compensated; D8<sub>HEX</sub> and D9<sub>HEX</sub> commands)

Z<sub>CORR\_OUT</sub> Raw main channel A/D result for measured value (auto-zero compensated), mapped in range given in Table 2.1

$$Z_{CORR\_TOUT} = \frac{Z_{CORR\_T}}{4}$$
(6)

Where

Z<sub>CORR\_T</sub> Raw temperature input A/D result for measured value (auto-zero compensated)

Z<sub>CORR\_TOUT</sub> Raw temperature A/D result for measured value (auto-zero compensated), mapped in range [-2<sup>14</sup>; 2<sup>14</sup>)

**Note:** All raw data acquiring commands (Dx commands listed in Table 4.1) do not process the shifting procedure, and therefore 15 and 16 bit results are read out. Therefore, the acquired data must be processed according to the  $Z_{CORR_OUT}$  and  $Z_{CORR_TOUT}$  formulas above in the following sequence before calculation of the calibration coefficients:

- 1. Raw calibration data acquisition
- 2.  $Z_{CORR_OUT}$  calculation for the main channel data and the  $Z_{CORR_T}$  calculation for temperature data
- 3. Calibration coefficients calculation using calculated corrected raw data

**Important:** Results of the ADC conversion  $Z_{CORR_OUT}$  greater than +32767 counts (15 bits) will result in negative read-out values and a wrong analog output voltage for AOUT. In this case, a greater offset BROFFS, adjusted ADC Range Shift, or lower gain should be used.

<sup>© 2019</sup> Renesas Electronics Corporation

|                   |                                  | ADC Range Shift |       |        |       |       |       |       |       |  |
|-------------------|----------------------------------|-----------------|-------|--------|-------|-------|-------|-------|-------|--|
| ADC<br>Resolution | Data                             | 1/2             |       | 3/4    |       | 7/8   |       | 15/16 |       |  |
|                   |                                  | Min             | Max   | Min    | Max   | Min   | Max   | Min   | Max   |  |
| 16 bits           | Z <sub>CORR</sub>                | -32768          | 32767 | -16384 | 49151 | -8192 | 57343 | -4096 | 61439 |  |
| 15 bits           | (D8_{HEX} and D9_{HEX} commands) | -16384          | 16383 | -8192  | 24575 | -4096 | 28671 | -2048 | 30719 |  |
| 16 bits           | 7                                | -32768          | 32767 | -16384 | 32767 | -8192 | 32767 | -4096 | 32767 |  |
| 15 bits           | Z <sub>CORR_OUT</sub>            | -16384          | 16383 | -8192  | 24575 | -4096 | 28671 | -2048 | 30719 |  |

#### Table 2.1 Valid Data Ranges for 15-bit and 16-bit ADC Resolution

**Recommendation:** To avoid possible ADC saturation, perform a check on the ADC raw data ( $D0_{HEX}$  and  $D1_{HEX}$  commands). For results close to the limits [0-2<sup>res</sup>), a lower gain or adjusted ADC Range Shift should be used.

### 2.3 Signal Conditioning Formula

The digital raw value  $Z_{CORR}$  for the measured bridge sensor signal is processed with a conditioning formula to remove offset and temperature dependency and to compensate nonlinearity up to the 3<sup>rd</sup> order. The signal conditioning equation is processed by the CMC and is defined as follows:

 $\Rightarrow$  Range definition of inputs

$$Z_{\text{CORR}} \in \left[-2^{r_{\text{ADC}}}; 2^{r_{\text{ADC}}}\right)$$
(7)

$$Z_{\text{CORR}_{T}} \in \left[-2^{r_{\text{ADC}}-1}; 2^{r_{\text{ADC}}-1}\right)$$
(8)

#### Where

Z<sub>CORR</sub> Raw A/D conversion result for bridge sensor signal (auto-zero compensated)

r<sub>ADC</sub> Resolution of A/D conversion (13 or 14 bit)

Z<sub>CORR\_T</sub> Raw A/D conversion result for calibration temperature (auto-zero compensated)

 $\Rightarrow$  Conditioning Equations

$$Y = \frac{Z_{\text{CORR}} + c_0 + 2^{-(r_{\text{ADC}} - 1)}c_4 Z_{\text{CORR}_T} + 2^{-2(r_{\text{ADC}} - 1)}c_5 Z_{\text{CORR}_T}^2}{c_1 + 2^{-(r_{\text{ADC}} - 1)}c_6 Z_{\text{CORR}_T} + 2^{-2(r_{\text{ADC}} - 1)}c_7 Z_{\text{CORR}_T}^2} \quad Y \in [0; 1)$$
(9)

$$S = Y \cdot \left(1 - 2^{-15}c_2 - 2^{-15}c_3\right) + 2^{-15}c_2Y^2 + 2^{-15}c_3Y^3 \quad S \in [0; 1)$$
(10)

#### Where

Conditioning coefficients stored in EEPROM registers 0 to 7:  $c_i \in [-2^{15}; 2^{15})$ , two's complement.

- c<sub>0</sub> Bridge offset
- c<sub>1</sub> Bridge gain
- c<sub>2</sub> Non-linearity correction 2<sup>nd</sup> order
- c<sub>3</sub> Non-linearity correction 3<sup>rd</sup> order
- c<sub>4</sub> Temperature coefficient for bridge offset 1<sup>st</sup> order
- c<sub>5</sub> Temperature coefficient for bridge offset 2<sup>nd</sup> order
- c<sub>6</sub> Temperature coefficient for gain 1<sup>st</sup> order
- c<sub>7</sub> Temperature coefficient for gain 2<sup>nd</sup> order

The first equation compensates the offset and fits the gain including its temperature dependence. The nonlinearity is then corrected for the intermediate result Y. The result of these equations is a non-negative value S for measured bridge sensor signal in the range [0; 1). Note that the conditioning coefficients  $c_i$  are positive or negative values in two's complement.

# 2.4 Fitting Conditioning Result to Analog or Digital Output

The analog output is generated by a 5632-step D/A converter. This guarantees 12-bit analog output resolution for a typical output range of 10-to-90%  $V_{DDA}$  or larger. For the calibration of the conditioning coefficients, the target output values must be fitted to that DAC resolution.

The fitting factor is 0.6875 =  $\begin{pmatrix} 5632/2^{13} \end{pmatrix}$  and is applied to the normalized target values  $S \in [0; 1]$ .

Note that this fitting is supported by the ZSSC313x calibration software, but *fitting is not included in RBIC1.DLL*. Refer to *ZSSC313x Technical Note – Calibration DLL Description* for stand-alone usage of the DLL.

The conditioned 15-bit value S is continuously written to the output register of the digital serial interface during the measurement cycle and can be readout via  $I^2C^{TM}$  or OWI communication. Note, if only digital ouput via  $I^2C^{TM}$  or OWI is used, fitting S to the DAC range is not advisable. Instead the full 15-bit resolution/accuracy should be used.

# 2.5 Digital Filter Function

The ZSSC313x offers a digital (averaging) low-pass filter for the analog output signal at the AOUT pin. The output value is filtered with the integrating coefficient LPFAVRG and the differential coefficient LPFDIFF (refer to section 5.2). Note that setting the coefficients LPFAVRG and LPFDIFF to 0 disables the filter function.

The filter function is implemented as follows:

⇒ Digital Filter Function

$$S_{OUT,0} = S_0 \tag{11}$$

$$S_{OUT,i} = S_{OUT,i-1} + (S_i - S_{OUT,i-1}) \cdot \frac{LPFDIFF + 1}{2^{LPFAVRG}} \qquad i>0; \qquad S_{OUT,i} \in [0;1)$$
with LPFAVRG, LPFDIFF  $\in [0;7]$ 
(12)

Where

S<sub>i</sub> Conditioned output value (see section 2.3)

S<sub>OUT,I</sub> Filtered output value

LPFAVRG Low-pass filter coefficient stored in EEPROM: averaging filter coefficient

LPFDIFF Low-pass filter coefficient stored in EEPROM: differential filter coefficient

The result of the filter function is a non-negative value  $S_{OUT,i}$  in the range [0; 1), which is used for continuously updating the analog output value during the measurement cycle.

**Important:** For proper function, ensure that the factor  $\frac{\text{LPFDIFF}+1}{2^{\text{LPFAVRG}}}$  never becomes larger than 1.

## 2.6 Analog Output Signal Range and Limitation

The filtered conditioning result  $S_{OUT}$  for the measured bridge signal is output at the analog output pin AOUT with a resolution greater than 12 bits. The analog output voltage is generated using a resistor-string DAC with 5632 steps, of which 5120 steps (256 to 5375) can be addressed. Consequently an adjustable range from 5% to 95% of the supply voltage is guaranteed, including all possible tolerances.

$$V_{OUT\_MIN} = (V_{VDDE} - V_{VSSE}) \frac{256}{5632} \qquad V_{OUT\_MAX} = (V_{VDDE} - V_{VSSE}) \frac{5375}{5632}$$
(13)

Setting the analog output outside the allowed range (for example via the SET\_DAC command) will result in entering the diagnostic mode (DM) and setting the output to the LDR (Lower Diagnostic Range).

Note that the limit setting registers 8 and 9 are shared with the digital filter configuration (the 3 LSBs).



Figure 2.1 Accessable Output Signal Range and Limitation

The ZSSC313x offers an output limitation function for the analog output  $S_{OUT}$  which clips the output signal with the configurable limits AOUTMIN and AOUTMAX (refer to section 5.2).

#### $\Rightarrow$ Analog Output Limitation

$$S_{AOUT}(S_{OUT} > AOUTMAX) = AOUTMAX$$
(14)  
$$S_{AOUT}(S_{OUT} > AOUTMAX) = S_{AOUTMAX}$$
(15)

$$S_{AOUT}(S_{OUT} \in [AOUTMIN; AOUTMAX]) = S_{OUT}$$

$$S_{AOUT}(S_{OUT} < AOUTMIN) = AOUTMIN$$

$$AOUTMIN, AOUTMAX \in [256; 5375]$$

$$= [100_{HEX}; 14FF_{HEX}]$$
(15)
(15)
(15)

Where

| S <sub>OUT</sub>  | Conditioned and filtered output value (see section 2.3 and 2.5) |
|-------------------|-----------------------------------------------------------------|
| S <sub>AOUT</sub> | Clipped analog output value                                     |
| AOUTMIN           | Analog output limit stored in EEPROM: lower analog output limit |
| AOUTMAX           | Analog output limit stored in EEPROM: upper analog output limit |

The analog output voltage  $V_{AOUT}$  is ratiometric to the power supply and can be calculated using equation (17):

$$V_{AOUT} = \left(V_{VDDE} - V_{VSSE}\right) \cdot \frac{S_{AOUT}}{5632}$$
(17)

Where

S<sub>AOUT</sub> Conditioned, filtered and clipped output value

V<sub>AOUT</sub> Analog output voltage

 $V_{\text{VDDE}},\,V_{\text{VSSE}}$  Potential at VDDE and VSSE pins

Note that the readout of measured values in NOM via  $I^2C^{TM}$  or OWI delivers conditioned but unfiltered and unclipped values for S.

# 3 Serial Digital Interfaces

# 3.1 General Description

The ZSSC313x includes a serial digital  $I^2C^{TM}$  interface and a ZACwire<sup>TM</sup> interface for one-wire communication (OWI). The digital interfaces allow programming the EEPROM to configure the application mode for the ZSSC313x and to calibrate the conditioning equations. It also provides the readout of the conditioning results as a digital value. The ZSSC313x always works as a slave.

 $I^2C^{TM}$  access to the ZSSC313x is available in all operation modes independent of the programmed configuration. The  $I^2C^{TM}$  interface is enabled after power-on and a short initialization phase. In Normal Operation Mode (NOM), the result values for the bridge sensor signal can be read out.

For OWI communication, there are four possible access modes during NOM selectable by the ADJREF:IFOWIM bits. A mode with continuous OWI access and two startup window modes are available. The startup window modes differ in the analog output behavior: with simultaneous analog output or without analog output. The fourth option is to lock OWI access; in this case, communication is only available via  $I^2C^{TM}$ .

Transmitting the command START\_CM enables the Command Mode (CM). In CM, either communication protocol can be used; all commands are available to process calibration. EEPROM write access via  $I^2C^{TM}$  is always available in CM. The EEPROM lock bit only affects EEPROM write access via OWI communication (see section 3.4.2).

In Diagnostic Mode (DM), both communication protocols can be used to read an error code to identify the error source. A non-configured device, identified by a non-consistent EEPROM signature, starts up in DM. Because the analog output pin AOUT is driven to the lower diagnostic range in DM, the analog output must be overwritten when starting communication using OWI communication. Starting CM from DM by transmitting the START\_CM command is possible by using  $I^2C^{TM}$  or OWI communication.

In NOM, CM, and DM, an alternating use of communication protocols is permitted.

# 3.1.1 Command Structure

A command consists of a device address byte and a command byte. Some commands (e.g. writing data into EEPROM) also include two data bytes. The command structure is independent from the communication protocol used. Refer to section 1.3 for details of working modes and section 4 for command descriptions.

# 3.1.2 Addressing

Addressing is supported by  $I^2C^{TM}$  and OWI communication protocol. Every slave connected to the master responds to a defined address. After generating the start condition, the master sends the address byte containing a 7-bit address followed by a data direction bit (R/W). "0" indicates a transmission from master to slave (WRITE); "1" indicates a data request (READ). The addressed slave answers with an acknowledge bit ( $I^2C^{TM}$  only). All other slaves connected to the master ignore this communication.

The ZSSC313x always responds to its general ZSSC313x slave address, which is  $78_{HEX}$  (7bit). Via EEPROM programming, it is possible to allocate and activate an additional unique slave address within the range  $70_{HEX}$  to 7F<sub>HEX</sub> to the ZSSC313x. In this case, the device recognizes communication on both addresses, on the general one and on the additional one.

#### 3.1.3 Read-Request

There are two general methods/requests for reading data from the ZSSC313x:

- Digital read out
  - → (Continuously) reading the conditioned result in NOM via I<sup>2</sup>C<sup>TM</sup> or via OWI communication

During the measurement cycle, the ZSSC313x transfers the conditioned result for bridge sensor signal into the output registers of the digital interfaces. These data will be sent if a master generates a read-request via  $I^2C^{TM}$  or via OWI. The active measurement cycle is not interrupted by this.

• Calibration and/or configuration tasks via I<sup>2</sup>C<sup>™</sup> or via OWI communication

→ Reading internal data (e.g. EEPROM content) or acquired measurement data in CM

To read internal and/or measurement data from the ZSSC313x in CM, usually a specific command must be sent to transfer this data into the output registers of the digital interfaces. Thereafter the data will be sent if the master generates a read-request.

#### 3.1.4 Communication Verification

In Normal Operation Mode (NOM) and in Command Mode (CM), a read request is answered by return of the data present in the digital interface output registers (2 bytes). Next a check sum is sent (1 byte) followed by the command which is answered (see section 3.2). The check sum and the returned command allow the verification of received data by the master. For details and exceptions, also see section 4.3.

#### 3.1.5 Communication Protocol Selection

Both available protocols,  $I^2C^{TM}$  and OWI, can be active simultaneously, but only one interface can be used at a time.

An OWI communication access is also possible if OWI communication is enabled and analog output is active at the same time (i.e., during the startup window, in Diagnostic Mode, or in Command Mode after START\_CYCx commands). For this, the active output AOUT must be overwritten by the communication master, so generating a stop condition before starting the communication is recommended to guarantee a defined start of communication (refer to Figure 3.9).

# 3.2 Digital Output

A read request is answered by transmitting data from the digital interface output registers.

During the continuous measurement cycle (NOM), digital output via the  $I^2C^{TM}$  interface sends the 15-bit bridge sensor value. The MSB carries the diagnostic status (ERR). Data validation is available by reading an additional check sum byte. The data is updated continuously when a new conditioned value is calculated.

Figure 3.1 <sup>2</sup>C<sup>™</sup> Read Request during Normal Operation Mode

|       | Device Address      |     | Bridge Ser                                         | isor Signal |      | Validation |                   |     |  |
|-------|---------------------|-----|----------------------------------------------------|-------------|------|------------|-------------------|-----|--|
| Byte  |                     |     | High Byte                                          | Low Byte    |      | High Byte  | Low Byte          |     |  |
|       | Address             | EBB | Bridge sensor signal<br>(conditioned 15-bit value) |             |      | check sum  | 00 <sub>HEX</sub> |     |  |
| Value | 78 <sub>HEX</sub> 1 | 1 0 | MSB                                                | LS          | SB M | SB LSB     | MSB               | LSB |  |

During Diagnostic Mode (DM, see section 1.3.3), the diagnostic status bit (ERR) is set to "1." An error code is also transmitted to identify the failure source.

Figure 3.2  $f^2 C^{TM}$  or OWI Read Request in Diagnostic Mode

|         | Device Address      |   | Bridge Ser | isor Signal | Validation |  |                   |     |
|---------|---------------------|---|------------|-------------|------------|--|-------------------|-----|
| Byte    |                     |   | High Byte  | Low Byte    | High Byte  |  | Low Byte          |     |
| Address |                     |   |            | r Code      | check sum  |  | 00 <sub>HEX</sub> |     |
| Value   | 78 <sub>HEX</sub> 1 | 1 | MSB        | SB LSE      |            |  | MSB               | LSB |

In Command Mode (CM) a 2-byte answer is generated for every received command. A 1-byte check sum is added followed by the command that is being answered. The check sum and the command echo allow verification of received data by the master. For details and exceptions, see section 4.3.

Figure 3.3 <sup>P</sup>C<sup>™</sup> or OWI Read Request Answering a Command (CM)

|       | Device Address    |     | Ans                | Validation |      |        |      |            |
|-------|-------------------|-----|--------------------|------------|------|--------|------|------------|
| Byte  |                   |     | High Byte          | Low Byte   | Hig  | h Byte | L    | .ow Byte   |
|       | Address           | R/W | Response (2 bytes) |            | cheo | ck sum | Corr | nmand Echo |
| Value | 78 <sub>HEX</sub> | 1   | MSB                | LSE        | MSB  | LSB    | MSB  | LSB        |

# 3.3 I<sup>2</sup>C<sup>™</sup> Protocol

For  $I^2C^{TM}$  communication, a data line (SDA) and a clock line (SCL) are required.

Figure 3.4 Principles of I<sup>2</sup>C<sup>™</sup> Protocol



The  $I^2C^{TM}$  communication and protocol used are defined as follows:

#### Idle Period

When the bus is inactive, SDA and SCL are pulled-up to supply voltage  $V_{VDDA}$ .

#### Start Condition

A high-to-low transition on SDA while SCL is at the high level indicates a start condition. Every command must be initiated by a start condition sent by a master. A master can always generate a start condition.

#### Stop Condition

A low-to-high transition on SDA while SCL is at the high level indicates a stop condition. A command must be closed by a stop condition to start processing the ZSSC313x internal command routine. The ZSSC313x changes to inactive interface mode during processing.

#### Valid Data

Data is transmitted in bytes (8 bits) starting with the most significant bit (MSB). Each byte transmitted is followed by an acknowledge bit. Transmitted bits are valid if after a start condition, SDA maintains a constant level during a high period of SCL. The SDA level must change only when the clock signal at SCL is low.

#### Acknowledge

An acknowledge bit after a transmitted byte is required. The master must generate an acknowledge-related clock pulse. The receiver (slave or master) pulls-down the SDA line during the acknowledge clock pulse. If no acknowledge is generated by the receiver, a transmitting slave will remain inactive. A transmitting master can abort the transmission by generating a stop condition and can then repeat the command.

A receiving master must signal the end of transfer to the transmitting slave by not generating an acknowledge bit and afterwards transmitting a stop condition.

#### Write Operation

During transmission from master to slave (WRITE), the device address byte is followed by a command byte and, depending on the transmitted command, up to 2 optional data bytes. The internal microcontroller evaluates the received command and processes the related routine.



Figure 3.5  $f^2 C^{TM}$  Write Operation

#### Read Operation

After a data request from master to slave by sending a device address byte including a set-data-direction bit, the slave answers by sending data from the interface output registers. The master must generate the transmission clock on SCL, acknowledges after each data byte (except after the last one), and then the stop condition.

A data request is answered by the interface module itself and consequently does not interrupt the current process of the internal microcontroller.

The data in the output registers is sent continuously until a missed acknowledge occurs or a stop condition is detected. After transmitting all available data, the slave starts repeating the data.

During normal operation, measurement cycle data is continuously updated with conditioning results. To get other data from the slave (e.g., EEPROM content) a specific command must be sent before the data request to initiate the transfer of this data to the interface output registers. This command does interrupt the current process of the internal microcontroller, e.g. the active measurement cycle.

Figure 3.6  $\int C^{TM}$  Read Operation (Data Request)



Figure 3.7 Timing  $l^2 C^{TM}$  Protocol



# Table 3.1Timing $l^2 C^{TM}$ Protocol

| Nr. | Parameter                                      | Symbol                  | min | typ | Max | Unit | Conditions              |
|-----|------------------------------------------------|-------------------------|-----|-----|-----|------|-------------------------|
| 1   | SCL clock frequency                            | f <sub>SCL</sub>        |     |     | 400 | kHz  | f <sub>OSC</sub> ≥ 2MHz |
| 2   | Bus free time between start and stop condition | t <sub>I2C_BF</sub>     | 1.3 |     |     | μS   |                         |
| 3   | Hold time start condition                      | ti2C_HD_STA             | 0.6 |     |     | μS   |                         |
| 4   | Setup time repeated start condition            | t <sub>I2C_SU_STA</sub> | 0.6 |     |     | μS   |                         |
| 5   | Low period SCL/SDA                             | t <sub>I2C_L</sub>      | 1.3 |     |     | μS   |                         |
| 6   | High period SCL/SDA                            | t <sub>I2C_H</sub>      | 0.6 |     |     | μS   |                         |
| 7   | Data hold time                                 | t <sub>I2C_HD_DAT</sub> | 0   |     |     | μS   |                         |
| 8   | Data setup time                                | t <sub>I2C_SU_DAT</sub> | 0.1 |     |     | μS   |                         |
| 9   | Rise time SCL/SDA                              | t <sub>I2C_R</sub>      |     |     | 0.3 | μS   |                         |
| 10  | Fall time SCL/SDA                              | t <sub>I2C_F</sub>      |     |     | 0.3 | μS   |                         |
| 11  | Setup time stop condition                      | t <sub>I2C_SU_STO</sub> | 0.6 |     |     | μS   |                         |
| 12  | Noise interception SDA/SCL                     | t <sub>I2C_NI</sub>     |     |     | 50  | ns   | Spike suppression       |

## 3.4 One-Wire Communication (OWI)

The ZSSC313x utilizes IDT's ZACwire<sup>TM</sup> interface, a digital interface concept for one-wire communication (OWI). It combines a simple and easy protocol adaptation with cost-saving pin sharing. The OWI communication principle is derived from the  $l^2C^{TM}$  protocol, so becoming familiar with the  $l^2C^{TM}$  protocol is recommended for an understanding of OWI communication.

Both the analog voltage output for normal operation and the one-wire digital interface for calibration use the same pin AOUT. This enables "end of line" calibration; no additional pins are required to digitally calibrate a finished assembly.

#### 3.4.1 **Properties and Parameters**

The ZSSC313x works as an OWI slave. An external master must control the communication by transmitting commands or data requests. Figure 3.8 explains the physical OWI connection in principle. Note that pulling up the OWI connection line must be done externally. There is no guarantee for using the ZSSC313x internal pull-up. In addition, it might be necessary to implement a master push-pull driver to overwrite an analog output voltage at pin AOUT ( $I_{OUT,max} = 20mA$ ).

OWI communication is self-locking (synchronizing) on the master's communication speed in the range of the defined OWI bit time, which is guaranteed for the ZSSC313x's clock frequency in the range of 2 to 4MHz.

| Nr. | Parameter                 | Symbol                       |               | Unit             | Conditions                                                                                |
|-----|---------------------------|------------------------------|---------------|------------------|-------------------------------------------------------------------------------------------|
| 1   | OWI bit time              | t <sub>owi,BIT</sub>         | 0.04 to 4     | ms               | $t_{OWI,BIT} = 5 * R_{OWI,PULLUP} * C_{OWI,LINE}$<br>Guaranteed for $f_{OSC} = 2$ to 4MHz |
| 2   | Pull-up resistance master | R <sub>OWI,PULLUP</sub>      | 3.3 (typical) | kΩ               |                                                                                           |
| 3   | OWI line resistance       | <b>R</b> <sub>OWI,LINE</sub> | <0.01         | Rowi,pullup      |                                                                                           |
| 4   | OWI load capacitance      | COWI,LINE                    | 50 (typical)  | nF               | Total OWI line load                                                                       |
| 5   | Voltage level LOW         | V <sub>OWI,LOW</sub>         | 0.2           | V <sub>DDA</sub> | Min V <sub>DDA</sub> is 4.2V @ 4.5V V <sub>DDE</sub>                                      |
| 6   | Voltage level HIGH        | V <sub>OWI,HIGH</sub>        | 0.75          | V <sub>DDA</sub> | Max V <sub>DDA</sub> is 5.5V @ 5.5V V <sub>DDE</sub>                                      |

#### Table 3.2 OWI Interface Parameters

Figure 3.8 Block Schematic of an OWI Connection



#### 3.4.2 OWI Communication Access

OWI communication must be started when the ZSSC313x is enabled for reception. This depends on the configured OWI mode ADJREF:IFOWIM (see section 5.2). There are two OWI modes available with a startup window (nominal 52700 internal frequency clocks) after power-on and one continuous OWI communication mode. There is also a selectable mode in which OWI communication is completely disabled.

#### • OWI communication continuously enabled (OWIENA)

OWI access remains always active at AOUT pin; the analog output is disabled. In Normal Operation Mode (NOM) the bridge sensor signal output can be readout with a cyclic read request. Command Mode (CM) can always be started by sending the command START\_CM.

#### • OWI startup window (OWIWIN)

OWI access is enabled during the startup window. The OWI master must send the START\_CM command during the startup window to interrupt the start of analog output and to switch to CM.

Analog voltage output starts if the startup window expires without receiving a valid START\_CM command, and therefore OWI access is disabled. A cyclic readout of bridge sensor signal via OWI in NOM is not available.

#### OWI startup window with analog voltage output (OWIANA)

OWI access is enabled during the startup window. The analog voltage output starts immediately after power-on (maximum 5ms) simultaneously with the OWI startup window. For switching to CM, the OWI master must overwrite the active analog voltage output to send the START\_CM command. This also ends the analog voltage output.

OWI access is disabled if the startup window expires without receiving a valid START\_CM command. A cyclic readout of the bridge sensor signal via OWI in NOM is not available.

#### OWI communication disabled (OWIDIS)

OWI access is not possible. In this mode, access to ZSSC313x is only available via the I<sup>2</sup>C<sup>™</sup> interface.

In Command Mode (CM), OWI communication is always possible. After certain commands requesting an analog output at the AOUT pin, the OWI master must overwrite the analog voltage output for further communication.

In Diagnostic Mode (DM), OWI communication is also possible. If the AOUT pin is driven to the Lower Diagnostic Range (LDR), again the OWI master must overwrite this voltage level for communication. Note that an unconfigured ZSSC313x with an invalid EEPROM signature always starts in DM.

#### 3.4.3 OWI Protocol

OWI communication is always initiated by a master. Transmission starts with an address byte including a read/write bit to define the direction of the following byte transfer.

The OWI protocol is defined as follows:

#### Idle Period

During inactivity of the bus, the OWI communication line is pulled-up to supply voltage  $V_{\text{VDDE}}$  by an external resistor.

#### Start Condition

When the OWI communication line is in idle mode, a low pulse with a minimum width of 10µs<sup>\*</sup> and then a return to high indicates a start condition. Every command must be initiated by a start condition sent by a master. A master can generate a start condition only when the OWI line is in idle mode.

#### Stop Condition

A constant level at the OWI line (no transition from low to high or from high to low) for at least twice the period of the last transmitted valid bit indicates a stop condition. Without considering the last bit-time (secure stop condition), a stop condition is generated with a constant level at the OWI line for at least 20ms.

The master finishes a transmission by changing back to the high level (idle mode). Every command (see the subsequent "Write Operation" section) must be closed by a stop condition to start processing the command. The master must interrupt a sending slave after a data request (see the subsequent "Read Operation" section) by clamping the OWI line to the low level for generating a stop condition.

In the case of an active analog voltage output at the AOUT pin, the output level must be overwritten by the OWI master. For example, this can occur if the OWI communication is started in the OWI startup window with a simultaneous analog voltage output. To ensure correct communication, first generate a stop condition (see Figure 3.9) before sending the first command (e.g., START\_CM). After the ZSSC313x receives this first command, the analog output is disabled and OWI communication functions without sending additional sequences further on.

# Figure 3.9 Example of OWI and Actively Driven AOUT – Starting OWI Communication with a Stop Condition



#### Valid Data

Data is transmitted in bytes (8 bits) starting with the most significant bit (MSB). Transmitted bits are recognized after a start condition at every transition from low to high at the OWI line. The value of the transmitted bit depends on the duty ratio between the high phase and high/low period (bit period  $t_{OWI,BIT}$  in Figure 3.12). A duty ratio greater than 1/8 and less than 3/8 is detected as "0"; a duty ratio greater than 5/8 and less than 7/8 is detected as "1." The bit period of consecutive bits must not change by more than a factor of 2 because the stop condition is detected in this case.

<sup>10</sup> $\mu$ s is the minimum t<sub>OWI,STA</sub> that guarantees the OWI start condition in the range f<sub>OSC</sub> = 2 to 4MHz.

<sup>© 2019</sup> Renesas Electronics Corporation

#### • Write Operation

During transmission from master to slave (WRITE), the address byte is followed by a command byte and, depending on the transmitted command, by an optional 2 data bytes. The internal microcontroller evaluates the received command and processes the requested routine. Figure 3.10 illustrates the writing of a command with two data bytes and without data bytes. See section 4.1 for details of the command set.

#### Figure 3.10 OWI Write Operation



#### Read Operation

After a data request from the master to the slave by sending an address byte including a set data direction bit, the slave answers by sending data from the interface output registers. The slave generates the data bits with a bit period equal to the last received bit (R/W bit). The master must generate a stop condition after receiving the requested data.

A data request is answered by the interface module itself and consequently does not interrupt the current process of the internal microcontroller.

To get certain data from the slave (e.g. EEPROM content), the appropriate command must be sent before the data request to initiate the transfer of this data into the interface output registers. This command does interrupt the current operation of the internal microcontroller and consequently also an active measurement cycle.

The data in the output registers is sent continuously until a stop condition is detected, after transmitting all available data, the slave starts repeating the data. Note that during the active measurement cycle, data is continuously updated with conditioned results.

#### Figure 3.11 OWI Read Operation



OWI protocol timing and parameters are specified in Figure 3.12 and in Table 3.3.

#### Figure 3.12 OWI Protocol Timing



#### Table 3.3 OWI Protocol Parameters

| Parameter                                                                                                                                                                                                                                       | Symbol                   | Min   | Тур  | Max   | Unit                 | Conditions                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------|------|-------|----------------------|-----------------------------------------------------------|
| Bus free time                                                                                                                                                                                                                                   | towi,idle                | 25    |      |       | μS                   | Between stop and start conditions                         |
| Hold time start condition                                                                                                                                                                                                                       | t <sub>owi,sta</sub>     | 10    |      |       | μS                   |                                                           |
| Bit time <sup>1)</sup>                                                                                                                                                                                                                          | t <sub>OWI,BIT</sub>     | 20    |      | 8000  | μS                   | Min: $f_{OSC} = 4MHz$ ; max: $f_{OSC} = 2MHz$             |
| Duty ratio bit "0"                                                                                                                                                                                                                              | t <sub>OWI,0</sub>       | 0.125 | 0.25 | 0.375 | towi_bit             |                                                           |
| Duty ratio bit "1"                                                                                                                                                                                                                              | towi,1                   | 0.625 | 0.75 | 0.875 | towi_bit             |                                                           |
| Hold time stop condition                                                                                                                                                                                                                        | towi,sto                 | 2.0   | 1.0  |       | t <sub>owi_віт</sub> | Depends on the bit time of the last valid transmitted bit |
| Bit time deviation                                                                                                                                                                                                                              | t <sub>OWI,BIT,DEV</sub> | 0.55  | 1.0  | 1.5   | t <sub>OWI_BIT</sub> | Current bit time to previous bit time                     |
| <ol> <li>This bit time range is achievable with different frequency adjustments for minimum and maximum value.<br/>OWI communication works independently of frequency adjustment with a bit time in the range specified inTable 3.2.</li> </ol> |                          |       |      |       |                      |                                                           |

# 4 Interface Commands

# 4.1 Command Set

All commands are available for  $I^2 C^{TM}$  and OWI communication, but only in Command Mode (CM). CM is initiated by sending the command START\_CM [72 D1]<sub>HEX</sub>.

Every received command is answered. The answer consists of 2 bytes for the requested data or a validation code, 1-byte check sum, and 1-byte command echo. See Table 4.1 for exceptions (also refer to section 4.3).

EEPROM programming must be enabled by sending the EEP\_WRITE\_EN command [6C F7 42]<sub>HEX</sub>.

During a running measurement cycle in NOM or in CM after START\_CYCx and START\_ADx commands, it is mandatory to abort the measurement cycle before transmitting the next command. For safe communication, it is recommended that further communication starts with a repetition of the START\_CM command. This does not apply to the read operations for getting measured values.

#### Table 4.1Command Set

Note: See table notes at the end of the table. See Table 4.2 for a summary of responses to commands.

| Command<br>(HEX) | Data | Command             | Comments                                                      | Processing<br>Time<br>@ f <sub>osc</sub> =3MHz |
|------------------|------|---------------------|---------------------------------------------------------------|------------------------------------------------|
| 01               |      | START_CYC_EEPOWI    | Start measurement cycle including initialization from EEPROM. | 350µs                                          |
|                  |      |                     | OWI mode OWIENA is activated (refer to Table 5.5).            |                                                |
| 02               |      | START_CYC_RAMOWI    | Start measurement cycle including initialization from RAM.    | 220µs                                          |
|                  |      |                     | OWI mode OWIENA is activated (refer to Table 5.5).            |                                                |
| 03               |      | START_CYC_EEPANA    | Start measurement cycle including initialization from EEPROM. | 350µs                                          |
|                  |      |                     | OWI mode OWIANA is activated (refer to Table 5.5).            |                                                |
| 04               |      | START_CYC_RAMANA    | Start measurement cycle including initialization from RAM.    | 220µs                                          |
|                  |      |                     | OWI mode OWIANA is activated (refer to Table 5.5).            |                                                |
| 05               |      | START_CYC_EEPOWIDIS | Start measurement cycle including initialization from EEPROM. | 350µs                                          |
|                  |      |                     | OWI mode OWIDIS is activated (refer to Table 5.5).            |                                                |
| 06               |      | START_CYC_RAMOWIDIS | Start measurement cycle including initialization from RAM.    | 220µs                                          |
|                  |      |                     | OWI mode OWIDIS is activated (refer to Table 5.5).            |                                                |
| 07               |      | START_CYC_EEP       | Start measurement cycle including initialization from EEPROM. | 350µs                                          |
| 08               |      | START_CYC_RAM       | Start measurement cycle including initialization from RAM.    | 220µs                                          |
| 10 to 1E         |      | READ_RAM            | Read data from RAM addresses $00_{HEX}$ through $0E_{HEX}$ .  | 50µs                                           |

| Command<br>(HEX) | Data    | Command           | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Processing<br>Time<br>@ fosc=3MHz               |
|------------------|---------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| 30 to 43         |         | READ_EEP          | Read data from EEPROM addresses $00_{HEX}$ through $13_{HEX}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 50µs                                            |
| 50               |         | ADJ_OSC_ACQ       | Use this command with OWI communication only!<br>Acquire frequency ratio (f <sub>OSC</sub> / f <sub>OWI</sub> ) where<br>f <sub>OSC</sub> is the frequency of internal oscillator<br>f <sub>OWI</sub> is the OWI communication frequency<br>Use this for adjusting the internal oscillator frequency via<br>ADJREF:OSCADJ (see section 4.4.3).                                                                                                                                                                                                                                                         | 50µs                                            |
| 60               | 2 bytes | SET_DAC           | Set analog output AOUT to value defined by data bytes.<br>Important note: If the data byte is outside the allowed<br>range of $0100_{\text{HEX}}$ to $14FF_{\text{HEX}}$ , the IC will enter DM and<br>output the LDR (Lower Diagnostic Range). See section<br>2.6.<br>The AOUT pin goes into tri-state during processing of the<br>command.                                                                                                                                                                                                                                                           | 40µs                                            |
| 61               | 2 bytes | START_AD_CNT      | Process <n> times A/D conversion for bridge sensor<br/>signals and for calibration temperature including auto-<br/>zero compensation (see section 4.4.2).<br/>data[15:0] is number <n> of measurements to process.<br/>Digital Low-Pass Filter averaging coefficient LPFAVRG<br/>from RAM is applied.<br/>Returns most recent two result values (Bridge, Calibration<br/>Temperature) while processing measurement. Last<br/>values remain if measurement is finished.</n></n>                                                                                                                         | 100μs<br>+<br>(4*n) * A/D<br>conversion<br>time |
| 62               | 2 bytes | START_AD_CNT_AVRG | See section 4.4.2 for details.<br>Process <n> times A/D conversion for bridge sensor<br/>signals and for calibration temperature including auto-<br/>zero compensation (see section 4.4.2).<br/>data[15:3] is number <n> of measurements to process.<br/>data[2:0] is digital Low-Pass Filter averaging coefficient<br/>with range [0; 7]. Note that data[2:0] changes LPFAVRG<br/>in RAM.<br/>Returns most recent two result values (Bridge, Calibration<br/>Temperature) while processing measurement. Last<br/>values remain if measurement is finished.<br/>See section 4.4.2 for details.</n></n> | 100µs<br>+<br>(4*n) * A/D<br>conversion<br>time |
| 65               | 2 bytes | ADJ_OSC_WRI       | Write to RAM and activate Oscillator Adjust value<br>ADJREF:OSCADJ.<br>Returns complete new configuration word ADJREF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 50µs                                            |

| Command<br>(HEX) | Data    | Command      | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Processing<br>Time<br>@ fosc=3MHz |
|------------------|---------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 6C               | 2 bytes | EEP_WRITE_EN | Enable data write to EEPROM.<br>To be sent with data F742 <sub>HEX</sub> .<br>Other data disables EEPROM write.<br>Returns C36C <sub>HEX</sub> if EEPROM programming is enabled.<br>Returns CF6C <sub>HEX</sub> if EEPROM programming is disabled.                                                                                                                                                                                                             | 50µs                              |
| 72               | 1 byte  | START_CM     | Start Command Mode (CM). To be sent with data $D1_{HEX}$ .<br>Returns C372 <sub>HEX</sub> if CM is enabled.<br>Returns Error code if sent during Diagnostic Mode (DM).                                                                                                                                                                                                                                                                                         | 50µs                              |
| 80 to 8E         | 2 bytes | WRITE_RAM    | Write data to RAM addresses $00_{HEX}$ through $0E_{HEX}$ .                                                                                                                                                                                                                                                                                                                                                                                                    | 50µs                              |
| A0 to B2         | 2 bytes | WRITE_EEP    | Write data to EEPROM addresses $00_{\text{HEX}}$ through $12_{\text{HEX}}$ .<br>Note that there is no write access to IDT word at address $13_{\text{HEX}}$ .<br>Returns CF00 <sub>HEX</sub> if EEPROM programming is disabled.                                                                                                                                                                                                                                | 12.5ms                            |
| CO               |         | COPY_EEP2RAM | Copy content of EEPROM address 00 <sub>HEX</sub> through 0E <sub>HEX</sub> to RAM.<br>Restores EEPROM configuration in RAM.<br>Does not process EEPROM signature check.<br>Returns C3C0 <sub>HEX</sub> if command is processed.                                                                                                                                                                                                                                | 130µs                             |
| C3               |         | COPY_RAM2EEP | Copy content of RAM address $00_{HEX}$ through $0E_{HEX}$ to<br>EEPROM.<br>Generates EEPROM signature, writes it to address $F_{HEX}$ .<br>Returns C3C3 <sub>HEX</sub> if copy is successfully processed.<br>Returns CFC3 <sub>HEX</sub> if copy failed.<br>Returns CF00 <sub>HEX</sub> if EEPROM programming is disabled.                                                                                                                                     | 200ms                             |
| C7               |         | REFRESH_EEP  | Refreshes content of EEPROM addresses $00_{HEX}$ through $13_{HEX}$ .<br>Detected 1-bit errors are corrected.<br>If multi-bit error is detected, refresh is not processed.<br>Returns C3C7 <sub>HEX</sub> if refresh is successfully processed.<br>Returns CFC7 <sub>HEX</sub> if refresh failed.<br>Returns CF00 <sub>HEX</sub> if EEPROM programming is disabled.<br>Refresh must be done by user if a wafer product<br>(not assembled tested dice) is used. | 200ms                             |
| C8               |         | GET_EEP_SIGN | Calculate and return EEPROM signature.                                                                                                                                                                                                                                                                                                                                                                                                                         | 150µs                             |
| C9               |         | GEN_EEP_SIGN | Calculate and return EEPROM signature and write it to EPROM address $0F_{HEX}$ .<br>Returns CF00 <sub>HEX</sub> if EEPROM programming is disabled.                                                                                                                                                                                                                                                                                                             | 12.6ms                            |
| CA               |         | GET_RAM_SIGN | Calculate and return RAM signature.                                                                                                                                                                                                                                                                                                                                                                                                                            | 150µs                             |

| Command<br>(HEX) | Data | Command                                                                                                                          | Comments                                                                                                                                       | Processing<br>Time<br>@ fosc=3MHz |
|------------------|------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| CF               |      | ROM_VERSION                                                                                                                      | Get Hardware and ROM revision.                                                                                                                 | 50µs                              |
|                  |      |                                                                                                                                  | ZSSC3131 → 107F <sub>HEX</sub>                                                                                                                 |                                   |
|                  |      |                                                                                                                                  | ZSSC3135 → 1057 <sub>HEX</sub>                                                                                                                 |                                   |
|                  |      |                                                                                                                                  | ZSSC3136 → 1007 <sub>HEX</sub>                                                                                                                 |                                   |
|                  |      |                                                                                                                                  | ZSSC3138 → 105A <sub>HEX</sub>                                                                                                                 |                                   |
| D0               |      | START_AD_BR                                                                                                                      | Start cyclic A/D conversion at bridge sensor channel. <sup>1)</sup>                                                                            | 50µs                              |
| D1               |      | START_AD_T                                                                                                                       | Start cyclic A/D conversion at calibration temperature channel. <sup>1)</sup>                                                                  | +<br>A/D<br>conversion            |
| D2               |      | START_AD_SSCP                                                                                                                    | Start cyclic A/D conversion for positively biased Sensor Short Check. <sup>1)</sup>                                                            | time                              |
| D3               |      | START_AD_SAC         Start cyclic A/D conversion for Sensor Aging Che<br>(bridge common mode voltage measurement). <sup>1)</sup> |                                                                                                                                                |                                   |
| D4               |      | START_AD_BRAZ                                                                                                                    | Start cyclic A/D conversion for auto-zero at bridge sensor channel. <sup>1)</sup>                                                              |                                   |
| D5               |      | START_AD_TAZ                                                                                                                     | Start cyclic A/D conversion for auto-zero at calibration temperature channel. <sup>1)</sup>                                                    |                                   |
| D6               |      | START_AD_SSCN                                                                                                                    | Start cyclic A/D conversion for negatively biased Sensor Short Check. <sup>1)</sup>                                                            |                                   |
| D8               |      | START_AD_BR_AZC                                                                                                                  | Start cyclic A/D conversion at bridge sensor channel including auto-zero. <sup>1)</sup>                                                        |                                   |
| D9               |      | START_AD_T_AZC                                                                                                                   | Start cyclic A/D conversion at calibration temperature channel including auto-zero. <sup>1)</sup>                                              |                                   |
| DA               |      | START_AD_SSCP-SSCN                                                                                                               | Start cyclic A/D conversion for positively minus negatively biased Sensor Short Check. <sup>1)</sup>                                           |                                   |
| DB               |      | START_AD_SAC_AZC                                                                                                                 | Start cyclic A/D conversion for Sensor Aging Check<br>(bridge common mode voltage measurement)<br>including auto-zero. <sup>1)</sup>           |                                   |
|                  |      |                                                                                                                                  | process and return raw conversion result values via I <sup>2</sup> C <sup>™</sup> and OW ication remains enabled during the measurement cycle. | l.                                |

# 4.2 Command Processing

All implemented commands are available for both protocols –  $I^2C^{TM}$  and OWI. If Command Mode (CM) is active, a received valid command interrupts the internal microcontroller (CMC) and starts a routine processing the received command. During this processing time, the interfaces are disabled and transmitted commands are ignored. The processing time depends on the internal system clock frequency. A command always returns data (e.g., register contents, acquired measurement data) to interface output registers, which can be read by a read request.

# 4.3 Digital Output Data in Command Mode

Digital output data in CM consists of two 16-bit words that can be read by an I<sup>2</sup>C<sup>™</sup> or OWI read request. Content of data words depends on the previously received command.

**Output Data Word 1 Output Data Word 2** Mode/ Commands High Byte Low Byte **High Byte** Low Byte Commands with data Requested data check sum Processed command response Commands without data Success code [C3 command]<sub>HEX</sub> check sum Processed command response Reject code [CF command]<sub>HEX</sub> Unknown commands Reject code [CF 00]<sub>HEX</sub> Received command check sum Command processing error Received command Reject code [C0 00]<sub>HEX</sub> check sum START CYC x 15-bit conditioned value, error status (NOM) check sum  $00_{\text{HEX}}$ [01]<sub>HEX</sub>, [02]<sub>HEX</sub> or [03]<sub>HEX</sub>, [04]<sub>HEX</sub> Error code (DM) [05]<sub>HEX</sub>, [06]<sub>HEX</sub> [07]<sub>HEX</sub>, [08]<sub>HEX</sub> (refer to section 3.2) START AD CNT Measured raw Bridge sensor value Measured raw Calibration Temperature value [61]<sub>HEX</sub> START AD CNT AVRG [62]<sub>HEX</sub>

 Table 4.2
 Digital Output Data Resulting from Processed Commands

The check sum is calculated with following formula: check sum =  $FF_{HEX} - (HighByte_{1st_word} + LowByte_{1st_word})_{8LSB}$ .

During running measurement cycle in NOM or in CM after START\_CYC\_x or START\_AD\_x commands, an apparent check sum mismatch can occur. The digital output data, including the check sum, are updated continuously processing these commands. If an update of data is processed during readout of a 16-bit data word, the subsequent readout delivers the new but mismatched check sum. The data word belonging to that new check sum would be read if the master proceeded to read an additional data word. This might allow a check sum protection algorithm. Nevertheless, if the measurement cycle is faster than the digital readout data rate, a check sum evaluation is not applicable.

| Figure 4.1 | Assignment of Check | Sum for Continuously | Updated Data Values |
|------------|---------------------|----------------------|---------------------|
|------------|---------------------|----------------------|---------------------|



# 4.4 Detailed Description for Particular Commands

## 4.4.1 Start Command Mode with START\_CM [72 D1]<sub>HEX</sub>

Starting the Command Mode from Normal Operation Mode or Diagnostic Mode requires transmitting the START\_CM command via  $I^2C^{TM}$  or OWI as shown in Figure 4.2.





The START\_CM command should also be used to stop the measurement cycle after the START\_CYC\_x command  $[0x]_{HEX}$  or after START\_AD commands  $[Dx]_{HEX}$ . Recommendation: For secure operation, send the START\_CM command twice and check success by reading the success code C372<sub>HEX</sub>. Under specific ZSSC313x internal conditions, it is possible that an IC does not answer to its assigned unique slave address. In this case, use the general call address to restart communication access.

# 4.4.2 Acquisition of Raw Measurement Data with Commands START\_AD\_CNT [61]<sub>HEX</sub> and START\_AD\_CNT\_AVRG [62]<sub>HEX</sub>

The START\_AD\_CNT [61]<sub>HEX</sub> and START\_AD\_CNT\_AVRG [62]<sub>HEX</sub> commands are used for synchronized raw data acquisition during the calibration process (snapshot mode). Bridge sensor signal and calibration temperature values are captured concurrently. Especially for mass calibration, it enables a raw data snapshot for all attached devices under temperature drift and pressure leakage conditions.

The START\_AD\_CNT command [61]<sub>HEX</sub> transmits two data bytes containing the A/D conversion cycle count to be processed.

The START\_AD\_CNT\_AVRG command [62]<sub>HEX</sub> transmits two data bytes containing the following parameters:

- data[15:3] is the A/D conversion cycle count to be processed.
- data[2:0] is the digital Low-Pass Filter averaging coefficient AVRG for all measured values. Note that this overwrites the filter coefficient LPFAVRG in RAM.

Data acquisition is low-pass filtered as shown in equation (18):

$$X_{OUT,i} = X_{OUT,i-1} + \frac{(X_i - X_{OUT,i-1})}{2^{AVRG}} \qquad i > 0, \quad AVRG \in [0;7)$$
(18)

The recommended value for the requested conversion cycle count is at least  $(2^{AVRG} + 8)$ .

A/D conversion is done cyclically over both input channels including auto-zero. While measuring, the most recent result values can be read out by read request. No analog output is generated. OWI communication remains enabled during the measurement cycle. When finishing the A/D conversion cycles, the read request delivers final filtered result values for the measured bridge sensor signal and calibration temperature (refer to Table 4.2).

#### 4.4.3 Oscillator Frequency Adjustment with ADJ\_OSC\_ACQ [50<sub>HEX</sub>] and ADJ\_OSC\_WRI [65 data]<sub>HEX</sub>

ADJ\_OSC\_x commands are used to adjust the frequency of the internal oscillator. This frequency is adjustable in the range of 2MHz to 4MHz. It has a directly proportional effect on the A/D conversion time. The internal oscillator frequency can be adjusted by ADJREF:OSCADJ. The frequency is adjusted by steps with one step equal to approximately -125kHz (frequency is decreased if ADJREF:OSCADJ is increased).

The ADJ\_OSC\_ACQ command is sent first. This command is valid ONLY with one-wire communication (OWI). It returns a value that represents the ratio  $f_{OSC}/f_{OWI}$  of the internal oscillator frequency to the communication frequency. This frequency ratio can be read with an  $I^2C^{TM}$  or OWI Read Request.

The communication frequency  $f_{OWI}$  is known, so the current internal oscillator frequency  $f_{OSC}$  can be calculated. Note that the resolution of the frequency measurement is better when a lower OWI communication frequency is used.

The required adjustment of ADJREF:OSCADJ to reach the target frequency can be calculated from the ratio  $f_{OSC}/f_{OWI}$  and the adjustment increment of -125kHz/step. The ADJ\_OSC\_WRI command is used to write ADJREF:OSCADJ to RAM and to activate the new adjustment. The command returns the complete configuration word ADJREF (all other configuration bits retain their value).

This sequence allows an easy and accurate adjustment of the internal frequency during end-of-line calibration.

| Command<br>[HEX] | Data<br>[HEX] | Description | Steps                                                                                                                                                                                                                                                                                                               |
|------------------|---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 72               | D1            | START_CM    | Start Command Mode using OWI interface                                                                                                                                                                                                                                                                              |
| 50               | -             | ADJ_OSC_ACQ | Acquire frequency ratio and convert to decimal                                                                                                                                                                                                                                                                      |
| READ             | _             | 2 bytes     | Calculate the frequency: $f_{OSC} = f_{OWI} * f_{RATIO} [MHz]$<br>and correction steps and convert to HEX:<br>$Steps = \frac{f_{OSC} - f_{TARGET}}{125 \text{kHz}} Steps = \frac{f_{OSC} - f_{TARGET}}{125 \text{kHz}} = \frac{3.838 \text{MHz} - 2.6 \text{MHz}}{125 \text{kHz}} = 9.9 \approx 10_{DEC} = A_{HEX}$ |
| 3D               | -             | Read EEPROM | Read the ADJREF register to determine the present OSCADJ settings (bits 0:4)                                                                                                                                                                                                                                        |
| READ             | -             | 4 bytes     | $OSCADJ_{NEW} = OSCADJ + Steps$                                                                                                                                                                                                                                                                                     |
| 65               | ADJREF        | ADJ_OSC_WRI | Write to RAM and activate the new ADJREF register content.                                                                                                                                                                                                                                                          |

 Table 4.3
 Oscillator Frequency Adjust Sequence

# 5 EEPROM and RAM

# 5.1 **Programming the EEPROM**

Programming the EEPROM is done using an internal charge pump to generate the required programming voltage. The timing of the programming pulses is controlled internally. The programming time for a write operation is typically 12.5ms independent of the programmed clock frequency (ADJREF:OSCADJ). Waiting a minimum of 15ms per write operation before starting the next communication is recommended.

To program the EEPROM, the ZSSC313x must be set to Command Mode by the command START\_CM  $[72 D1]_{HEX}$  and EEPROM programming must be enabled by the command EEP\_WRITE\_EN  $[6C F7 42]_{HEX}$ . Writing data to the EEPROM is done via the serial digital interface by sending specific commands (refer to section 4.1).

The WRITE\_EEP command includes the address of the targeted EEPROM word and is followed by two data bytes. During EEPROM programming, the serial digital interface is disabled and no further commands can be recognized.

The COPY\_RAM2EEP command writes the contents of the RAM mirror area to the EEPROM. This is to simplify the calibration process when the ZSSC313x is configured iteratively. The EEPROM signature, which is not mirrored in RAM, is generated, written to EEPROM, and returned to the interface output register. This copy operation includes 16 EEPROM write operations and therefore typically requires 200ms (recommended wait time 250ms).

The REFRESH\_EEP command is available to refresh EEPROM content during calibration process. Particularly if unassembled tested dice (wafer product) are utilized, this refresh is mandatory to ensure proper function of EEPROM and data consistency for stored traceability data.

# 5.2 EEPROM and RAM Contents

The configuration of the ZSSC313x is stored in 20 EEPROM 16-bit words.

Calibration coefficients for conditioning the sensor signal via conditioning calculations and output limits are stored in 11 words. There are three words for setting the configuration of the ZSSC313x for the application. One register is used for storing the EEPROM signature, which is used in NOM to check the validity of the EEPROM contents after power-on. Three additional 16-bit words are available for optional user data.

After every power-on, the EEPROM contents are mirrored to RAM. After this read out, the contents of the RAM mirror are checked by calculating the signature and comparing it to the one stored in EEPROM. If a signature error is detected, the ZSSC313x changes to steady Diagnostic Mode (DM). DM is indicated by setting both analog outputs AOUT to the Lower Diagnostic Range (LDR). Subsequently the error code can be read out via  $I^2C^{TM}$  or OWI.

The configuration of the device is done from the mirrored area in RAM, so the configuration words are subsequently transferred to the internal registers. The calibration coefficients for the conditioning calculations are also read from RAM. As a result, every change to the RAM mirror area impacts the configuration and behavior of the device after the next start of the measurement cycle.

After power-on, the contents of the RAM mirror area are determined by the EEPROM contents and can then be changed by specific commands writing to RAM. This new configuration can be activated by the START\_CYC\_RAMx commands or by the START\_AD\_x commands.

<sup>© 2019</sup> Renesas Electronics Corporation

| RAM/EEPRO<br>M<br>Address                                                                             | RAM/EEPROM<br>Write<br>Command        | Default<br>Configuration | <b>Description</b><br>Note: The MSB is given first if an address has more than one assignment.                                                                                               |  |  |
|-------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Conditioning                                                                                          | Coefficients – Cor                    | rection Formula          | Bridge Sensor Signal (section 2.3)                                                                                                                                                           |  |  |
| 0                                                                                                     | $80_{\text{HEX}}/A0_{\text{HEX}}$     | 1000HEX                  | $\mathbf{c_0}$ – Bridge offset                                                                                                                                                               |  |  |
| 1                                                                                                     | 81 <sub>HEX</sub> / A1 <sub>HEX</sub> | 4000HEX                  | <b>c</b> <sub>1</sub> – Bridge Gain                                                                                                                                                          |  |  |
| 2                                                                                                     | 82 <sub>HEX</sub> / A2 <sub>HEX</sub> | 0000нех                  | $c_2$ – Non-linearity correction 2 <sup>nd</sup> order                                                                                                                                       |  |  |
| 3                                                                                                     | 83 <sub>HEX</sub> / A3 <sub>HEX</sub> | 0000нех                  | $c_3$ – Non-linearity correction 3 <sup>rd</sup> order                                                                                                                                       |  |  |
| 4                                                                                                     | 84 <sub>HEX</sub> / A4 <sub>HEX</sub> | 0000нех                  | <b>c</b> <sub>4</sub> – Temperature coefficient for bridge offset 1 <sup>st</sup> order                                                                                                      |  |  |
| 5                                                                                                     | 85 <sub>HEX</sub> / A5 <sub>HEX</sub> | 0000нех                  | $c_5$ – Temperature coefficient for bridge offset 2 <sup>nd</sup> order                                                                                                                      |  |  |
| 6                                                                                                     | 86 <sub>HEX</sub> / A6 <sub>HEX</sub> | 0000нех                  | $c_6$ – Temperature coefficient gain 1 <sup>st</sup> order                                                                                                                                   |  |  |
| 7                                                                                                     | 87 <sub>HEX</sub> / A7 <sub>HEX</sub> | 0000нех                  | <b>c</b> <sub>7</sub> – Temperature coefficient gain 2 <sup>nd</sup> order                                                                                                                   |  |  |
| Conditioning Coefficients – Filter and Limit the Analog Output at the AOUT Pin (sections 2.5 and 2.6) |                                       |                          |                                                                                                                                                                                              |  |  |
| 8                                                                                                     | 88 <sub>HEX</sub> / A8 <sub>HEX</sub> | 0800hex                  | AOUTMIN - Lower limit for analog output at AOUT(13MSB)LPFAVRG - Low-Pass Filter averaging coefficient(3LSB)                                                                                  |  |  |
| 9                                                                                                     | 89 <sub>HEX</sub> / A9 <sub>HEX</sub> | A7F8 <sub>HEX</sub>      | AOUTMAX - Upper limit for analog output at AOUT(13MSB)LPFDIFF - Low-Pass Filter differential coefficient(3LSB)                                                                               |  |  |
| Sensor Aging                                                                                          | Check (SAC) Lim                       | its                      |                                                                                                                                                                                              |  |  |
| A <sub>HEX</sub> (10)                                                                                 | 8A <sub>HEX</sub> / AA <sub>HEX</sub> | FF00hex                  | ZSSC3136 only:CMVMAX – Upper limit common mode voltage (SAC)(8MSB)CMVMIN – Lower limit common mode voltage (SAC)(8LSB)Note: Set to FF00 <sub>HEX</sub> for ZSSC3131, ZSSC3135, and ZSSC3138. |  |  |
| Configuration                                                                                         | Words (section 5                      | .3)                      |                                                                                                                                                                                              |  |  |
| B <sub>HEX</sub> (11)                                                                                 | 8B <sub>HEX</sub> / AB <sub>HEX</sub> | 01D2 <sub>HEX</sub>      | CFGAFE - Configuration of analog front-end                                                                                                                                                   |  |  |
| C <sub>HEX</sub> (12)                                                                                 | 8C <sub>HEX</sub> / AC <sub>HEX</sub> | 0458нех                  | CFGAPP - Configuration of target application                                                                                                                                                 |  |  |
| D <sub>HEX</sub> (13)                                                                                 | 8D <sub>HEX</sub> / AD <sub>HEX</sub> | 2112нех                  | ADJREF - Adjustment of system, communication settings etc.                                                                                                                                   |  |  |
| E <sub>HEX</sub> (14)                                                                                 | 8E <sub>HEX</sub> / AE <sub>HEX</sub> | 0000нех                  | CFGSF - Configuration of safety functions                                                                                                                                                    |  |  |
| Signature                                                                                             |                                       |                          |                                                                                                                                                                                              |  |  |
| F <sub>HEX</sub> (15)                                                                                 | - / AF <sub>HEX</sub>                 | 7391нех                  | Signature                                                                                                                                                                                    |  |  |

## Table 5.1EEPROM and RAM Content

| RAM/EEPRO<br>M<br>Address | RAM/EEPROM<br>Write<br>Command | Default<br>Configuration | <b>Description</b><br>Note: The MSB is given first if an address has more than one<br>assignment. |
|---------------------------|--------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|
| Free Memory A             | vailable for Optic             | onal Use by Use          | r Applications (not included in signature)                                                        |
| 10 <sub>HEX</sub> (16)    | - / B0 <sub>HEX</sub>          | 0000HEX                  | Free user memory, not included in signature                                                       |
| 11 <sub>HEX</sub> (17)    | - / B1 <sub>HEX</sub>          | 0000HEX                  | Free user memory, not included in signature                                                       |
| 12 <sub>HEX</sub> (18)    | - / B2 <sub>HEX</sub>          | 0000нех                  | Free user memory, not included in signature                                                       |
|                           |                                |                          |                                                                                                   |
| 13 <sub>HEX</sub> (19)    | -/-                            |                          | No customer access - IDT restricted use                                                           |

*Note:* The contents of the EEPROM registers at delivery are not specified and can be subject to changes. Particularly with regard to traceability, the contents can be unique per die. Note that contents at delivery might not have a valid signature. Consequently the ZSSC313x would start in the Diagnostic Mode.

*Note:* All registers must be rewritten during the calibration procedure.

#### 5.2.1 Traceabilty

IDT can guarantee the EEPROM contents for packaged parts only. On delivery of bare dice, the EEPROM content might be changed by flipped bits due to electrostatic effects, which could occur during the wafer sawing.

The ZSSC313X features three 16-bit registers reserved for user data:  $10_{HEX}$ ,  $11_{HEX}$ , and  $12_{HEX}$ . For example, these can be used for an ID number. There are no restrictions for the content of these registers; they can be read via  $I^2C^{TM}$  at any time.

When using ZACwire<sup>™</sup> communication (OWI),

- READ is possible if ZACwire<sup>™</sup> communication is enabled.
- WRITE is possible if the EEPROM lock is disabled.
- WRITE is possible if an EEPROM error (wrong signature or multi-bit error) is detected.

During final test, IDT writes the following manufacturing data to these registers:

- **Register 10**<sub>HEX</sub>: bits 15:0 = lot number part 1 (MSB section)
- Register 11<sub>HEX</sub>: bits 15:5 = lot number part 2 (LSB section) / bits 4:0 = wafer number
- **Register 12**<sub>HEX</sub> bits 15:8 = wafer x-position / bits 7:0 = wafer y-position

#### Table 5.2 Lot, Wafer, x-Position, and y-Position Number Calculation Procedure

| temp     | = reg0x10 * 2048 + (reg0x11&0xFFE0)/32;   |
|----------|-------------------------------------------|
| lotNbr   | = NumberConvert(temp, BASE); // BASE = 36 |
| waferNbr | = reg0x11&0x1F;                           |
| xpos     | = reg0x12&0xFF00)/256;                    |
| ypos     | = reg0x12&0x00FF;                         |

IDT recommends saving these data in the calibration log to identify the device in the event that RMA processing is needed.

Register  $13_{HEX}$  is used by IDT to store logistic data and internal information. It can be written by IDT via test equipment only; the user cannot write data to this register.

© 2019 Renesas Electronics Corporation

#### 5.2.2 EEPROM Error Correction

The EEPROM data are stored with HAMMING DISTANCE = 3, which means

- 100% detection and correction of 1-bit errors
- 100% detection of 2-bit errors

The detection of multi-bit errors (>2 bit) is processed at a lower detection rate.

### 5.3 Configuration Words

The data stored in EEPROM at addresses  $B_{HEX}$  to  $E_{HEX}$  determine the configuration of the ZSSC313x, as explained in the following tables.

| Bit   | CFGAFE - Configuration of Analog Front-End EEPROM/RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Address B <sub>HEX</sub> (11) |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 15    | ZSSC3138 BRidge sensor channel eXtended Zero Compensation POLarity         (offset compensation by analog front-end—refer to section 2.1)         0:       negative – compensates positive offsets         1:       positive – compensates negative offsets         (Set 0 for ZSSC3131, 3135 and 3136.)                                                                                                                                                                                                                                                                                                                                                                        | BRXZCPOL                      |
| 14:10 | ZSSC3138 BRidge sensor channel eXtended Zero Compensation value<br>(offset compensation by analog front-end—refer to section 2.1)Offset compensation is only active, if BRXZC ≠ 0The offset compensation step depends on the selected input span.(Set to 0 for ZSSC3131, ZSSC3135, and ZSSC3136.)                                                                                                                                                                                                                                                                                                                                                                               | BRXZC                         |
| 9:6   | BRridge sensor channel GAIN (a <sub>IN</sub> - refer to section 2.1)           0100 <sub>BIN</sub> :         105         0111 <sub>BIN</sub> :         35         1010 <sub>BIN</sub> :         9.3           0101 <sub>BIN</sub> :         70         1000 <sub>BIN</sub> :         26.25         1011 <sub>BIN</sub> :         7           0110 <sub>BIN</sub> :         52.5         1001 <sub>BIN</sub> :         14         11dd <sub>BIN</sub> :         2.8           ZSSC3138 High Gain Mode:           0000 <sub>BIN</sub> :         420         0001 <sub>BIN</sub> :         280         0010 <sub>BIN</sub> :         210         0011 <sub>BIN</sub> :         140 | BRGAIN                        |
| 5     | A/D Conversion SLOW mode         Doubles A/D conversion time to improve conversion result quality (less noise, better linearity).         Valid for all measurements.         0:       disabled         1:       enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ADCSLOW                       |
| 4:3   | A/D Conversion input Range Shift ( $r_{ADC}$ - refer to section 2.1)<br>$00_{BIN}$ : $^{1}_{/16} \rightarrow ADC range = [(-1/16 V_{ADC\_REF}) to (+15/16 V_{ADC\_REF})]$<br>$01_{BIN}$ : $^{1}_{/8} \rightarrow ADC range = [(-1/8 V_{ADC\_REF}) to (+7/8 V_{ADC\_REF})]$<br>$10_{BIN}$ : $^{1}_{/4} \rightarrow ADC range = [(-1/4 V_{ADC\_REF}) to (+3/4 V_{ADC\_REF})]$<br>$11_{BIN}$ : $^{1}_{/2} \rightarrow ADC range = [(-1/2 V_{ADC\_REF}) to (+1/2 V_{ADC\_REF})]$                                                                                                                                                                                                    | ADCRS                         |

#### Table 5.3 Configuration Word CFGAFE

© 2019 Renesas Electronics Corporation

| Bit | CFGAFE - Configuration of Analog Front-End EEPROM/RAM                                                                                                                                                            | Address B <sub>HEX</sub> (11) |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 2:1 | A/D Conversion RESolution (r <sub>ADC</sub> - refer to section 2.1)                                                                                                                                              | ADCRES                        |
|     | Valid for bridge signal as well as for temperature measurement.                                                                                                                                                  |                               |
|     | 00 <sub>BIN</sub> : 13bit 01 <sub>BIN</sub> : 14bit                                                                                                                                                              |                               |
|     | ZSSC3138 Digital Value Range Zooming (refer to section 2.2):                                                                                                                                                     |                               |
|     | 10 <sub>BIN</sub> : 15bit 11 <sub>BIN</sub> : 16bit                                                                                                                                                              |                               |
|     | If 15bit or 16bit are activated use CFGAPP:BROFFS to select segment to be used for bridge sensor signal. Conditioning calculation is done with zoomed 13bit or 14bit value, respectively (refer to section 2.2). |                               |
| 0   | ZSSC3138 High Sample Rate Mode (AD Conversion ORDer)                                                                                                                                                             | ADCORD                        |
|     | 0: disabled 1: enabled<br>(1-step conversion) (2-step conversion)                                                                                                                                                |                               |
|     | Note: Set to 0 for ZSSC3131, ZSSC3135, and ZSSC3136.                                                                                                                                                             |                               |

## Table 5.4 Configuration Word CFGAPP

| Bit   | CFGAPP - Configuration of Target Application EEPROM/RAM                                                                                                                                                                | Address C <sub>HEX</sub> (12) |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 15:13 | <i>ZSSC3138</i> Digital Value Range Zooming Offset (refer to section 2.2):<br>Digital offset to raw bridge sensor value.<br><i>Note: Set to 000<sub>BIN</sub> for ZSSC3131, ZSSC3135, and ZSSC3136.</i>                | BROFFS                        |
| 12    | Count of Bridge Sensor measurements per special measurement in measurement cycle loop<br>0: 1 Bridge Sensor signal and 1 special measurement<br>1: 30 Bridge Sensor signal and 1 special measurement                   | BRCNT                         |
| 11    | ZSSC3136 ROM check at power-on         Start-up is increased approx. 10ms.         0:       disabled         1:       enabled                                                                                          | CHKROM                        |
| 10    | ZSSC3135, ZSSC3136, ZSSC3138 only: enable lower Sensor Short Check limit         0:       limit = 1750 counts         Note: Set to 0 for ZSSC3131.                                                                     | CHKSSCL                       |
| 9     | ZSSC3135, ZSSC3136, ZSSC3138 Sensor Connection and Short Check         0:       disabled         1:       enabled         Note: Set to 0 for ZSSC3131.                                                                 | CHKSENS                       |
| 8     | ZSSC3135, ZSSC3136, ZSSC3138 Temperature Sensor Check         0:       disabled         1:       enabled         Note: Set to 0 for ZSSC3131.                                                                          | CHKTS                         |
| 7:6   | Temperature measurement GAIN (refer to section 6):           00 <sub>BIN</sub> :         2.66         01 <sub>BIN</sub> :         4.0         10 <sub>BIN</sub> :         6.6         11 <sub>BIN</sub> :         7.33 | TGAIN                         |

| Bit | CFGAPP - Configuration of Target Application EEPROM/RAM                                                                                                                                    | Address C <sub>HEX</sub> (12) |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 5:4 | Temperature Measurement Mode                                                                                                                                                               | ТММ                           |
|     | 01 <sub>BIN</sub> : internal on-chip diode – correlated with zero point at ADJREF:TOFFS = 0<br>11 <sub>BIN</sub> : internal on-chip diode – correlated with zero point at ADJREF:TOFFS = 2 |                               |
|     | ZSSC3135 and ZSSC3136 External Temperature Sensor                                                                                                                                          |                               |
|     | 00 <sub>BIN</sub> : external diode at pin IRTEMP<br>10 <sub>BIN</sub> : external voltage at pin IRTEMP                                                                                     |                               |
| 3   | CoNneCT SENSor internally to supply voltage                                                                                                                                                | CNCTSENS                      |
|     | VBR_T is connected to VDDA and VBR_B is connected to VSSA                                                                                                                                  |                               |
|     | 0: disconnected 1: connected                                                                                                                                                               |                               |
| 2   | Reserved. Set to 0.                                                                                                                                                                        | -                             |
| 1   | A/D conversion <b>REF</b> erence voltage for Bridge Sensor signal (V <sub>ADC_REF</sub> - refer to section 2.1)                                                                            | BRREF                         |
|     | 0: $V_{ADC\_REF} = V_{VBR\_T} - V_{VBR\_B}$ 1: $V_{ADC\_REF} = V_{VDDA} - V_{VSSA}$                                                                                                        |                               |
| 0   | BRidge Sensor POLarity (VIN_DIFF - refer to section 2.1)                                                                                                                                   | BRPOL                         |
|     | 0: positive $(V_{IN\_DIFF} = V_{VBP} - V_{VBN})$ 1: negative $(V_{IN\_DIFF} = V_{VBN} - V_{VBP})$                                                                                          |                               |

## Table 5.5 Configuration Word ADJREF

| Bit   | ADJREF – Adjustment of Internal References EEPROM/RAM Addr                                                                                                                                                                        |                                                           |                 |                       | M/RAM Address D <sub>HEX</sub> (13) |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------|-----------------------|-------------------------------------|--|
| 15:14 | One-Wire In                                                                                                                                                                                                                       | ne-Wire Interface Mode (refer to section 3.4 for details) |                 |                       |                                     |  |
|       |                                                                                                                                                                                                                                   |                                                           | Pin AOUT        |                       |                                     |  |
|       | IFOWIM                                                                                                                                                                                                                            | OWI Mode                                                  | OWI             | Analog Output         |                                     |  |
|       | 00                                                                                                                                                                                                                                | OWIWIN                                                    | Start-up window | After start-up window |                                     |  |
|       | 01                                                                                                                                                                                                                                | OWIANA                                                    | Start-up window | Enabled               |                                     |  |
|       | 10                                                                                                                                                                                                                                | OWIENA                                                    | Enabled         | Disabled              |                                     |  |
|       | 11                                                                                                                                                                                                                                | OWIDIS                                                    | Disabled        | Enabled               |                                     |  |
| 13:10 | Unique slave address for I <sup>2</sup> C <sup>™</sup> and OWI.<br>address = 70 <sub>HEX</sub> + IFADDR<br>Resulting address range is 70 <sub>HEX</sub> to 7F <sub>HEX</sub> . General address 78 <sub>HEX</sub> is always valid. |                                                           |                 |                       | IFADDR                              |  |
| 9     | Enables triggering a reset if the Diagnostic Mode (DM) occurs0: stop and DM1: reset and startupReset is executed after time-out of watchdog.                                                                                      |                                                           |                 |                       | DMRES                               |  |
| 8:6   | Adjust zero point of temperature measurement                                                                                                                                                                                      |                                                           |                 |                       | TOFFS                               |  |
| 5     | Enables bias current boost for analog front-end0:disabled1:enabledActivation is recommended for oscillator frequency > 3MHz.                                                                                                      |                                                           |                 |                       | BBOOST                              |  |
| 4:0   | Adjustment of internal oscillator frequency fosc in the range of 2 to 4MHz                                                                                                                                                        |                                                           |                 | OSCADJ                |                                     |  |

© 2019 Renesas Electronics Corporation

Bit **CFGSF – Configuration of Safety Functions** EEPROM/RAM Address E<sub>HEX</sub> (14) 15:6 Reserved. Set to 000<sub>HEX</sub>. ZSSC3136 Main Channel A/D Conversion Result Check High Limit 5 CHKMCCH 0: disabled 1: enabled Note: Set to 0 for ZSSC3131, ZSSC3135, and ZSSC3138. 4 ZSSC3136 Main Channel A/D Conversion Result Check Low Limit CHKMCCL 0: disabled 1: enabled Note: Set to 0 for ZSSC3131, ZSSC3135, and ZSSC3138. 3 ZSSC3135, ZSSC3136, ZSSC3138 Sensor Short Check Disable SSCDIS 0: enabled 1: disabled Note that CFGAPP:CHKSENS enables both the Sensor Short Check and the Sensor Connection Check. SSCDIS disables the Sensor Short Check and allows enabling of the Sensor Connection Check only. Note: Set to 0 for ZSSC3131. 2 Reserved. Set to 0. 1 Enables enhanced Bridge Settling Mode BSETTL 0: disabled enabled 1: 0 Enables the EEPROM lock for OWI communication EEPLOCK 0: disabled enabled 1:

#### Table 5.6 Configuration Word CFGSF

## 5.4 **EEPROM Signature**

The EEPROM signature (address  $F_{HEX}$ ) is used to check the validity of the EEPROM contents. The signature is built using a polynomial arithmetic modulo 2. The following source code generates the signature if the field eepcont[] is allocated by the EEPROM content (addresses  $00_{HEX}$  to  $E_{HEX}$ ). The parameter N is the count of applicable addresses and must be set as N=15.

### Figure 5.1 Source-Code Signature Generation

```
#define POLYNOM A005<sub>HEX</sub>
unsigned short signature(eepcont, N)
unsigned short eepcont[], N;
{
    unsigned short sign, poly, p, x, i, j;
    sign = 0; poly = POLYNOM;
    for (i=0; i<N; i++) {
        sign^=eepcont[i];
        p=0; x=sign&poly;
        for (j=0; j<16; j++, p^=x, x>>=1);
        sign<<=1; sign+=(p&1);
    }
    return(~sign);
}</pre>
```

## 5.5 EEPROM Write Locking

The ZSSC313x supports EEPROM write locking (EEPLOCK). If the EEPROM lock is active (CFGSF:EEPLOCK=1), it is not possible to enable EEPROM programming with the command EEP\_WRITE\_EN using one-wire communication (OWI); the ZSSC313x answers the command EEP\_WRITE\_EN with reject code  $CF6C_{HEX}$ , and a subsequent EEPROM write access is blocked.

An activated EEPLOCK does not block writing to the EEPROM using  $I^2C^{TM}$  and can always be reset using  $I^2C^{TM}$ .

EEPLOCK is active only if programmed into EEPROM and activated due to

- New power-on or
- Receiving the EEP\_WRITE\_EN command or
- Starting the measurement cycle by receiving the START\_CYC\_x command

The following write sequence is possible:

- Write calibration data including EEPLOCK to RAM mirror
- Enable EEPROM writing by sending the command EEP\_WRITE\_EN
- Copy the RAM mirror to EEPROM
- Write the EEPROM signature directly to EEPROM

If an invalid EEPROM signature is detected, the EEPROM lock is always deactivated.

```
© 2019 Renesas Electronics Corporation
```

## 6 Application Recommendations: Temperature Sensor Adaption

## 6.1 Temperature Measurement

The Calibration Temperature sensor is selected by the CFGAPP:TMM configuration bits. Adjustment of gain (CFGAPP:TGAIN) and offset (ADJREF:TOFFS) fits the temperature signal to the analog front-end input range. Table 6.1 shows available configurations for different types of temperature sensors.

| Temperature<br>Sensor |                      | Gain<br>TGAIN | Offset Adjust<br>TOFFS Sensor Connected<br>to/between Pin(s) |               | Notes                                       |  |
|-----------------------|----------------------|---------------|--------------------------------------------------------------|---------------|---------------------------------------------|--|
| Internal Diode        |                      | GT1 – GT4     | 0 or 2<br>(depends on TMM)                                   |               | Recommended: TMM = $01_{BIN}$ , TGAIN = GT2 |  |
| External<br>Diode     |                      | GT1 – GT4     | 0 to 7                                                       | VBR_T, IRTEMP | Use a diode in forward direction            |  |
| ZSSC3135<br>ZSSC3136  | External<br>Resistor | GT1 – GT4     | 0 to 7                                                       | IRTEMP        | Use a half-bridge between VDDA to VSSA      |  |

Table 6.1 Configuration Temperature Measurement

**Recommendation:** Fit the temperature signal including tolerances to a range of 10% to 90% of the ADC range. Use the START\_AD\_T command for recording the relevant raw data values.

## 6.2 On-Chip PN-Junction Temperature Sensor

The sensitivity of the temperature measurement using the on-chip sensor depends on the selected temperature gain CFGAPP:TGAIN.

Table 6.2 Sensitivity of On-Chip Temperature Sensor

| Gain                     | Sensitivity s [ppm FS / K] |         |         |  |  |
|--------------------------|----------------------------|---------|---------|--|--|
| TGAIN                    | Minimum                    | Typical | Maximum |  |  |
| GT1 (00 <sub>BIN</sub> ) | 1350                       | 1450    | 1600    |  |  |
| GT2 (01 <sub>BIN</sub> ) | 3350                       | 3650    | 4050    |  |  |
| GT3 (10 <sub>BIN</sub> ) | 3700                       | 4050    | 4450    |  |  |
| GT4 (11 <sub>BIN</sub> ) | 4000                       | 4400    | 4850    |  |  |

## 6.3 External pn-Junction Temperature Sensor (ZSSC3135 and ZSSC3136 only)

The ZSSC3135 and ZSSC3136 support the application of an external diode connected to the IRTEMP pin as the temperature sensor. Typical diodes deliver a nominal voltage of 650mV at room temperature and with a temperature coefficient of -2mV/K.

Figure 6.1 External pn-Junction Temperature Sensor (ZSSC3135 and ZSSC3136 only)



The sensitivity of temperature measurement using the external sensor depends on selected temperature gain CFGAPP:TGAIN. Offset compensation must be adjusted with ADJREF:TOFFS. Table 6.3 and Table 6.4 show an estimation for temperature signal range and sensitivity. Adjust the temperature measurement by checking the raw temperature values recorded with the START\_AD\_T command.

| Table 6.3 | Sensitivity and Signal Range of the External pn-Junction Temperature Sensor |
|-----------|-----------------------------------------------------------------------------|
|-----------|-----------------------------------------------------------------------------|

| Gain                     | Sen  | sitivity s [ppm FS / | Maximum Signal Range<br>V <sub>T.RANGE</sub> [mV] |                                                            |
|--------------------------|------|----------------------|---------------------------------------------------|------------------------------------------------------------|
| TGAIN                    | Min  | Typical              | Мах                                               | For Temperature Sensor over<br>Operating Temperature Range |
| GT1 (00 <sub>BIN</sub> ) | 610  | 670                  | 740                                               | 970                                                        |
| GT2 (01 <sub>BIN</sub> ) | 1520 | 1670                 | 1850                                              | 380                                                        |
| GT3 (10 <sub>BIN</sub> ) | 1670 | 1830                 | 2030                                              | 350                                                        |
| GT4 (11 <sub>BIN</sub> ) | 1820 | 2000                 | 2220                                              | 320                                                        |

| Temperature Signal Range Center Voltage V <sub>T,CENTER</sub> [mV] |     |     |     |     |     |     |     |     |
|--------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Offset Adjust<br>TOFFS                                             | 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   |
| Typical +/-20%                                                     | 667 | 625 | 583 | 542 | 500 | 458 | 417 | 375 |

The following example demonstrates the method for determining TGAIN and TOFFS for a specific pn-junction temperature sensor.

| Example: | Temperature sensor:                 | Sensitivity<br>Signal voltage at 25°C | s <sub>TS</sub><br>V <sub>TS</sub> (T = 25°C) | = -2.1mV/K<br>= 660mV             |
|----------|-------------------------------------|---------------------------------------|-----------------------------------------------|-----------------------------------|
|          | Operating temperature               |                                       | Т                                             | = -40°C to 125°C                  |
|          | Operating temperature r             | ange                                  | dT                                            | = 165grd                          |
|          | Signal range of temperat            | ture sensor                           | $V_{TS,RANGE} = s_{TS} \cdot dT$              | = 346.5mV                         |
|          | Select TGAIN = 10 <sub>BIN</sub> (G | iT3)                                  | $V_{\text{TS,RANGE}} = 346.5 \text{mV}$       | $\leq 350 mV = V_{T,RANGE_{GT3}}$ |
|          | Signal voltage at center            | operation temperature                 | $V_{TS,CENTER}(T = 42.5^{\circ}C)$            | i) = 623mV                        |
|          | Select TOFFS = 1 (V <sub>T,CE</sub> | NTER_3)                               | $V_{TS,CENTER} = 623mV$                       | ≈ 625mV = $V_{T,CENTER_1}$        |

## 6.4 External Resistive Temperature Sensor (ZSSC3135 and ZSSC3136 only)

### Figure 6.2 External Resistive Temperature Sensor (ZSSC3135 and ZSSC3136 only)



The ZSSC3135 and ZSSC3136 support the application of an external resistive half-bridge between the pins VDDA and VSSA connected to the IRTEMP pin as the temperature sensor. An asymmetric resistor ratio is used to generate an input voltage in the range of  $(V_{DDA} - 1V)$  to  $(V_{DDA} - 0.2V)$ . The temperature signal voltage  $V_T$  is ratiometric to the supply voltage  $V_{DDA}$ .

Table 6.5 shows an estimation for the temperature signal range and sensitivity. Adjust the temperature measurement by checking the raw temperature values recorded with the START\_AD\_T command

| Coin                     | <b>a</b>                            | Temperature Signal Range V <sub>T</sub> / V <sub>DDA</sub> [mV/V] |     |     |     |     |     |     |     |     |
|--------------------------|-------------------------------------|-------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Gain<br>TGAIN            | Sensitivity<br>[ppm FS / mV/V]      | Offset Adjust<br>TOFFS                                            | 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   |
| GT1 (00 )                | 2666                                | min                                                               | 20  | 20  | 20  | 20  | 20  | 20  | 20  | 20  |
| GT1 (00 <sub>BIN</sub> ) | n) 2666                             | max                                                               | 350 | 340 | 330 | 320 | 310 | 300 | 290 | 280 |
| GT2 (01 <sub>BIN</sub> ) | 6666                                | min                                                               | 95  | 85  | 70  | 60  | 50  | 40  | 30  | 20  |
|                          |                                     | max                                                               | 240 | 230 | 220 | 210 | 200 | 190 | 180 | 166 |
| GT2 (10)                 | <b>ГЗ (10</b> <sub>ВIN</sub> ) 7333 | min                                                               | 100 | 90  | 80  | 70  | 60  | 50  | 40  | 30  |
| GTS (TUBIN)              |                                     | max                                                               | 230 | 220 | 210 | 200 | 190 | 180 | 170 | 160 |
| GT4 (11 <sub>BIN</sub> ) | 8000                                | min                                                               | 105 | 95  | 85  | 75  | 65  | 55  | 45  | 35  |
|                          |                                     | max                                                               | 225 | 215 | 205 | 195 | 185 | 175 | 165 | 155 |

 Table 6.5
 Sensitivity and Signal Range of the External Resistive Temperature Sensor

## 7 Related Documents

| Document                                                         |
|------------------------------------------------------------------|
| ZSSC313x Data Sheet<br>(See individual product data sheets)      |
| ZSSC313x Evaluation Kit Description                              |
| ZSSC3131/ZSSC3136 Application Notes—<br>Automotive Sensor Switch |
| ZSSC313x Tech Note—High Voltage Protection*                      |
| SSC Temperature Profile Calculation Spread<br>Sheet              |
| ZSSC313x Tech Note—EMC Design Guidelines*                        |
| ZSSC313x Technical Note – Calibration DLL<br>Description         |
| SSC Communication Board Command Syntax                           |

Visit the product pages on IDT's website <u>www.IDT.com</u> or contact your nearest sales office for the latest version of these documents.

\* Note: Documents marked with an asterisk (\*) require a free customer login account.

# 8 Glossary

| Term   | Description                                                          |
|--------|----------------------------------------------------------------------|
| ADC    | Analog-to-Digital Converter                                          |
| AOUT   | Analog Output                                                        |
| BR     | Bridge Sensor Signal                                                 |
| СМ     | Command Mode                                                         |
| CMC    | Calibration Microcontroller                                          |
| CMV    | Common Mode Voltage                                                  |
| DAC    | Digital-to-Analog Converter                                          |
| DM     | Diagnostic Mode                                                      |
| EEPROM | Electrically Erasable Programmable Read Only Memory                  |
| LDR    | Lower Diagnostic Range                                               |
| MSB    | Most Significant Bit                                                 |
| NOM    | Normal Operation Mode                                                |
| OWI    | One-Wire Interface                                                   |
| RAM    | Random-Access Memory                                                 |
| ROM    | Read-Only Memory                                                     |
| S      | Sensor Signal                                                        |
| SAC    | Sensor Aging Check                                                   |
| SCC    | Sensor Connection Check                                              |
| SSC    | Sensor Signal Conditioner or Sensor Short Check depending on context |
| SSCP   | Positive-biased Sensor Short Check                                   |
| SSCN   | Negative-biased Sensor Short Check                                   |
| т      | Temperature Sensor Signal                                            |
| TS     | Temperature Sensor                                                   |
| TSC    | Temperature Sensor Check                                             |
| UDR    | Upper Diagnostic Range                                               |
| XZC    | eXtended Zero Compensation                                           |

| Revision | Date              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|----------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1.00     | October 28, 2011  | First release of document.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 1.01     | December 07, 2011 | SSC3135 support external temperature sensor (sections 6.3 and 6.4)                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 1.02     | January 18, 2012  | Correct filter function for raw measurement data acquisition (section 4.4.2)                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 1.03     | November 12, 2013 | <ul> <li>Update for contact information and imagery for cover and headers.</li> <li>SET_DAC command behavior specified in section 2.6 on analog output signal range and limitation.</li> <li>Edits to oscillator adjustment sequence in Table 4.3.</li> <li>Updates to related documents section.</li> </ul>                                                                                                                                                                                                                     |  |  |  |
| 1.04     | September 1, 2015 | Correction in section 2.5 for "Digital Filter Function" readout values via I <sup>2</sup> C <sup>™</sup> and<br>OWI.<br>CRC changed to check sum.<br>Section 2.1 on A/D conversion updated.<br>Section 2.2 on digital zooming updated (applies to ZSSC3138 only).<br>Update for Table 5.1 including addition of default values.<br>Traceability information added (section 5.2.1).<br>EEPROM error correction description added (section 5.2.2).<br>Contact information and cover imagery updated.<br>Related documents updated. |  |  |  |
| 1.05     | December 3, 2015  | Update for Table 5.4 for the definition of CHKSSCL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|          | March 29, 2016    | Changed to IDT branding.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |

# 9 Document Revision History

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>