



#### High Performance LVDS Fanout Buffer

#### Features

- → 6 LVDS outputs
- → Up to 1.5GHz output frequency
- $\rightarrow$  Ultra low additive phase jitter: < 0.03 ps (typ) (differential 156.25MHz, 12KHz to 20MHz integration range)
- → Single differential input
- → Low delay from input to output (Tpd typ. < 1.5ns)
- → Separate Input output supply voltage for level shifting
- $\rightarrow$  2.5V / 3.3V power supply
- → Industrial temperature support
- → Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- → Halogen and Antimony Free. "Green" Device (Note 3)
- → For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/

→ Packaging (Pb-free & Green):

• 24-Pin, (TSSOP)

## Description

The PI6C4921506 is a high performance fanout buffer device which supports up to 1.5GHz frequency. The device also uses Diodes' proprietary input detection technique to make sure illegal input conditions will be detected and reflected by output states. This device is ideal for systems that need to distribute low jitter clock signals to multiple destinations.

### Applications

- → Networking systems including switches and Routers
- → High frequency backplane based computing and telecom platforms

#### **Block Diagram**



Notes:

<sup>1.</sup> No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

<sup>2.</sup> See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm

antimony compounds.





## **Pin Configuration**

| -     |                   |             |
|-------|-------------------|-------------|
| nCLK  | 1 <sup>O</sup> 24 | GND         |
| CLK [ | 2 23              | ] GND       |
|       | 3 22              | D VDD       |
|       | 4 21              |             |
| Q0 🛙  | 5 20              | ] nQ5       |
| nQ0 🛽 | 6 19              | ] Q5        |
| GND 🛙 | 7 18              | GND GND     |
| Q1 [  | 8 17              | ] nQ4       |
| nQ1 🛙 | 9 16              | ] Q4        |
|       | 10 15             |             |
| Q2 🛛  | 11 14             | ] nQ3       |
| nQ2 [ | 12 13             | <b>]</b> Q3 |
| L     |                   | l           |

## **Pin Description**

| Pin #         | Pin Name         | Туре    | Description              |
|---------------|------------------|---------|--------------------------|
| 1.0           | nCLK             | T       |                          |
| 1, 2          | CLK              | Input   | Differential clock input |
| 3, 22         | V <sub>DD</sub>  | Power   | Power supply             |
| 4, 10, 15, 21 | V <sub>DDO</sub> | Power   | IO power supply          |
|               | Q0               | Outrast | WDC systematical and     |
| 5, 6          | nQ0              | Output  | LVDS output clock        |
| 7, 18, 23, 24 | GND              | Power   | Ground                   |
|               | Q1               |         |                          |
| 8,9           | nQ1              | Output  | LVDS output clock        |
| 11.12         | Q2               |         |                          |
| 11, 12        | nQ2              | Output  | LVDS output clock        |
| 12 14         | Q3               | Outrast |                          |
| 13, 14        | nQ3              | Output  | LVDS output clock        |
| 16 17         | Q4               | Output  | LVDC sutmut als als      |
| 16, 17        | nQ4              | Output  | LVDS output clock        |
| 10.20         | Q5               | Orteret |                          |
| 19, 20        | nQ5              | Output  | LVDS output clock        |





## **Clock Input Function Table**

| Inp    | uts    | Outŗ  | outs    | Input to Output Mode         | Polarity      |
|--------|--------|-------|---------|------------------------------|---------------|
| CLK    | nCLK   | Q0:Q5 | nQ0:nQ5 |                              | i olarity     |
| 0      | 1      | LOW   | HIGH    | Differential to Differential | Non Inverting |
| 1      | 0      | HIGH  | LOW     | Differential to Differential | Non Inverting |
| 0      | Biased | LOW   | HIGH    | Single Ended to Differential | Non Inverting |
| 1      | Biased | HIGH  | LOW     | Single Ended to Differential | Non Inverting |
| Biased | 0      | HIGH  | LOW     | Single Ended to Differential | Inverting     |
| Biased | 1      | LOW   | HIGH    | Single Ended to Differential | Inverting     |





Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested)

| Supply Voltage, $V_{DD}$                                         |  |
|------------------------------------------------------------------|--|
| Inputs, $V_{\rm I}$                                              |  |
| Outputs, I <sub>o</sub> (LVDS)                                   |  |
| Continuous Current 10mA                                          |  |
| Surge Current15mA                                                |  |
| Package Thermal Impedance, $\Theta_{JA}$                         |  |
| Storage temperature, $T_{STG}$ (Junction-to-Ambient)65 to +150°C |  |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# Power Supply DC Characteristics ( $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ )

| Symbol           | Parameter               | Test Condition | Min.  | Тур. | Max.  | Units |
|------------------|-------------------------|----------------|-------|------|-------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage |                | 3.135 | 3.3  | 3.465 | V     |
| V <sub>DDO</sub> | Output Supply Voltage   |                | 3.135 | 3.3  | 3.465 | V     |
| I <sub>DD</sub>  | Power Supply Current    |                |       |      | 70    | mA    |
| I <sub>DDO</sub> | Output Supply Current   |                |       |      | 100   | mA    |

### **Power Supply DC Characteristics** ( $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ )

| Symbol           | Parameter               | Test Condition | Min.  | Тур. | Max.  | Units |
|------------------|-------------------------|----------------|-------|------|-------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage |                | 2.375 | 2.5  | 2.625 | V     |
| V <sub>DDO</sub> | Output Supply Voltage   |                | 2.375 | 2.5  | 2.625 | V     |
| I <sub>DD</sub>  | Power Supply Current    |                |       |      | 65    | mA    |
| I <sub>DDO</sub> | Output Supply Current   |                |       |      | 102   | mA    |

## **Differential DC Characteristics** ( $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ or 2.5V $\pm 5\%$ , $T_A = -40^{\circ}$ C to 85°C)

| Symbol             | Parameter                                 |                             | Test Condition            | Min.    | Тур. | Max.                  | Units |
|--------------------|-------------------------------------------|-----------------------------|---------------------------|---------|------|-----------------------|-------|
| T                  | Innut Iliah Cumont                        | CLK                         | $V_{\rm IN} = V_{\rm DD}$ |         |      | 10                    | μΑ    |
| Input High Current | nCLK                                      | $V_{IN} = V_{DD}$           |                           |         | 150  | μΑ                    |       |
|                    | CLK                                       | $V_{IN} = 0V$               | -150                      |         |      | μΑ                    |       |
| I <sub>IL</sub>    | Input Low Current                         | nCLK                        | $V_{IN} = 0V$             | -10     |      |                       | μΑ    |
| V <sub>PP</sub>    | Peak-to-Peak Input Voltage <sup>(1)</sup> |                             |                           | 0.15    |      | 1.3                   | V     |
| V <sub>CMR</sub>   | Common Mode Input                         | t Voltage <sup>(1, 2)</sup> |                           | GND+0.5 |      | V <sub>DD</sub> -0.85 | V     |

Note:

1. VIL should not be less than -0.3V

2. Common mode voltage is defined as VH

May 2021





#### **LVDS DC Characteristics** ( $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ )

| Symbol          | Parameter                        | Test Condition | Min. | Тур. | Max. | Units |
|-----------------|----------------------------------|----------------|------|------|------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                | 326  |      | 526  | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                |      |      | 50   | mV    |
| V <sub>os</sub> | Offset Voltage                   |                | 1.2  |      | 1.3  | V     |
| $\Delta V_{OS}$ | V <sub>os</sub> Magnitude Change |                |      |      | 50   | mV    |

Note:

Please refer to Parameter Measurement Information for output information.

### LVDS DC Characteristics ( $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ )

| Symbol          | Parameter                        | Test Condition | Min. | Тур. | Max. | Units |
|-----------------|----------------------------------|----------------|------|------|------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                | 305  |      | 505  | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                |      |      | 50   | mV    |
| V <sub>os</sub> | Offset Voltage                   |                | 1.15 |      | 1.3  | V     |
| $\Delta V_{OS}$ | V <sub>os</sub> Magnitude Change |                |      |      | 50   | mV    |

Note:

Please refer to Parameter Measurement Information for output information.

#### AC Characteristics ( $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ )

| Symbol                          | Parameter                         | Test Condition                                 | Min. | Тур.  | Max. | Units |
|---------------------------------|-----------------------------------|------------------------------------------------|------|-------|------|-------|
| $f_{\text{MAX}}$                | Output Frequency                  |                                                |      |       | 1.5  | GHz   |
| t <sub>PD</sub>                 | Propagation Delay <sup>(1)</sup>  |                                                | 800  |       | 1100 | ps    |
| t <sub>sk(o)</sub>              | Output Skew <sup>(2, 3)</sup>     |                                                |      |       | 55   | ps    |
| t <sub>jit</sub>                | Buffer Additive Phase Jitter, RMS | 622.08MHz, Integration<br>Range: 12kHz – 20MHz |      | 0.067 |      | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time             | 20% to 80%                                     | 50   |       | 250  | ps    |
| odc                             | Output Duty Cycle                 | ≤ 622MHz                                       | 47   |       | 53   | %     |

Note:

Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

1. Measured from the differential input crossing point to the differential output crossing point.

Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured from at the output differential cross points. 2.

3. This parameter is defined in accordance with JEDEC Standard 65.





| Symbol                          | Parameter                         | Test Condition                                | Min. | Тур.  | Max. | Units |
|---------------------------------|-----------------------------------|-----------------------------------------------|------|-------|------|-------|
| f <sub>MAX</sub>                | Output Frequency                  |                                               |      |       | 1.5  | GHz   |
| t <sub>PD</sub>                 | Propagation Delay <sup>(1)</sup>  |                                               | 800  |       | 1200 | ps    |
| t <sub>sk(o)</sub>              | Output Skew <sup>(2, 3)</sup>     |                                               |      |       | 55   | ps    |
| t <sub>jit</sub>                | Buffer Additive Phase Jitter, RMS | 622.08MHz,Integration<br>Range: 12kHz – 20MHz |      | 0.067 |      | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time             | 20% to 80%                                    | 50   |       | 250  | ps    |
| odc                             | Output Duty Cycle                 | ≤ 622MHz                                      | 47   |       | 53   | %     |

#### AC Characteristics ( $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ )





#### **Propagation Delay T<sub>PD</sub>**





#### Part to Part Skew



## **Configuration Test Load Board Termination for LVDS Outputs**







# **Part Marking**



YY: Year WW: Workweek 1st X: Assembly Code 2nd X: Fab Code





## Packaging Mechanical: 24-TSSOP (L)



16-0075

For latest package info.

 $please \ check: \ http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and$ 

### **Ordering Information**

| Ordering Number | Package Code | Package Description         |
|-----------------|--------------|-----------------------------|
| PI6C4921506LIEX | L            | 24-Pin, 173mil Wide (TSSOP) |

Notes:

1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm

antimony compounds.

4. I = Industrial

5. E = Pb-free and Green

6. X suffix = Tape/Reel





#### IMPORTANT NOTICE

DIODES INCORPORATED AND ITS SUBSIDIARIES ("DIODES") MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS 1. TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FIT-NESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes products. Diodes products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of the Diodes products for their intended applications, (c) ensuring their applications, which incorporate Diodes products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3 Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product 4. names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

5 Diodes products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7 While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes 8. assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

Copyright © 2021 Diodes Incorporated

www.diodes.com