

3.3V, 1.25Gbps PECL Limiting Post Amplifier w/High Gain TTL Signal Detect

#### **General Description**

The SY88149CL is a high-sensitivity limiting post amplifier designed for use in fiber-optic receivers. These devices connect to typical transimpedance amplifiers (TIAs). The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88149CL quantizes these signals and outputs PECL level waveforms.

The SY88149CL operates from a single +3.3V power supply, over temperatures ranging from  $-40^{\circ}$ C to  $+85^{\circ}$ C. With its wide bandwidth and high gain, signals with data rates up to 1.25Gbps, and as small as  $5mV_{pp}$ , can be amplified to drive devices with PECL inputs.

The SY88149CL generates a high-gain signal-detect (SD) open-collector TTL output. The SD function has a high gain input stage for increased sensitivity. A programmable Signal Detect level set pin (SD<sub>LVL</sub>) sets the sensitivity of the input amplitude detection. SD asserts high if the input amplitude rises above the threshold set by SD<sub>LVL</sub> and de-asserts low otherwise. The enable input (EN) de-asserts the true output signal without removing the input signal. The SD output can be fed back to the EN input to maintain output stability under a loss-of-signal condition. Typically, 3.4dB SD hysteresis is provided to prevent chattering.

All support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.

#### Features

- Single 3.3V power supply
- Fast SD enable/disable time
- 622Mbps to 1.25Gbps operation
- Low-noise PECL data outputs
- High-gain SD
- Chatter-free Open-Collector TTL signal detect (SD) output with internal 4.75kΩ pull-up resistor
- TTL EN input
- Programmable SD level set (SD<sub>LVL</sub>)
- Available in a tiny 10-pin MSOP package

#### Applications

- GE-PON/GPON/EPON
- Gigabit Ethernet
- 1062Mbps Fibre Channel
- OC-12/24 SONET/SDH
- High-gain line driver and line receiver
- Low-gain TIA interface

#### **Markets**

- FTTH/FTTP
- Datacom/Telecom
- Optical transceiver

# **Typical Application Circuit**



# Ordering Information<sup>(1)</sup>

| Part Number                  | Package<br>Type | Operating<br>Range | Package Marking                      | Lead Finish    |
|------------------------------|-----------------|--------------------|--------------------------------------|----------------|
| SY88149CLKG                  | K10-1           | Industrial         | 149C with Pb-Free bar line indicator | NiPdAu Pb-Free |
| SY88149CLKGTR <sup>(1)</sup> | K10-1           | Industrial         | 149C with Pb-Free bar line indicator | NiPdAu Pb-Free |

Note:

1. Tape and Reel.

# Pin Configuration



# **Pin Description**

| Pin Number | Pin Name | Туре                                                               | Pin Function                                                                                                                                                                                |  |
|------------|----------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1          | EN       | TTL Input: Default is<br>HIGH.                                     | Enable: This input enables the outputs when it is HIGH. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to a logic HIGH state if left open. |  |
| 2          | DIN      | Data Input                                                         | True data input.                                                                                                                                                                            |  |
| 3          | /DIN     | Data Input                                                         | Complementary data input.                                                                                                                                                                   |  |
| 4          | VREF     |                                                                    | Reference voltage: Placing a capacitor here to $V_{CC}$ helps stabilize $SD_{LVL}$ .                                                                                                        |  |
| 5          | SDLVL    | Input                                                              | Signal Detect Level Set: a resistor from this pin to V <sub>CC</sub> sets t threshold for the data input amplitude at which SD will be asserted.                                            |  |
| 6          | GND      | Ground                                                             | Device ground.                                                                                                                                                                              |  |
| 7          | SD       | Open-collector TTL<br>output w/internal 4.75kΩ<br>pull-up resistor | Signal-Detect asserts high when the data input amplitude rises above the threshold set by $SD_{LVL}$ .                                                                                      |  |
| 8          | /DOUT    | PECL Output                                                        | Complementary data output.                                                                                                                                                                  |  |
| 9          | DOUT     | PECL Output                                                        | True data output.                                                                                                                                                                           |  |
| 10         | VCC      | Power Supply                                                       | Positive power supply.                                                                                                                                                                      |  |

# Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )     | 0V to +7.0V                         |
|---------------------------------------|-------------------------------------|
| Input Voltage (DIN, /DIN)             | 0 to V <sub>CC</sub>                |
| Output Current (I <sub>OUT</sub> )    |                                     |
| Continuous                            | ±50mA                               |
| Surge                                 | ±100mA                              |
| EN Voltage                            | 0 to V <sub>CC</sub>                |
| V <sub>REF</sub> Current              | 800_A to +500_A                     |
| SD <sub>LVL</sub> Voltage             | V <sub>REF</sub> to V <sub>CC</sub> |
| Lead Temperature (soldering, 20sec.)  |                                     |
| Storage Temperature (T <sub>s</sub> ) | –65°C to +150°C                     |

# **Operating Ratings**<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )      | +3.0V to +3.6V  |
|----------------------------------------|-----------------|
| Ambient Temperature (T <sub>A</sub> )  | –40°C to +85°C  |
| Junction Temperature (T <sub>J</sub> ) | –40°C to +125°C |
| Junction Thermal Resistance            |                 |
| MSOP (θ <sub>JA</sub> ) Still-air      | 113°C/W         |

## **DC Electrical Characteristics**

 $V_{CC}$  = 3.0 to 3.6V;  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = -40°C to +85°C, typical values at  $V_{CC}$  = 3.3V,  $T_A$  = 25°C.

| Symbol            | Parameter                 | Condition      | Min                    | Тур                    | Max                    | Units |
|-------------------|---------------------------|----------------|------------------------|------------------------|------------------------|-------|
| I <sub>CC</sub>   | Power Supply Current      | No output load |                        | 26                     | 39                     | mA    |
| SD <sub>LVL</sub> | SD <sub>LVL</sub> Voltage |                | V <sub>REF</sub>       |                        | Vcc                    | V     |
| V <sub>OH</sub>   | PECL Output HIGH Voltage  |                | V <sub>CC</sub> -1.085 | V <sub>CC</sub> -0.955 | V <sub>CC</sub> -0.880 | V     |
| V <sub>OL</sub>   | PECL Output LOW Voltage   |                | V <sub>CC</sub> -1.830 | V <sub>CC</sub> -1.705 | V <sub>CC</sub> -1.555 | V     |
| VIHCMR            | Common Mode Range         |                | GND+2.0                |                        | V <sub>CC</sub>        | V     |
| V <sub>REF</sub>  | Reference Voltage         |                | V <sub>CC</sub> -1.48  | V <sub>cc</sub> -1.32  | V <sub>CC</sub> -1.16  | V     |

#### **TTL DC Electrical Characteristics**

 $V_{CC}$  = 3.0 to 3.6V;  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = -40°C to +85°C, typical values at  $V_{CC}$  = 3.3V,  $T_A$  = 25°C.

| Symbol          | Parameter             | Condition                                           | Min  | Тур | Max | Units |
|-----------------|-----------------------|-----------------------------------------------------|------|-----|-----|-------|
| VIH             | EN Input HIGH Voltage |                                                     | 2.0  |     |     | V     |
| VIL             | EN Input LOW Voltage  |                                                     |      |     | 0.8 | V     |
| I <sub>IH</sub> | EN Input HIGH Current | V <sub>IN</sub> = 2.7V                              |      |     | 20  | μA    |
|                 |                       | $V_{IN} = V_{CC}$                                   |      |     | 100 | μA    |
| IIL             | EN Input LOW Current  | V <sub>IN</sub> = 0.5V                              | -0.3 |     |     | mA    |
| V <sub>OH</sub> | SD Output HIGH Level  | V <sub>CC</sub> ≥ 3.3V, I <sub>OH-MAX</sub> < 160µA | 2.4  |     |     | V     |
|                 |                       | V <sub>CC</sub> < 3.3V, I <sub>OH-MAX</sub> < 160µA | 2.0  |     |     | V     |
| V <sub>OL</sub> | SD Output LOW Level   | I <sub>OL</sub> = +2mA                              |      |     | 0.5 | V     |

Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

3. Thermal performance assumes the use of a 4-layer PCB. Exposed pad must be soldered (or equivalent) to the device's most negative potential on the PCB.

# **AC Electrical Characteristics**

| Symbol                          | Parameter                             | Condition                           | Min | Тур  | Max  | Units            |
|---------------------------------|---------------------------------------|-------------------------------------|-----|------|------|------------------|
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time<br>(20% to 80%) | Note 4                              |     |      | 260  | ps               |
| t <sub>JITTER</sub>             | Deterministic                         | Note 5                              |     | 15   |      | ps <sub>PP</sub> |
|                                 | Random                                | Note 6                              |     | 5    |      | <b>ps</b> rms    |
| V <sub>ID</sub>                 | Differential Input Voltage Swing      | Figure 1                            | 5   |      | 1800 | $mV_{PP}$        |
| V <sub>OD</sub>                 | Differential Output Voltage<br>Swing  | $V_{ID} \ge 18 m V_{PP}$ Figure 1   |     | 1500 |      | $mV_{PP}$        |
| T <sub>OFF</sub>                | SD Release Time                       |                                     |     | 100  | 500  | ns               |
| T <sub>ON</sub>                 | SD Assert Time                        |                                     |     | 100  | 500  | ns               |
| SD <sub>AL</sub>                | Low SD Assert Level                   | $R_{SDLVL}$ = 15k $\Omega$ , Note 8 |     | 3.4  |      | mV <sub>PP</sub> |
| SD <sub>DL</sub>                | Low SD De-assert Level                | $R_{SDLVL}$ = 15k $\Omega$ , Note 8 |     | 2.3  |      | $mV_{PP}$        |
| HYS∟                            | Low SD Hysteresis                     | $R_{SDLVL}$ = 15k $\Omega$ , Note 7 |     | 3.4  |      | dB               |
| SD <sub>AM</sub>                | Medium SD Assert Level                | $R_{SDLVL}$ = 5k $\Omega$ , Note 8  |     | 6.2  | 8    | $mV_{PP}$        |
| SD <sub>DM</sub>                | Medium SD De-assert Level             | $R_{SDLVL} = 5k\Omega$ , Note 8     | 3   | 4.2  |      | mV <sub>PP</sub> |
| HYS <sub>M</sub>                | Medium SD Hysteresis                  | $R_{SDLVL}$ = 5k $\Omega$ , Note 7  | 2   | 3.4  | 5    | dB               |
| SD <sub>AH</sub>                | High SD Assert Level                  | $R_{SDLVL}$ = 100 $\Omega$ , Note 8 |     | 16.4 | 20   | $mV_{PP}$        |
| SD <sub>DH</sub>                | High SD De-assert Level               | $R_{SDLVL}$ = 100 $\Omega$ , Note 8 | 8   | 10.8 |      | $mV_{PP}$        |
| HYS <sub>H</sub>                | High SD Hysteresis                    | $R_{SDLVL}$ = 100 $\Omega$ , Note 7 | 2   | 3.4  | 5    | dB               |
| B-3dB                           | 3dB Bandwidth                         |                                     |     | 1    |      | GHz              |
| A <sub>V(Diff)</sub>            | Differential Voltage Gain             |                                     |     | 42   |      | dB               |
| S <sub>21</sub>                 | Single-ended Small-Signal Gain        |                                     |     | 36   |      | dB               |

 $V_{CC}$  = 3.0V to 3.6V;  $R_{LOAD}$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_{A}$  = -40°C to +85°C.

Notes:

4. Amplifier in limiting mode. Input is a 200MHz square wave.

5. Deterministic jitter measured using 1.25Gbps K28.5 pattern,  $V_{ID}$  = 10mV<sub>PP</sub>.

6. Random jitter measured using 1.25Gbps K28.7 pattern,  $V_{ID}$  = 10m $V_{PP}$ .

- 7. This specification defines electrical hysteresis as 20log(SD Assert/SD De-assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2 depending upon the level of received optical power and ROSA characteristics. Based upon that ratio, the optical hysteresis corresponding to the electrical hysteresis range 2dB-5dB, shown in the AC characteristics table, will be 1dB-4dB optical Hysteresis.
- 8. See "Typical Operating Characteristics" for a graph showing how to choose a particular R<sub>SDLVL</sub> for a particular SD assert and its associated de-assert amplitude.

#### **Typical Operating Characteristics**

 $V_{CC}$  = 3.3V,  $T_A$  = 25°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V, unless otherwise stated.



## Functional Block Diagram



## **Detailed Description**

The SY88149CL high-sensitivity limiting post amplifier operates from a single +3.3V power supply, over temperatures from -40°C to +85°C. Signals with data rates up to 1.25Gbps and as small as  $5mV_{PP}$  can be amplified. Figure 1 shows the allowed input voltage swing. The SY88149CL generates an SD output, allowing feedback to EN for output stability.  $SD_{LVL}$  sets the sensitivity of the input amplitude detection.

#### Input Amplifier/Buffer

Figure 2 shows a simplified schematic of the input stage. The high-sensitivity of the input amplifier allows signals as small as  $5mV_{PP}$  to be detected and amplified. The input amplifier allows input signals as large as 1800mV\_{PP}. Input signals are linearly amplified with a typically 42dB differential voltage gain. Since it is a limiting amplifier, the SY88149CL outputs typically 1500mV\_{PP} voltage-limited waveforms for input signals that are greater than  $12mV_{PP}$ . Applications requiring the SY88149CL to operate with high-gain should have the upstream TIA placed as close as possible to the SY88149CL's input pins. This ensures the best performance of the device.

#### **Output Buffer**

The SY88149CL's PECL output buffer is designed to drive  $50\Omega$  lines. The output buffer requires appropriate termination for proper operation. An external  $50\Omega$  resistor to V<sub>CC</sub>-2V for each output pin provides this. Figure 3 shows a simplified schematic of the output stage.

## **Signal Detect**

The SY88149CL generates a chatter-free Signal-Detect (SD) open-collector TTL output with internal  $4.75k\Omega$  pullup resistor, as shown in Figure 4. SD is used to determine that the input amplitude is too small to be considered a valid input. SD asserts high if the input amplitude rises above threshold set by SDLVL and deasserts low otherwise. SD can be fed back to the enable (EN) input to maintain output stability under a SDs of signal condition. EN de-asserts low the true output signal without removing the input signals. Typically, 3.4dB SD hysteresis is provided to prevent chattering.

#### Signal Detect Level Set

A programmable SD level set pin (SD<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between  $V_{CC}$  and  $SD_{LVL}$  sets the voltage at SD<sub>LVL</sub>. This voltage ranges from  $V_{CC}$  to  $V_{REF}$ . The external resistor creates a voltage divider between  $V_{CC}$  and  $V_{REF}$ , as shown in Figure 5.

#### **Hysteresis**

The SY88149CL provides typically 3.4dB SD electrical hysteresis. By definition, a power ratio measured in dB is 10log (power ratio). Power is calculated as  $V_{IN}^2/R$  for an electrical signal. Hence the same ratio can be stated as 20log (voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power and hence the ratios change linearly. Therefore, the optical hysteresis in dB is half the electrical hysteresis in dB given in the data sheet. The SY88149CL is an electrical device; this data sheet refers to hysteresis in electrical terms. With 3.4dB SD hysteresis, a voltage factor of 1.5 is required to assert or de-assert SD.







Figure 2. Input Structure



Figure 4. SD Output Structure



Figure 3. Output Structure



Figure 5. SD<sub>LVL</sub> Setting Circuit

Note: Recommended value for  $R_{SDLVL}$  is  $15k\Omega$  or less.

# **Related Product and Support Documentation**

| Part Number                                                                        | Function                                                                      | Data Sheet Link                                          |
|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|
| SY88933AL                                                                          | 3.3V/5V 1.25Gbps PECL High-Sensitivity<br>Limiting Post Amplifier with TTL SD | http://www.micrel.com/product-info/sy88933al.shtml       |
| Application Notes Notes on Sensitivity and Hysteresis in Micrel<br>Post Amplifiers |                                                                               | http://www.micrel.com/product-info/app_hints+notes.shtml |

## **Package Information**



10-Pin MSOP (K10-1)

MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel. Incorporated.

10